1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2013 Johannes Berg <johannes@sipsolutions.net>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is free software: you may copy, redistribute and/or modify it
5*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
6*4882a593Smuzhiyun * Free Software Foundation, either version 2 of the License, or (at your
7*4882a593Smuzhiyun * option) any later version.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but
10*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
11*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12*4882a593Smuzhiyun * General Public License for more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
15*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
18*4882a593Smuzhiyun * permission notice:
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Copyright (c) 2012 Qualcomm Atheros, Inc.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
23*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
24*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
27*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
28*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
29*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
30*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
31*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
32*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/pci.h>
37*4882a593Smuzhiyun #include <linux/interrupt.h>
38*4882a593Smuzhiyun #include <linux/ip.h>
39*4882a593Smuzhiyun #include <linux/ipv6.h>
40*4882a593Smuzhiyun #include <linux/if_vlan.h>
41*4882a593Smuzhiyun #include <linux/mdio.h>
42*4882a593Smuzhiyun #include <linux/aer.h>
43*4882a593Smuzhiyun #include <linux/bitops.h>
44*4882a593Smuzhiyun #include <linux/netdevice.h>
45*4882a593Smuzhiyun #include <linux/etherdevice.h>
46*4882a593Smuzhiyun #include <net/ip6_checksum.h>
47*4882a593Smuzhiyun #include <linux/crc32.h>
48*4882a593Smuzhiyun #include "alx.h"
49*4882a593Smuzhiyun #include "hw.h"
50*4882a593Smuzhiyun #include "reg.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const char alx_drv_name[] = "alx";
53*4882a593Smuzhiyun
alx_free_txbuf(struct alx_tx_queue * txq,int entry)54*4882a593Smuzhiyun static void alx_free_txbuf(struct alx_tx_queue *txq, int entry)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct alx_buffer *txb = &txq->bufs[entry];
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (dma_unmap_len(txb, size)) {
59*4882a593Smuzhiyun dma_unmap_single(txq->dev,
60*4882a593Smuzhiyun dma_unmap_addr(txb, dma),
61*4882a593Smuzhiyun dma_unmap_len(txb, size),
62*4882a593Smuzhiyun DMA_TO_DEVICE);
63*4882a593Smuzhiyun dma_unmap_len_set(txb, size, 0);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (txb->skb) {
67*4882a593Smuzhiyun dev_kfree_skb_any(txb->skb);
68*4882a593Smuzhiyun txb->skb = NULL;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
alx_refill_rx_ring(struct alx_priv * alx,gfp_t gfp)72*4882a593Smuzhiyun static int alx_refill_rx_ring(struct alx_priv *alx, gfp_t gfp)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct alx_rx_queue *rxq = alx->qnapi[0]->rxq;
75*4882a593Smuzhiyun struct sk_buff *skb;
76*4882a593Smuzhiyun struct alx_buffer *cur_buf;
77*4882a593Smuzhiyun dma_addr_t dma;
78*4882a593Smuzhiyun u16 cur, next, count = 0;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun next = cur = rxq->write_idx;
81*4882a593Smuzhiyun if (++next == alx->rx_ringsz)
82*4882a593Smuzhiyun next = 0;
83*4882a593Smuzhiyun cur_buf = &rxq->bufs[cur];
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun while (!cur_buf->skb && next != rxq->read_idx) {
86*4882a593Smuzhiyun struct alx_rfd *rfd = &rxq->rfd[cur];
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * When DMA RX address is set to something like
90*4882a593Smuzhiyun * 0x....fc0, it will be very likely to cause DMA
91*4882a593Smuzhiyun * RFD overflow issue.
92*4882a593Smuzhiyun *
93*4882a593Smuzhiyun * To work around it, we apply rx skb with 64 bytes
94*4882a593Smuzhiyun * longer space, and offset the address whenever
95*4882a593Smuzhiyun * 0x....fc0 is detected.
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun skb = __netdev_alloc_skb(alx->dev, alx->rxbuf_size + 64, gfp);
98*4882a593Smuzhiyun if (!skb)
99*4882a593Smuzhiyun break;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (((unsigned long)skb->data & 0xfff) == 0xfc0)
102*4882a593Smuzhiyun skb_reserve(skb, 64);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun dma = dma_map_single(&alx->hw.pdev->dev,
105*4882a593Smuzhiyun skb->data, alx->rxbuf_size,
106*4882a593Smuzhiyun DMA_FROM_DEVICE);
107*4882a593Smuzhiyun if (dma_mapping_error(&alx->hw.pdev->dev, dma)) {
108*4882a593Smuzhiyun dev_kfree_skb(skb);
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Unfortunately, RX descriptor buffers must be 4-byte
113*4882a593Smuzhiyun * aligned, so we can't use IP alignment.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun if (WARN_ON(dma & 3)) {
116*4882a593Smuzhiyun dev_kfree_skb(skb);
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun cur_buf->skb = skb;
121*4882a593Smuzhiyun dma_unmap_len_set(cur_buf, size, alx->rxbuf_size);
122*4882a593Smuzhiyun dma_unmap_addr_set(cur_buf, dma, dma);
123*4882a593Smuzhiyun rfd->addr = cpu_to_le64(dma);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun cur = next;
126*4882a593Smuzhiyun if (++next == alx->rx_ringsz)
127*4882a593Smuzhiyun next = 0;
128*4882a593Smuzhiyun cur_buf = &rxq->bufs[cur];
129*4882a593Smuzhiyun count++;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (count) {
133*4882a593Smuzhiyun /* flush all updates before updating hardware */
134*4882a593Smuzhiyun wmb();
135*4882a593Smuzhiyun rxq->write_idx = cur;
136*4882a593Smuzhiyun alx_write_mem16(&alx->hw, ALX_RFD_PIDX, cur);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return count;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
alx_tx_queue_mapping(struct alx_priv * alx,struct sk_buff * skb)142*4882a593Smuzhiyun static struct alx_tx_queue *alx_tx_queue_mapping(struct alx_priv *alx,
143*4882a593Smuzhiyun struct sk_buff *skb)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun unsigned int r_idx = skb->queue_mapping;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (r_idx >= alx->num_txq)
148*4882a593Smuzhiyun r_idx = r_idx % alx->num_txq;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return alx->qnapi[r_idx]->txq;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
alx_get_tx_queue(const struct alx_tx_queue * txq)153*4882a593Smuzhiyun static struct netdev_queue *alx_get_tx_queue(const struct alx_tx_queue *txq)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return netdev_get_tx_queue(txq->netdev, txq->queue_idx);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
alx_tpd_avail(struct alx_tx_queue * txq)158*4882a593Smuzhiyun static inline int alx_tpd_avail(struct alx_tx_queue *txq)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun if (txq->write_idx >= txq->read_idx)
161*4882a593Smuzhiyun return txq->count + txq->read_idx - txq->write_idx - 1;
162*4882a593Smuzhiyun return txq->read_idx - txq->write_idx - 1;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
alx_clean_tx_irq(struct alx_tx_queue * txq)165*4882a593Smuzhiyun static bool alx_clean_tx_irq(struct alx_tx_queue *txq)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct alx_priv *alx;
168*4882a593Smuzhiyun struct netdev_queue *tx_queue;
169*4882a593Smuzhiyun u16 hw_read_idx, sw_read_idx;
170*4882a593Smuzhiyun unsigned int total_bytes = 0, total_packets = 0;
171*4882a593Smuzhiyun int budget = ALX_DEFAULT_TX_WORK;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun alx = netdev_priv(txq->netdev);
174*4882a593Smuzhiyun tx_queue = alx_get_tx_queue(txq);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun sw_read_idx = txq->read_idx;
177*4882a593Smuzhiyun hw_read_idx = alx_read_mem16(&alx->hw, txq->c_reg);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (sw_read_idx != hw_read_idx) {
180*4882a593Smuzhiyun while (sw_read_idx != hw_read_idx && budget > 0) {
181*4882a593Smuzhiyun struct sk_buff *skb;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun skb = txq->bufs[sw_read_idx].skb;
184*4882a593Smuzhiyun if (skb) {
185*4882a593Smuzhiyun total_bytes += skb->len;
186*4882a593Smuzhiyun total_packets++;
187*4882a593Smuzhiyun budget--;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun alx_free_txbuf(txq, sw_read_idx);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (++sw_read_idx == txq->count)
193*4882a593Smuzhiyun sw_read_idx = 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun txq->read_idx = sw_read_idx;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun netdev_tx_completed_queue(tx_queue, total_packets, total_bytes);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (netif_tx_queue_stopped(tx_queue) && netif_carrier_ok(alx->dev) &&
201*4882a593Smuzhiyun alx_tpd_avail(txq) > txq->count / 4)
202*4882a593Smuzhiyun netif_tx_wake_queue(tx_queue);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return sw_read_idx == hw_read_idx;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
alx_schedule_link_check(struct alx_priv * alx)207*4882a593Smuzhiyun static void alx_schedule_link_check(struct alx_priv *alx)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun schedule_work(&alx->link_check_wk);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
alx_schedule_reset(struct alx_priv * alx)212*4882a593Smuzhiyun static void alx_schedule_reset(struct alx_priv *alx)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun schedule_work(&alx->reset_wk);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
alx_clean_rx_irq(struct alx_rx_queue * rxq,int budget)217*4882a593Smuzhiyun static int alx_clean_rx_irq(struct alx_rx_queue *rxq, int budget)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct alx_priv *alx;
220*4882a593Smuzhiyun struct alx_rrd *rrd;
221*4882a593Smuzhiyun struct alx_buffer *rxb;
222*4882a593Smuzhiyun struct sk_buff *skb;
223*4882a593Smuzhiyun u16 length, rfd_cleaned = 0;
224*4882a593Smuzhiyun int work = 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun alx = netdev_priv(rxq->netdev);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun while (work < budget) {
229*4882a593Smuzhiyun rrd = &rxq->rrd[rxq->rrd_read_idx];
230*4882a593Smuzhiyun if (!(rrd->word3 & cpu_to_le32(1 << RRD_UPDATED_SHIFT)))
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun rrd->word3 &= ~cpu_to_le32(1 << RRD_UPDATED_SHIFT);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (ALX_GET_FIELD(le32_to_cpu(rrd->word0),
235*4882a593Smuzhiyun RRD_SI) != rxq->read_idx ||
236*4882a593Smuzhiyun ALX_GET_FIELD(le32_to_cpu(rrd->word0),
237*4882a593Smuzhiyun RRD_NOR) != 1) {
238*4882a593Smuzhiyun alx_schedule_reset(alx);
239*4882a593Smuzhiyun return work;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rxb = &rxq->bufs[rxq->read_idx];
243*4882a593Smuzhiyun dma_unmap_single(rxq->dev,
244*4882a593Smuzhiyun dma_unmap_addr(rxb, dma),
245*4882a593Smuzhiyun dma_unmap_len(rxb, size),
246*4882a593Smuzhiyun DMA_FROM_DEVICE);
247*4882a593Smuzhiyun dma_unmap_len_set(rxb, size, 0);
248*4882a593Smuzhiyun skb = rxb->skb;
249*4882a593Smuzhiyun rxb->skb = NULL;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (rrd->word3 & cpu_to_le32(1 << RRD_ERR_RES_SHIFT) ||
252*4882a593Smuzhiyun rrd->word3 & cpu_to_le32(1 << RRD_ERR_LEN_SHIFT)) {
253*4882a593Smuzhiyun rrd->word3 = 0;
254*4882a593Smuzhiyun dev_kfree_skb_any(skb);
255*4882a593Smuzhiyun goto next_pkt;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun length = ALX_GET_FIELD(le32_to_cpu(rrd->word3),
259*4882a593Smuzhiyun RRD_PKTLEN) - ETH_FCS_LEN;
260*4882a593Smuzhiyun skb_put(skb, length);
261*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, rxq->netdev);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun skb_checksum_none_assert(skb);
264*4882a593Smuzhiyun if (alx->dev->features & NETIF_F_RXCSUM &&
265*4882a593Smuzhiyun !(rrd->word3 & (cpu_to_le32(1 << RRD_ERR_L4_SHIFT) |
266*4882a593Smuzhiyun cpu_to_le32(1 << RRD_ERR_IPV4_SHIFT)))) {
267*4882a593Smuzhiyun switch (ALX_GET_FIELD(le32_to_cpu(rrd->word2),
268*4882a593Smuzhiyun RRD_PID)) {
269*4882a593Smuzhiyun case RRD_PID_IPV6UDP:
270*4882a593Smuzhiyun case RRD_PID_IPV4UDP:
271*4882a593Smuzhiyun case RRD_PID_IPV4TCP:
272*4882a593Smuzhiyun case RRD_PID_IPV6TCP:
273*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun napi_gro_receive(&rxq->np->napi, skb);
279*4882a593Smuzhiyun work++;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun next_pkt:
282*4882a593Smuzhiyun if (++rxq->read_idx == rxq->count)
283*4882a593Smuzhiyun rxq->read_idx = 0;
284*4882a593Smuzhiyun if (++rxq->rrd_read_idx == rxq->count)
285*4882a593Smuzhiyun rxq->rrd_read_idx = 0;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (++rfd_cleaned > ALX_RX_ALLOC_THRESH)
288*4882a593Smuzhiyun rfd_cleaned -= alx_refill_rx_ring(alx, GFP_ATOMIC);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (rfd_cleaned)
292*4882a593Smuzhiyun alx_refill_rx_ring(alx, GFP_ATOMIC);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return work;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
alx_poll(struct napi_struct * napi,int budget)297*4882a593Smuzhiyun static int alx_poll(struct napi_struct *napi, int budget)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct alx_napi *np = container_of(napi, struct alx_napi, napi);
300*4882a593Smuzhiyun struct alx_priv *alx = np->alx;
301*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
302*4882a593Smuzhiyun unsigned long flags;
303*4882a593Smuzhiyun bool tx_complete = true;
304*4882a593Smuzhiyun int work = 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (np->txq)
307*4882a593Smuzhiyun tx_complete = alx_clean_tx_irq(np->txq);
308*4882a593Smuzhiyun if (np->rxq)
309*4882a593Smuzhiyun work = alx_clean_rx_irq(np->rxq, budget);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (!tx_complete || work == budget)
312*4882a593Smuzhiyun return budget;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun napi_complete_done(&np->napi, work);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* enable interrupt */
317*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
318*4882a593Smuzhiyun alx_mask_msix(hw, np->vec_idx, false);
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun spin_lock_irqsave(&alx->irq_lock, flags);
321*4882a593Smuzhiyun alx->int_mask |= ALX_ISR_TX_Q0 | ALX_ISR_RX_Q0;
322*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, alx->int_mask);
323*4882a593Smuzhiyun spin_unlock_irqrestore(&alx->irq_lock, flags);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun alx_post_write(hw);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return work;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
alx_intr_handle_misc(struct alx_priv * alx,u32 intr)331*4882a593Smuzhiyun static bool alx_intr_handle_misc(struct alx_priv *alx, u32 intr)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (intr & ALX_ISR_FATAL) {
336*4882a593Smuzhiyun netif_warn(alx, hw, alx->dev,
337*4882a593Smuzhiyun "fatal interrupt 0x%x, resetting\n", intr);
338*4882a593Smuzhiyun alx_schedule_reset(alx);
339*4882a593Smuzhiyun return true;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (intr & ALX_ISR_ALERT)
343*4882a593Smuzhiyun netdev_warn(alx->dev, "alert interrupt: 0x%x\n", intr);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (intr & ALX_ISR_PHY) {
346*4882a593Smuzhiyun /* suppress PHY interrupt, because the source
347*4882a593Smuzhiyun * is from PHY internal. only the internal status
348*4882a593Smuzhiyun * is cleared, the interrupt status could be cleared.
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun alx->int_mask &= ~ALX_ISR_PHY;
351*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, alx->int_mask);
352*4882a593Smuzhiyun alx_schedule_link_check(alx);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return false;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
alx_intr_handle(struct alx_priv * alx,u32 intr)358*4882a593Smuzhiyun static irqreturn_t alx_intr_handle(struct alx_priv *alx, u32 intr)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun spin_lock(&alx->irq_lock);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* ACK interrupt */
365*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, intr | ALX_ISR_DIS);
366*4882a593Smuzhiyun intr &= alx->int_mask;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (alx_intr_handle_misc(alx, intr))
369*4882a593Smuzhiyun goto out;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (intr & (ALX_ISR_TX_Q0 | ALX_ISR_RX_Q0)) {
372*4882a593Smuzhiyun napi_schedule(&alx->qnapi[0]->napi);
373*4882a593Smuzhiyun /* mask rx/tx interrupt, enable them when napi complete */
374*4882a593Smuzhiyun alx->int_mask &= ~ALX_ISR_ALL_QUEUES;
375*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, alx->int_mask);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, 0);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun out:
381*4882a593Smuzhiyun spin_unlock(&alx->irq_lock);
382*4882a593Smuzhiyun return IRQ_HANDLED;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
alx_intr_msix_ring(int irq,void * data)385*4882a593Smuzhiyun static irqreturn_t alx_intr_msix_ring(int irq, void *data)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct alx_napi *np = data;
388*4882a593Smuzhiyun struct alx_hw *hw = &np->alx->hw;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* mask interrupt to ACK chip */
391*4882a593Smuzhiyun alx_mask_msix(hw, np->vec_idx, true);
392*4882a593Smuzhiyun /* clear interrupt status */
393*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, np->vec_mask);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun napi_schedule(&np->napi);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return IRQ_HANDLED;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
alx_intr_msix_misc(int irq,void * data)400*4882a593Smuzhiyun static irqreturn_t alx_intr_msix_misc(int irq, void *data)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct alx_priv *alx = data;
403*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
404*4882a593Smuzhiyun u32 intr;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* mask interrupt to ACK chip */
407*4882a593Smuzhiyun alx_mask_msix(hw, 0, true);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* read interrupt status */
410*4882a593Smuzhiyun intr = alx_read_mem32(hw, ALX_ISR);
411*4882a593Smuzhiyun intr &= (alx->int_mask & ~ALX_ISR_ALL_QUEUES);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (alx_intr_handle_misc(alx, intr))
414*4882a593Smuzhiyun return IRQ_HANDLED;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* clear interrupt status */
417*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, intr);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* enable interrupt again */
420*4882a593Smuzhiyun alx_mask_msix(hw, 0, false);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return IRQ_HANDLED;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
alx_intr_msi(int irq,void * data)425*4882a593Smuzhiyun static irqreturn_t alx_intr_msi(int irq, void *data)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct alx_priv *alx = data;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return alx_intr_handle(alx, alx_read_mem32(&alx->hw, ALX_ISR));
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
alx_intr_legacy(int irq,void * data)432*4882a593Smuzhiyun static irqreturn_t alx_intr_legacy(int irq, void *data)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct alx_priv *alx = data;
435*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
436*4882a593Smuzhiyun u32 intr;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun intr = alx_read_mem32(hw, ALX_ISR);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (intr & ALX_ISR_DIS || !(intr & alx->int_mask))
441*4882a593Smuzhiyun return IRQ_NONE;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return alx_intr_handle(alx, intr);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const u16 txring_header_reg[] = {ALX_TPD_PRI0_ADDR_LO,
447*4882a593Smuzhiyun ALX_TPD_PRI1_ADDR_LO,
448*4882a593Smuzhiyun ALX_TPD_PRI2_ADDR_LO,
449*4882a593Smuzhiyun ALX_TPD_PRI3_ADDR_LO};
450*4882a593Smuzhiyun
alx_init_ring_ptrs(struct alx_priv * alx)451*4882a593Smuzhiyun static void alx_init_ring_ptrs(struct alx_priv *alx)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
454*4882a593Smuzhiyun u32 addr_hi = ((u64)alx->descmem.dma) >> 32;
455*4882a593Smuzhiyun struct alx_napi *np;
456*4882a593Smuzhiyun int i;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++) {
459*4882a593Smuzhiyun np = alx->qnapi[i];
460*4882a593Smuzhiyun if (np->txq) {
461*4882a593Smuzhiyun np->txq->read_idx = 0;
462*4882a593Smuzhiyun np->txq->write_idx = 0;
463*4882a593Smuzhiyun alx_write_mem32(hw,
464*4882a593Smuzhiyun txring_header_reg[np->txq->queue_idx],
465*4882a593Smuzhiyun np->txq->tpd_dma);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (np->rxq) {
469*4882a593Smuzhiyun np->rxq->read_idx = 0;
470*4882a593Smuzhiyun np->rxq->write_idx = 0;
471*4882a593Smuzhiyun np->rxq->rrd_read_idx = 0;
472*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RRD_ADDR_LO, np->rxq->rrd_dma);
473*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RFD_ADDR_LO, np->rxq->rfd_dma);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun alx_write_mem32(hw, ALX_TX_BASE_ADDR_HI, addr_hi);
478*4882a593Smuzhiyun alx_write_mem32(hw, ALX_TPD_RING_SZ, alx->tx_ringsz);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RX_BASE_ADDR_HI, addr_hi);
481*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RRD_RING_SZ, alx->rx_ringsz);
482*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RFD_RING_SZ, alx->rx_ringsz);
483*4882a593Smuzhiyun alx_write_mem32(hw, ALX_RFD_BUF_SZ, alx->rxbuf_size);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* load these pointers into the chip */
486*4882a593Smuzhiyun alx_write_mem32(hw, ALX_SRAM9, ALX_SRAM_LOAD_PTR);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
alx_free_txring_buf(struct alx_tx_queue * txq)489*4882a593Smuzhiyun static void alx_free_txring_buf(struct alx_tx_queue *txq)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun int i;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (!txq->bufs)
494*4882a593Smuzhiyun return;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun for (i = 0; i < txq->count; i++)
497*4882a593Smuzhiyun alx_free_txbuf(txq, i);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun memset(txq->bufs, 0, txq->count * sizeof(struct alx_buffer));
500*4882a593Smuzhiyun memset(txq->tpd, 0, txq->count * sizeof(struct alx_txd));
501*4882a593Smuzhiyun txq->write_idx = 0;
502*4882a593Smuzhiyun txq->read_idx = 0;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun netdev_tx_reset_queue(alx_get_tx_queue(txq));
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
alx_free_rxring_buf(struct alx_rx_queue * rxq)507*4882a593Smuzhiyun static void alx_free_rxring_buf(struct alx_rx_queue *rxq)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct alx_buffer *cur_buf;
510*4882a593Smuzhiyun u16 i;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (!rxq->bufs)
513*4882a593Smuzhiyun return;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun for (i = 0; i < rxq->count; i++) {
516*4882a593Smuzhiyun cur_buf = rxq->bufs + i;
517*4882a593Smuzhiyun if (cur_buf->skb) {
518*4882a593Smuzhiyun dma_unmap_single(rxq->dev,
519*4882a593Smuzhiyun dma_unmap_addr(cur_buf, dma),
520*4882a593Smuzhiyun dma_unmap_len(cur_buf, size),
521*4882a593Smuzhiyun DMA_FROM_DEVICE);
522*4882a593Smuzhiyun dev_kfree_skb(cur_buf->skb);
523*4882a593Smuzhiyun cur_buf->skb = NULL;
524*4882a593Smuzhiyun dma_unmap_len_set(cur_buf, size, 0);
525*4882a593Smuzhiyun dma_unmap_addr_set(cur_buf, dma, 0);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun rxq->write_idx = 0;
530*4882a593Smuzhiyun rxq->read_idx = 0;
531*4882a593Smuzhiyun rxq->rrd_read_idx = 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
alx_free_buffers(struct alx_priv * alx)534*4882a593Smuzhiyun static void alx_free_buffers(struct alx_priv *alx)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun int i;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun for (i = 0; i < alx->num_txq; i++)
539*4882a593Smuzhiyun if (alx->qnapi[i] && alx->qnapi[i]->txq)
540*4882a593Smuzhiyun alx_free_txring_buf(alx->qnapi[i]->txq);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (alx->qnapi[0] && alx->qnapi[0]->rxq)
543*4882a593Smuzhiyun alx_free_rxring_buf(alx->qnapi[0]->rxq);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
alx_reinit_rings(struct alx_priv * alx)546*4882a593Smuzhiyun static int alx_reinit_rings(struct alx_priv *alx)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun alx_free_buffers(alx);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun alx_init_ring_ptrs(alx);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (!alx_refill_rx_ring(alx, GFP_KERNEL))
553*4882a593Smuzhiyun return -ENOMEM;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
alx_add_mc_addr(struct alx_hw * hw,const u8 * addr,u32 * mc_hash)558*4882a593Smuzhiyun static void alx_add_mc_addr(struct alx_hw *hw, const u8 *addr, u32 *mc_hash)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun u32 crc32, bit, reg;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun crc32 = ether_crc(ETH_ALEN, addr);
563*4882a593Smuzhiyun reg = (crc32 >> 31) & 0x1;
564*4882a593Smuzhiyun bit = (crc32 >> 26) & 0x1F;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun mc_hash[reg] |= BIT(bit);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
__alx_set_rx_mode(struct net_device * netdev)569*4882a593Smuzhiyun static void __alx_set_rx_mode(struct net_device *netdev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
572*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
573*4882a593Smuzhiyun struct netdev_hw_addr *ha;
574*4882a593Smuzhiyun u32 mc_hash[2] = {};
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (!(netdev->flags & IFF_ALLMULTI)) {
577*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, netdev)
578*4882a593Smuzhiyun alx_add_mc_addr(hw, ha->addr, mc_hash);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun alx_write_mem32(hw, ALX_HASH_TBL0, mc_hash[0]);
581*4882a593Smuzhiyun alx_write_mem32(hw, ALX_HASH_TBL1, mc_hash[1]);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun hw->rx_ctrl &= ~(ALX_MAC_CTRL_MULTIALL_EN | ALX_MAC_CTRL_PROMISC_EN);
585*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC)
586*4882a593Smuzhiyun hw->rx_ctrl |= ALX_MAC_CTRL_PROMISC_EN;
587*4882a593Smuzhiyun if (netdev->flags & IFF_ALLMULTI)
588*4882a593Smuzhiyun hw->rx_ctrl |= ALX_MAC_CTRL_MULTIALL_EN;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MAC_CTRL, hw->rx_ctrl);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
alx_set_rx_mode(struct net_device * netdev)593*4882a593Smuzhiyun static void alx_set_rx_mode(struct net_device *netdev)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun __alx_set_rx_mode(netdev);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
alx_set_mac_address(struct net_device * netdev,void * data)598*4882a593Smuzhiyun static int alx_set_mac_address(struct net_device *netdev, void *data)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
601*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
602*4882a593Smuzhiyun struct sockaddr *addr = data;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
605*4882a593Smuzhiyun return -EADDRNOTAVAIL;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (netdev->addr_assign_type & NET_ADDR_RANDOM)
608*4882a593Smuzhiyun netdev->addr_assign_type ^= NET_ADDR_RANDOM;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
611*4882a593Smuzhiyun memcpy(hw->mac_addr, addr->sa_data, netdev->addr_len);
612*4882a593Smuzhiyun alx_set_macaddr(hw, hw->mac_addr);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
alx_alloc_tx_ring(struct alx_priv * alx,struct alx_tx_queue * txq,int offset)617*4882a593Smuzhiyun static int alx_alloc_tx_ring(struct alx_priv *alx, struct alx_tx_queue *txq,
618*4882a593Smuzhiyun int offset)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun txq->bufs = kcalloc(txq->count, sizeof(struct alx_buffer), GFP_KERNEL);
621*4882a593Smuzhiyun if (!txq->bufs)
622*4882a593Smuzhiyun return -ENOMEM;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun txq->tpd = alx->descmem.virt + offset;
625*4882a593Smuzhiyun txq->tpd_dma = alx->descmem.dma + offset;
626*4882a593Smuzhiyun offset += sizeof(struct alx_txd) * txq->count;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return offset;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
alx_alloc_rx_ring(struct alx_priv * alx,struct alx_rx_queue * rxq,int offset)631*4882a593Smuzhiyun static int alx_alloc_rx_ring(struct alx_priv *alx, struct alx_rx_queue *rxq,
632*4882a593Smuzhiyun int offset)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun rxq->bufs = kcalloc(rxq->count, sizeof(struct alx_buffer), GFP_KERNEL);
635*4882a593Smuzhiyun if (!rxq->bufs)
636*4882a593Smuzhiyun return -ENOMEM;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun rxq->rrd = alx->descmem.virt + offset;
639*4882a593Smuzhiyun rxq->rrd_dma = alx->descmem.dma + offset;
640*4882a593Smuzhiyun offset += sizeof(struct alx_rrd) * rxq->count;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun rxq->rfd = alx->descmem.virt + offset;
643*4882a593Smuzhiyun rxq->rfd_dma = alx->descmem.dma + offset;
644*4882a593Smuzhiyun offset += sizeof(struct alx_rfd) * rxq->count;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return offset;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
alx_alloc_rings(struct alx_priv * alx)649*4882a593Smuzhiyun static int alx_alloc_rings(struct alx_priv *alx)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun int i, offset = 0;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* physical tx/rx ring descriptors
654*4882a593Smuzhiyun *
655*4882a593Smuzhiyun * Allocate them as a single chunk because they must not cross a
656*4882a593Smuzhiyun * 4G boundary (hardware has a single register for high 32 bits
657*4882a593Smuzhiyun * of addresses only)
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun alx->descmem.size = sizeof(struct alx_txd) * alx->tx_ringsz *
660*4882a593Smuzhiyun alx->num_txq +
661*4882a593Smuzhiyun sizeof(struct alx_rrd) * alx->rx_ringsz +
662*4882a593Smuzhiyun sizeof(struct alx_rfd) * alx->rx_ringsz;
663*4882a593Smuzhiyun alx->descmem.virt = dma_alloc_coherent(&alx->hw.pdev->dev,
664*4882a593Smuzhiyun alx->descmem.size,
665*4882a593Smuzhiyun &alx->descmem.dma, GFP_KERNEL);
666*4882a593Smuzhiyun if (!alx->descmem.virt)
667*4882a593Smuzhiyun return -ENOMEM;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* alignment requirements */
670*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct alx_txd) % 8);
671*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct alx_rrd) % 8);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun for (i = 0; i < alx->num_txq; i++) {
674*4882a593Smuzhiyun offset = alx_alloc_tx_ring(alx, alx->qnapi[i]->txq, offset);
675*4882a593Smuzhiyun if (offset < 0) {
676*4882a593Smuzhiyun netdev_err(alx->dev, "Allocation of tx buffer failed!\n");
677*4882a593Smuzhiyun return -ENOMEM;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun offset = alx_alloc_rx_ring(alx, alx->qnapi[0]->rxq, offset);
682*4882a593Smuzhiyun if (offset < 0) {
683*4882a593Smuzhiyun netdev_err(alx->dev, "Allocation of rx buffer failed!\n");
684*4882a593Smuzhiyun return -ENOMEM;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
alx_free_rings(struct alx_priv * alx)690*4882a593Smuzhiyun static void alx_free_rings(struct alx_priv *alx)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun int i;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun alx_free_buffers(alx);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun for (i = 0; i < alx->num_txq; i++)
697*4882a593Smuzhiyun if (alx->qnapi[i] && alx->qnapi[i]->txq)
698*4882a593Smuzhiyun kfree(alx->qnapi[i]->txq->bufs);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (alx->qnapi[0] && alx->qnapi[0]->rxq)
701*4882a593Smuzhiyun kfree(alx->qnapi[0]->rxq->bufs);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (alx->descmem.virt)
704*4882a593Smuzhiyun dma_free_coherent(&alx->hw.pdev->dev,
705*4882a593Smuzhiyun alx->descmem.size,
706*4882a593Smuzhiyun alx->descmem.virt,
707*4882a593Smuzhiyun alx->descmem.dma);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
alx_free_napis(struct alx_priv * alx)710*4882a593Smuzhiyun static void alx_free_napis(struct alx_priv *alx)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct alx_napi *np;
713*4882a593Smuzhiyun int i;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++) {
716*4882a593Smuzhiyun np = alx->qnapi[i];
717*4882a593Smuzhiyun if (!np)
718*4882a593Smuzhiyun continue;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun netif_napi_del(&np->napi);
721*4882a593Smuzhiyun kfree(np->txq);
722*4882a593Smuzhiyun kfree(np->rxq);
723*4882a593Smuzhiyun kfree(np);
724*4882a593Smuzhiyun alx->qnapi[i] = NULL;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun static const u16 tx_pidx_reg[] = {ALX_TPD_PRI0_PIDX, ALX_TPD_PRI1_PIDX,
729*4882a593Smuzhiyun ALX_TPD_PRI2_PIDX, ALX_TPD_PRI3_PIDX};
730*4882a593Smuzhiyun static const u16 tx_cidx_reg[] = {ALX_TPD_PRI0_CIDX, ALX_TPD_PRI1_CIDX,
731*4882a593Smuzhiyun ALX_TPD_PRI2_CIDX, ALX_TPD_PRI3_CIDX};
732*4882a593Smuzhiyun static const u32 tx_vect_mask[] = {ALX_ISR_TX_Q0, ALX_ISR_TX_Q1,
733*4882a593Smuzhiyun ALX_ISR_TX_Q2, ALX_ISR_TX_Q3};
734*4882a593Smuzhiyun static const u32 rx_vect_mask[] = {ALX_ISR_RX_Q0, ALX_ISR_RX_Q1,
735*4882a593Smuzhiyun ALX_ISR_RX_Q2, ALX_ISR_RX_Q3,
736*4882a593Smuzhiyun ALX_ISR_RX_Q4, ALX_ISR_RX_Q5,
737*4882a593Smuzhiyun ALX_ISR_RX_Q6, ALX_ISR_RX_Q7};
738*4882a593Smuzhiyun
alx_alloc_napis(struct alx_priv * alx)739*4882a593Smuzhiyun static int alx_alloc_napis(struct alx_priv *alx)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct alx_napi *np;
742*4882a593Smuzhiyun struct alx_rx_queue *rxq;
743*4882a593Smuzhiyun struct alx_tx_queue *txq;
744*4882a593Smuzhiyun int i;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun alx->int_mask &= ~ALX_ISR_ALL_QUEUES;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* allocate alx_napi structures */
749*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++) {
750*4882a593Smuzhiyun np = kzalloc(sizeof(struct alx_napi), GFP_KERNEL);
751*4882a593Smuzhiyun if (!np)
752*4882a593Smuzhiyun goto err_out;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun np->alx = alx;
755*4882a593Smuzhiyun netif_napi_add(alx->dev, &np->napi, alx_poll, 64);
756*4882a593Smuzhiyun alx->qnapi[i] = np;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* allocate tx queues */
760*4882a593Smuzhiyun for (i = 0; i < alx->num_txq; i++) {
761*4882a593Smuzhiyun np = alx->qnapi[i];
762*4882a593Smuzhiyun txq = kzalloc(sizeof(*txq), GFP_KERNEL);
763*4882a593Smuzhiyun if (!txq)
764*4882a593Smuzhiyun goto err_out;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun np->txq = txq;
767*4882a593Smuzhiyun txq->p_reg = tx_pidx_reg[i];
768*4882a593Smuzhiyun txq->c_reg = tx_cidx_reg[i];
769*4882a593Smuzhiyun txq->queue_idx = i;
770*4882a593Smuzhiyun txq->count = alx->tx_ringsz;
771*4882a593Smuzhiyun txq->netdev = alx->dev;
772*4882a593Smuzhiyun txq->dev = &alx->hw.pdev->dev;
773*4882a593Smuzhiyun np->vec_mask |= tx_vect_mask[i];
774*4882a593Smuzhiyun alx->int_mask |= tx_vect_mask[i];
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* allocate rx queues */
778*4882a593Smuzhiyun np = alx->qnapi[0];
779*4882a593Smuzhiyun rxq = kzalloc(sizeof(*rxq), GFP_KERNEL);
780*4882a593Smuzhiyun if (!rxq)
781*4882a593Smuzhiyun goto err_out;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun np->rxq = rxq;
784*4882a593Smuzhiyun rxq->np = alx->qnapi[0];
785*4882a593Smuzhiyun rxq->queue_idx = 0;
786*4882a593Smuzhiyun rxq->count = alx->rx_ringsz;
787*4882a593Smuzhiyun rxq->netdev = alx->dev;
788*4882a593Smuzhiyun rxq->dev = &alx->hw.pdev->dev;
789*4882a593Smuzhiyun np->vec_mask |= rx_vect_mask[0];
790*4882a593Smuzhiyun alx->int_mask |= rx_vect_mask[0];
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun err_out:
795*4882a593Smuzhiyun netdev_err(alx->dev, "error allocating internal structures\n");
796*4882a593Smuzhiyun alx_free_napis(alx);
797*4882a593Smuzhiyun return -ENOMEM;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const int txq_vec_mapping_shift[] = {
801*4882a593Smuzhiyun 0, ALX_MSI_MAP_TBL1_TXQ0_SHIFT,
802*4882a593Smuzhiyun 0, ALX_MSI_MAP_TBL1_TXQ1_SHIFT,
803*4882a593Smuzhiyun 1, ALX_MSI_MAP_TBL2_TXQ2_SHIFT,
804*4882a593Smuzhiyun 1, ALX_MSI_MAP_TBL2_TXQ3_SHIFT,
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun
alx_config_vector_mapping(struct alx_priv * alx)807*4882a593Smuzhiyun static void alx_config_vector_mapping(struct alx_priv *alx)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
810*4882a593Smuzhiyun u32 tbl[2] = {0, 0};
811*4882a593Smuzhiyun int i, vector, idx, shift;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
814*4882a593Smuzhiyun /* tx mappings */
815*4882a593Smuzhiyun for (i = 0, vector = 1; i < alx->num_txq; i++, vector++) {
816*4882a593Smuzhiyun idx = txq_vec_mapping_shift[i * 2];
817*4882a593Smuzhiyun shift = txq_vec_mapping_shift[i * 2 + 1];
818*4882a593Smuzhiyun tbl[idx] |= vector << shift;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* rx mapping */
822*4882a593Smuzhiyun tbl[0] |= 1 << ALX_MSI_MAP_TBL1_RXQ0_SHIFT;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_MAP_TBL1, tbl[0]);
826*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_MAP_TBL2, tbl[1]);
827*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_ID_MAP, 0);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
alx_enable_msix(struct alx_priv * alx)830*4882a593Smuzhiyun static int alx_enable_msix(struct alx_priv *alx)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun int err, num_vec, num_txq, num_rxq;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun num_txq = min_t(int, num_online_cpus(), ALX_MAX_TX_QUEUES);
835*4882a593Smuzhiyun num_rxq = 1;
836*4882a593Smuzhiyun num_vec = max_t(int, num_txq, num_rxq) + 1;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun err = pci_alloc_irq_vectors(alx->hw.pdev, num_vec, num_vec,
839*4882a593Smuzhiyun PCI_IRQ_MSIX);
840*4882a593Smuzhiyun if (err < 0) {
841*4882a593Smuzhiyun netdev_warn(alx->dev, "Enabling MSI-X interrupts failed!\n");
842*4882a593Smuzhiyun return err;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun alx->num_vec = num_vec;
846*4882a593Smuzhiyun alx->num_napi = num_vec - 1;
847*4882a593Smuzhiyun alx->num_txq = num_txq;
848*4882a593Smuzhiyun alx->num_rxq = num_rxq;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return err;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
alx_request_msix(struct alx_priv * alx)853*4882a593Smuzhiyun static int alx_request_msix(struct alx_priv *alx)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct net_device *netdev = alx->dev;
856*4882a593Smuzhiyun int i, err, vector = 0, free_vector = 0;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun err = request_irq(pci_irq_vector(alx->hw.pdev, 0), alx_intr_msix_misc,
859*4882a593Smuzhiyun 0, netdev->name, alx);
860*4882a593Smuzhiyun if (err)
861*4882a593Smuzhiyun goto out_err;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++) {
864*4882a593Smuzhiyun struct alx_napi *np = alx->qnapi[i];
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun vector++;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (np->txq && np->rxq)
869*4882a593Smuzhiyun sprintf(np->irq_lbl, "%s-TxRx-%u", netdev->name,
870*4882a593Smuzhiyun np->txq->queue_idx);
871*4882a593Smuzhiyun else if (np->txq)
872*4882a593Smuzhiyun sprintf(np->irq_lbl, "%s-tx-%u", netdev->name,
873*4882a593Smuzhiyun np->txq->queue_idx);
874*4882a593Smuzhiyun else if (np->rxq)
875*4882a593Smuzhiyun sprintf(np->irq_lbl, "%s-rx-%u", netdev->name,
876*4882a593Smuzhiyun np->rxq->queue_idx);
877*4882a593Smuzhiyun else
878*4882a593Smuzhiyun sprintf(np->irq_lbl, "%s-unused", netdev->name);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun np->vec_idx = vector;
881*4882a593Smuzhiyun err = request_irq(pci_irq_vector(alx->hw.pdev, vector),
882*4882a593Smuzhiyun alx_intr_msix_ring, 0, np->irq_lbl, np);
883*4882a593Smuzhiyun if (err)
884*4882a593Smuzhiyun goto out_free;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun return 0;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun out_free:
889*4882a593Smuzhiyun free_irq(pci_irq_vector(alx->hw.pdev, free_vector++), alx);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun vector--;
892*4882a593Smuzhiyun for (i = 0; i < vector; i++)
893*4882a593Smuzhiyun free_irq(pci_irq_vector(alx->hw.pdev,free_vector++),
894*4882a593Smuzhiyun alx->qnapi[i]);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun out_err:
897*4882a593Smuzhiyun return err;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
alx_init_intr(struct alx_priv * alx)900*4882a593Smuzhiyun static int alx_init_intr(struct alx_priv *alx)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun int ret;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(alx->hw.pdev, 1, 1,
905*4882a593Smuzhiyun PCI_IRQ_MSI | PCI_IRQ_LEGACY);
906*4882a593Smuzhiyun if (ret < 0)
907*4882a593Smuzhiyun return ret;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun alx->num_vec = 1;
910*4882a593Smuzhiyun alx->num_napi = 1;
911*4882a593Smuzhiyun alx->num_txq = 1;
912*4882a593Smuzhiyun alx->num_rxq = 1;
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
alx_irq_enable(struct alx_priv * alx)916*4882a593Smuzhiyun static void alx_irq_enable(struct alx_priv *alx)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
919*4882a593Smuzhiyun int i;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* level-1 interrupt switch */
922*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, 0);
923*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, alx->int_mask);
924*4882a593Smuzhiyun alx_post_write(hw);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
927*4882a593Smuzhiyun /* enable all msix irqs */
928*4882a593Smuzhiyun for (i = 0; i < alx->num_vec; i++)
929*4882a593Smuzhiyun alx_mask_msix(hw, i, false);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
alx_irq_disable(struct alx_priv * alx)933*4882a593Smuzhiyun static void alx_irq_disable(struct alx_priv *alx)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
936*4882a593Smuzhiyun int i;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun alx_write_mem32(hw, ALX_ISR, ALX_ISR_DIS);
939*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, 0);
940*4882a593Smuzhiyun alx_post_write(hw);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
943*4882a593Smuzhiyun for (i = 0; i < alx->num_vec; i++) {
944*4882a593Smuzhiyun alx_mask_msix(hw, i, true);
945*4882a593Smuzhiyun synchronize_irq(pci_irq_vector(alx->hw.pdev, i));
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun } else {
948*4882a593Smuzhiyun synchronize_irq(pci_irq_vector(alx->hw.pdev, 0));
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
alx_realloc_resources(struct alx_priv * alx)952*4882a593Smuzhiyun static int alx_realloc_resources(struct alx_priv *alx)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun int err;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun alx_free_rings(alx);
957*4882a593Smuzhiyun alx_free_napis(alx);
958*4882a593Smuzhiyun pci_free_irq_vectors(alx->hw.pdev);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun err = alx_init_intr(alx);
961*4882a593Smuzhiyun if (err)
962*4882a593Smuzhiyun return err;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun err = alx_alloc_napis(alx);
965*4882a593Smuzhiyun if (err)
966*4882a593Smuzhiyun return err;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun err = alx_alloc_rings(alx);
969*4882a593Smuzhiyun if (err)
970*4882a593Smuzhiyun return err;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
alx_request_irq(struct alx_priv * alx)975*4882a593Smuzhiyun static int alx_request_irq(struct alx_priv *alx)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct pci_dev *pdev = alx->hw.pdev;
978*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
979*4882a593Smuzhiyun int err;
980*4882a593Smuzhiyun u32 msi_ctrl;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun msi_ctrl = (hw->imt >> 1) << ALX_MSI_RETRANS_TM_SHIFT;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
985*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_RETRANS_TIMER, msi_ctrl);
986*4882a593Smuzhiyun err = alx_request_msix(alx);
987*4882a593Smuzhiyun if (!err)
988*4882a593Smuzhiyun goto out;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* msix request failed, realloc resources */
991*4882a593Smuzhiyun err = alx_realloc_resources(alx);
992*4882a593Smuzhiyun if (err)
993*4882a593Smuzhiyun goto out;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (alx->hw.pdev->msi_enabled) {
997*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_RETRANS_TIMER,
998*4882a593Smuzhiyun msi_ctrl | ALX_MSI_MASK_SEL_LINE);
999*4882a593Smuzhiyun err = request_irq(pci_irq_vector(pdev, 0), alx_intr_msi, 0,
1000*4882a593Smuzhiyun alx->dev->name, alx);
1001*4882a593Smuzhiyun if (!err)
1002*4882a593Smuzhiyun goto out;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* fall back to legacy interrupt */
1005*4882a593Smuzhiyun pci_free_irq_vectors(alx->hw.pdev);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MSI_RETRANS_TIMER, 0);
1009*4882a593Smuzhiyun err = request_irq(pci_irq_vector(pdev, 0), alx_intr_legacy, IRQF_SHARED,
1010*4882a593Smuzhiyun alx->dev->name, alx);
1011*4882a593Smuzhiyun out:
1012*4882a593Smuzhiyun if (!err)
1013*4882a593Smuzhiyun alx_config_vector_mapping(alx);
1014*4882a593Smuzhiyun else
1015*4882a593Smuzhiyun netdev_err(alx->dev, "IRQ registration failed!\n");
1016*4882a593Smuzhiyun return err;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
alx_free_irq(struct alx_priv * alx)1019*4882a593Smuzhiyun static void alx_free_irq(struct alx_priv *alx)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct pci_dev *pdev = alx->hw.pdev;
1022*4882a593Smuzhiyun int i;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun free_irq(pci_irq_vector(pdev, 0), alx);
1025*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
1026*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++)
1027*4882a593Smuzhiyun free_irq(pci_irq_vector(pdev, i + 1), alx->qnapi[i]);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
alx_identify_hw(struct alx_priv * alx)1033*4882a593Smuzhiyun static int alx_identify_hw(struct alx_priv *alx)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1036*4882a593Smuzhiyun int rev = alx_hw_revision(hw);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (rev > ALX_REV_C0)
1039*4882a593Smuzhiyun return -EINVAL;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun hw->max_dma_chnl = rev >= ALX_REV_B0 ? 4 : 2;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return 0;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
alx_init_sw(struct alx_priv * alx)1046*4882a593Smuzhiyun static int alx_init_sw(struct alx_priv *alx)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct pci_dev *pdev = alx->hw.pdev;
1049*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1050*4882a593Smuzhiyun int err;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun err = alx_identify_hw(alx);
1053*4882a593Smuzhiyun if (err) {
1054*4882a593Smuzhiyun dev_err(&pdev->dev, "unrecognized chip, aborting\n");
1055*4882a593Smuzhiyun return err;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun alx->hw.lnk_patch =
1059*4882a593Smuzhiyun pdev->device == ALX_DEV_ID_AR8161 &&
1060*4882a593Smuzhiyun pdev->subsystem_vendor == PCI_VENDOR_ID_ATTANSIC &&
1061*4882a593Smuzhiyun pdev->subsystem_device == 0x0091 &&
1062*4882a593Smuzhiyun pdev->revision == 0;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun hw->smb_timer = 400;
1065*4882a593Smuzhiyun hw->mtu = alx->dev->mtu;
1066*4882a593Smuzhiyun alx->rxbuf_size = ALX_MAX_FRAME_LEN(hw->mtu);
1067*4882a593Smuzhiyun /* MTU range: 34 - 9256 */
1068*4882a593Smuzhiyun alx->dev->min_mtu = 34;
1069*4882a593Smuzhiyun alx->dev->max_mtu = ALX_MAX_FRAME_LEN(ALX_MAX_FRAME_SIZE);
1070*4882a593Smuzhiyun alx->tx_ringsz = 256;
1071*4882a593Smuzhiyun alx->rx_ringsz = 512;
1072*4882a593Smuzhiyun hw->imt = 200;
1073*4882a593Smuzhiyun alx->int_mask = ALX_ISR_MISC;
1074*4882a593Smuzhiyun hw->dma_chnl = hw->max_dma_chnl;
1075*4882a593Smuzhiyun hw->ith_tpd = alx->tx_ringsz / 3;
1076*4882a593Smuzhiyun hw->link_speed = SPEED_UNKNOWN;
1077*4882a593Smuzhiyun hw->duplex = DUPLEX_UNKNOWN;
1078*4882a593Smuzhiyun hw->adv_cfg = ADVERTISED_Autoneg |
1079*4882a593Smuzhiyun ADVERTISED_10baseT_Half |
1080*4882a593Smuzhiyun ADVERTISED_10baseT_Full |
1081*4882a593Smuzhiyun ADVERTISED_100baseT_Full |
1082*4882a593Smuzhiyun ADVERTISED_100baseT_Half |
1083*4882a593Smuzhiyun ADVERTISED_1000baseT_Full;
1084*4882a593Smuzhiyun hw->flowctrl = ALX_FC_ANEG | ALX_FC_RX | ALX_FC_TX;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun hw->rx_ctrl = ALX_MAC_CTRL_WOLSPED_SWEN |
1087*4882a593Smuzhiyun ALX_MAC_CTRL_MHASH_ALG_HI5B |
1088*4882a593Smuzhiyun ALX_MAC_CTRL_BRD_EN |
1089*4882a593Smuzhiyun ALX_MAC_CTRL_PCRCE |
1090*4882a593Smuzhiyun ALX_MAC_CTRL_CRCE |
1091*4882a593Smuzhiyun ALX_MAC_CTRL_RXFC_EN |
1092*4882a593Smuzhiyun ALX_MAC_CTRL_TXFC_EN |
1093*4882a593Smuzhiyun 7 << ALX_MAC_CTRL_PRMBLEN_SHIFT;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return err;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun
alx_fix_features(struct net_device * netdev,netdev_features_t features)1099*4882a593Smuzhiyun static netdev_features_t alx_fix_features(struct net_device *netdev,
1100*4882a593Smuzhiyun netdev_features_t features)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun if (netdev->mtu > ALX_MAX_TSO_PKT_SIZE)
1103*4882a593Smuzhiyun features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return features;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
alx_netif_stop(struct alx_priv * alx)1108*4882a593Smuzhiyun static void alx_netif_stop(struct alx_priv *alx)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun int i;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun netif_trans_update(alx->dev);
1113*4882a593Smuzhiyun if (netif_carrier_ok(alx->dev)) {
1114*4882a593Smuzhiyun netif_carrier_off(alx->dev);
1115*4882a593Smuzhiyun netif_tx_disable(alx->dev);
1116*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++)
1117*4882a593Smuzhiyun napi_disable(&alx->qnapi[i]->napi);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
alx_halt(struct alx_priv * alx)1121*4882a593Smuzhiyun static void alx_halt(struct alx_priv *alx)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun alx_netif_stop(alx);
1126*4882a593Smuzhiyun hw->link_speed = SPEED_UNKNOWN;
1127*4882a593Smuzhiyun hw->duplex = DUPLEX_UNKNOWN;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun alx_reset_mac(hw);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* disable l0s/l1 */
1132*4882a593Smuzhiyun alx_enable_aspm(hw, false, false);
1133*4882a593Smuzhiyun alx_irq_disable(alx);
1134*4882a593Smuzhiyun alx_free_buffers(alx);
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
alx_configure(struct alx_priv * alx)1137*4882a593Smuzhiyun static void alx_configure(struct alx_priv *alx)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun alx_configure_basic(hw);
1142*4882a593Smuzhiyun alx_disable_rss(hw);
1143*4882a593Smuzhiyun __alx_set_rx_mode(alx->dev);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun alx_write_mem32(hw, ALX_MAC_CTRL, hw->rx_ctrl);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
alx_activate(struct alx_priv * alx)1148*4882a593Smuzhiyun static void alx_activate(struct alx_priv *alx)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun /* hardware setting lost, restore it */
1151*4882a593Smuzhiyun alx_reinit_rings(alx);
1152*4882a593Smuzhiyun alx_configure(alx);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* clear old interrupts */
1155*4882a593Smuzhiyun alx_write_mem32(&alx->hw, ALX_ISR, ~(u32)ALX_ISR_DIS);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun alx_irq_enable(alx);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun alx_schedule_link_check(alx);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
alx_reinit(struct alx_priv * alx)1162*4882a593Smuzhiyun static void alx_reinit(struct alx_priv *alx)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun ASSERT_RTNL();
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun alx_halt(alx);
1167*4882a593Smuzhiyun alx_activate(alx);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
alx_change_mtu(struct net_device * netdev,int mtu)1170*4882a593Smuzhiyun static int alx_change_mtu(struct net_device *netdev, int mtu)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1173*4882a593Smuzhiyun int max_frame = ALX_MAX_FRAME_LEN(mtu);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun netdev->mtu = mtu;
1176*4882a593Smuzhiyun alx->hw.mtu = mtu;
1177*4882a593Smuzhiyun alx->rxbuf_size = max(max_frame, ALX_DEF_RXBUF_SIZE);
1178*4882a593Smuzhiyun netdev_update_features(netdev);
1179*4882a593Smuzhiyun if (netif_running(netdev))
1180*4882a593Smuzhiyun alx_reinit(alx);
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
alx_netif_start(struct alx_priv * alx)1184*4882a593Smuzhiyun static void alx_netif_start(struct alx_priv *alx)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun int i;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun netif_tx_wake_all_queues(alx->dev);
1189*4882a593Smuzhiyun for (i = 0; i < alx->num_napi; i++)
1190*4882a593Smuzhiyun napi_enable(&alx->qnapi[i]->napi);
1191*4882a593Smuzhiyun netif_carrier_on(alx->dev);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
__alx_open(struct alx_priv * alx,bool resume)1194*4882a593Smuzhiyun static int __alx_open(struct alx_priv *alx, bool resume)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun int err;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun err = alx_enable_msix(alx);
1199*4882a593Smuzhiyun if (err < 0) {
1200*4882a593Smuzhiyun err = alx_init_intr(alx);
1201*4882a593Smuzhiyun if (err)
1202*4882a593Smuzhiyun return err;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (!resume)
1206*4882a593Smuzhiyun netif_carrier_off(alx->dev);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun err = alx_alloc_napis(alx);
1209*4882a593Smuzhiyun if (err)
1210*4882a593Smuzhiyun goto out_disable_adv_intr;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun err = alx_alloc_rings(alx);
1213*4882a593Smuzhiyun if (err)
1214*4882a593Smuzhiyun goto out_free_rings;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun alx_configure(alx);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun err = alx_request_irq(alx);
1219*4882a593Smuzhiyun if (err)
1220*4882a593Smuzhiyun goto out_free_rings;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* must be called after alx_request_irq because the chip stops working
1223*4882a593Smuzhiyun * if we copy the dma addresses in alx_init_ring_ptrs twice when
1224*4882a593Smuzhiyun * requesting msi-x interrupts failed
1225*4882a593Smuzhiyun */
1226*4882a593Smuzhiyun alx_reinit_rings(alx);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun netif_set_real_num_tx_queues(alx->dev, alx->num_txq);
1229*4882a593Smuzhiyun netif_set_real_num_rx_queues(alx->dev, alx->num_rxq);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* clear old interrupts */
1232*4882a593Smuzhiyun alx_write_mem32(&alx->hw, ALX_ISR, ~(u32)ALX_ISR_DIS);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun alx_irq_enable(alx);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (!resume)
1237*4882a593Smuzhiyun netif_tx_start_all_queues(alx->dev);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun alx_schedule_link_check(alx);
1240*4882a593Smuzhiyun return 0;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun out_free_rings:
1243*4882a593Smuzhiyun alx_free_rings(alx);
1244*4882a593Smuzhiyun alx_free_napis(alx);
1245*4882a593Smuzhiyun out_disable_adv_intr:
1246*4882a593Smuzhiyun pci_free_irq_vectors(alx->hw.pdev);
1247*4882a593Smuzhiyun return err;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
__alx_stop(struct alx_priv * alx)1250*4882a593Smuzhiyun static void __alx_stop(struct alx_priv *alx)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun alx_free_irq(alx);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun cancel_work_sync(&alx->link_check_wk);
1255*4882a593Smuzhiyun cancel_work_sync(&alx->reset_wk);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun alx_halt(alx);
1258*4882a593Smuzhiyun alx_free_rings(alx);
1259*4882a593Smuzhiyun alx_free_napis(alx);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
alx_speed_desc(struct alx_hw * hw)1262*4882a593Smuzhiyun static const char *alx_speed_desc(struct alx_hw *hw)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun switch (alx_speed_to_ethadv(hw->link_speed, hw->duplex)) {
1265*4882a593Smuzhiyun case ADVERTISED_1000baseT_Full:
1266*4882a593Smuzhiyun return "1 Gbps Full";
1267*4882a593Smuzhiyun case ADVERTISED_100baseT_Full:
1268*4882a593Smuzhiyun return "100 Mbps Full";
1269*4882a593Smuzhiyun case ADVERTISED_100baseT_Half:
1270*4882a593Smuzhiyun return "100 Mbps Half";
1271*4882a593Smuzhiyun case ADVERTISED_10baseT_Full:
1272*4882a593Smuzhiyun return "10 Mbps Full";
1273*4882a593Smuzhiyun case ADVERTISED_10baseT_Half:
1274*4882a593Smuzhiyun return "10 Mbps Half";
1275*4882a593Smuzhiyun default:
1276*4882a593Smuzhiyun return "Unknown speed";
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
alx_check_link(struct alx_priv * alx)1280*4882a593Smuzhiyun static void alx_check_link(struct alx_priv *alx)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1283*4882a593Smuzhiyun unsigned long flags;
1284*4882a593Smuzhiyun int old_speed;
1285*4882a593Smuzhiyun int err;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* clear PHY internal interrupt status, otherwise the main
1288*4882a593Smuzhiyun * interrupt status will be asserted forever
1289*4882a593Smuzhiyun */
1290*4882a593Smuzhiyun alx_clear_phy_intr(hw);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun old_speed = hw->link_speed;
1293*4882a593Smuzhiyun err = alx_read_phy_link(hw);
1294*4882a593Smuzhiyun if (err < 0)
1295*4882a593Smuzhiyun goto reset;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun spin_lock_irqsave(&alx->irq_lock, flags);
1298*4882a593Smuzhiyun alx->int_mask |= ALX_ISR_PHY;
1299*4882a593Smuzhiyun alx_write_mem32(hw, ALX_IMR, alx->int_mask);
1300*4882a593Smuzhiyun spin_unlock_irqrestore(&alx->irq_lock, flags);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (old_speed == hw->link_speed)
1303*4882a593Smuzhiyun return;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (hw->link_speed != SPEED_UNKNOWN) {
1306*4882a593Smuzhiyun netif_info(alx, link, alx->dev,
1307*4882a593Smuzhiyun "NIC Up: %s\n", alx_speed_desc(hw));
1308*4882a593Smuzhiyun alx_post_phy_link(hw);
1309*4882a593Smuzhiyun alx_enable_aspm(hw, true, true);
1310*4882a593Smuzhiyun alx_start_mac(hw);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if (old_speed == SPEED_UNKNOWN)
1313*4882a593Smuzhiyun alx_netif_start(alx);
1314*4882a593Smuzhiyun } else {
1315*4882a593Smuzhiyun /* link is now down */
1316*4882a593Smuzhiyun alx_netif_stop(alx);
1317*4882a593Smuzhiyun netif_info(alx, link, alx->dev, "Link Down\n");
1318*4882a593Smuzhiyun err = alx_reset_mac(hw);
1319*4882a593Smuzhiyun if (err)
1320*4882a593Smuzhiyun goto reset;
1321*4882a593Smuzhiyun alx_irq_disable(alx);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* MAC reset causes all HW settings to be lost, restore all */
1324*4882a593Smuzhiyun err = alx_reinit_rings(alx);
1325*4882a593Smuzhiyun if (err)
1326*4882a593Smuzhiyun goto reset;
1327*4882a593Smuzhiyun alx_configure(alx);
1328*4882a593Smuzhiyun alx_enable_aspm(hw, false, true);
1329*4882a593Smuzhiyun alx_post_phy_link(hw);
1330*4882a593Smuzhiyun alx_irq_enable(alx);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun return;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun reset:
1336*4882a593Smuzhiyun alx_schedule_reset(alx);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
alx_open(struct net_device * netdev)1339*4882a593Smuzhiyun static int alx_open(struct net_device *netdev)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun return __alx_open(netdev_priv(netdev), false);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
alx_stop(struct net_device * netdev)1344*4882a593Smuzhiyun static int alx_stop(struct net_device *netdev)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun __alx_stop(netdev_priv(netdev));
1347*4882a593Smuzhiyun return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
alx_link_check(struct work_struct * work)1350*4882a593Smuzhiyun static void alx_link_check(struct work_struct *work)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun struct alx_priv *alx;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun alx = container_of(work, struct alx_priv, link_check_wk);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun rtnl_lock();
1357*4882a593Smuzhiyun alx_check_link(alx);
1358*4882a593Smuzhiyun rtnl_unlock();
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
alx_reset(struct work_struct * work)1361*4882a593Smuzhiyun static void alx_reset(struct work_struct *work)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun struct alx_priv *alx = container_of(work, struct alx_priv, reset_wk);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun rtnl_lock();
1366*4882a593Smuzhiyun alx_reinit(alx);
1367*4882a593Smuzhiyun rtnl_unlock();
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
alx_tpd_req(struct sk_buff * skb)1370*4882a593Smuzhiyun static int alx_tpd_req(struct sk_buff *skb)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun int num;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun num = skb_shinfo(skb)->nr_frags + 1;
1375*4882a593Smuzhiyun /* we need one extra descriptor for LSOv2 */
1376*4882a593Smuzhiyun if (skb_is_gso(skb) && skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
1377*4882a593Smuzhiyun num++;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun return num;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
alx_tx_csum(struct sk_buff * skb,struct alx_txd * first)1382*4882a593Smuzhiyun static int alx_tx_csum(struct sk_buff *skb, struct alx_txd *first)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun u8 cso, css;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun if (skb->ip_summed != CHECKSUM_PARTIAL)
1387*4882a593Smuzhiyun return 0;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun cso = skb_checksum_start_offset(skb);
1390*4882a593Smuzhiyun if (cso & 1)
1391*4882a593Smuzhiyun return -EINVAL;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun css = cso + skb->csum_offset;
1394*4882a593Smuzhiyun first->word1 |= cpu_to_le32((cso >> 1) << TPD_CXSUMSTART_SHIFT);
1395*4882a593Smuzhiyun first->word1 |= cpu_to_le32((css >> 1) << TPD_CXSUMOFFSET_SHIFT);
1396*4882a593Smuzhiyun first->word1 |= cpu_to_le32(1 << TPD_CXSUM_EN_SHIFT);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun return 0;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
alx_tso(struct sk_buff * skb,struct alx_txd * first)1401*4882a593Smuzhiyun static int alx_tso(struct sk_buff *skb, struct alx_txd *first)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun int err;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun if (skb->ip_summed != CHECKSUM_PARTIAL)
1406*4882a593Smuzhiyun return 0;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun if (!skb_is_gso(skb))
1409*4882a593Smuzhiyun return 0;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun err = skb_cow_head(skb, 0);
1412*4882a593Smuzhiyun if (err < 0)
1413*4882a593Smuzhiyun return err;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_IP)) {
1416*4882a593Smuzhiyun struct iphdr *iph = ip_hdr(skb);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun iph->check = 0;
1419*4882a593Smuzhiyun tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
1420*4882a593Smuzhiyun 0, IPPROTO_TCP, 0);
1421*4882a593Smuzhiyun first->word1 |= 1 << TPD_IPV4_SHIFT;
1422*4882a593Smuzhiyun } else if (skb_is_gso_v6(skb)) {
1423*4882a593Smuzhiyun tcp_v6_gso_csum_prep(skb);
1424*4882a593Smuzhiyun /* LSOv2: the first TPD only provides the packet length */
1425*4882a593Smuzhiyun first->adrl.l.pkt_len = skb->len;
1426*4882a593Smuzhiyun first->word1 |= 1 << TPD_LSO_V2_SHIFT;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun first->word1 |= 1 << TPD_LSO_EN_SHIFT;
1430*4882a593Smuzhiyun first->word1 |= (skb_transport_offset(skb) &
1431*4882a593Smuzhiyun TPD_L4HDROFFSET_MASK) << TPD_L4HDROFFSET_SHIFT;
1432*4882a593Smuzhiyun first->word1 |= (skb_shinfo(skb)->gso_size &
1433*4882a593Smuzhiyun TPD_MSS_MASK) << TPD_MSS_SHIFT;
1434*4882a593Smuzhiyun return 1;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
alx_map_tx_skb(struct alx_tx_queue * txq,struct sk_buff * skb)1437*4882a593Smuzhiyun static int alx_map_tx_skb(struct alx_tx_queue *txq, struct sk_buff *skb)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun struct alx_txd *tpd, *first_tpd;
1440*4882a593Smuzhiyun dma_addr_t dma;
1441*4882a593Smuzhiyun int maplen, f, first_idx = txq->write_idx;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun first_tpd = &txq->tpd[txq->write_idx];
1444*4882a593Smuzhiyun tpd = first_tpd;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (tpd->word1 & (1 << TPD_LSO_V2_SHIFT)) {
1447*4882a593Smuzhiyun if (++txq->write_idx == txq->count)
1448*4882a593Smuzhiyun txq->write_idx = 0;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun tpd = &txq->tpd[txq->write_idx];
1451*4882a593Smuzhiyun tpd->len = first_tpd->len;
1452*4882a593Smuzhiyun tpd->vlan_tag = first_tpd->vlan_tag;
1453*4882a593Smuzhiyun tpd->word1 = first_tpd->word1;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun maplen = skb_headlen(skb);
1457*4882a593Smuzhiyun dma = dma_map_single(txq->dev, skb->data, maplen,
1458*4882a593Smuzhiyun DMA_TO_DEVICE);
1459*4882a593Smuzhiyun if (dma_mapping_error(txq->dev, dma))
1460*4882a593Smuzhiyun goto err_dma;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun dma_unmap_len_set(&txq->bufs[txq->write_idx], size, maplen);
1463*4882a593Smuzhiyun dma_unmap_addr_set(&txq->bufs[txq->write_idx], dma, dma);
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun tpd->adrl.addr = cpu_to_le64(dma);
1466*4882a593Smuzhiyun tpd->len = cpu_to_le16(maplen);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) {
1469*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (++txq->write_idx == txq->count)
1472*4882a593Smuzhiyun txq->write_idx = 0;
1473*4882a593Smuzhiyun tpd = &txq->tpd[txq->write_idx];
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun tpd->word1 = first_tpd->word1;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun maplen = skb_frag_size(frag);
1478*4882a593Smuzhiyun dma = skb_frag_dma_map(txq->dev, frag, 0,
1479*4882a593Smuzhiyun maplen, DMA_TO_DEVICE);
1480*4882a593Smuzhiyun if (dma_mapping_error(txq->dev, dma))
1481*4882a593Smuzhiyun goto err_dma;
1482*4882a593Smuzhiyun dma_unmap_len_set(&txq->bufs[txq->write_idx], size, maplen);
1483*4882a593Smuzhiyun dma_unmap_addr_set(&txq->bufs[txq->write_idx], dma, dma);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun tpd->adrl.addr = cpu_to_le64(dma);
1486*4882a593Smuzhiyun tpd->len = cpu_to_le16(maplen);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* last TPD, set EOP flag and store skb */
1490*4882a593Smuzhiyun tpd->word1 |= cpu_to_le32(1 << TPD_EOP_SHIFT);
1491*4882a593Smuzhiyun txq->bufs[txq->write_idx].skb = skb;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun if (++txq->write_idx == txq->count)
1494*4882a593Smuzhiyun txq->write_idx = 0;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun return 0;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun err_dma:
1499*4882a593Smuzhiyun f = first_idx;
1500*4882a593Smuzhiyun while (f != txq->write_idx) {
1501*4882a593Smuzhiyun alx_free_txbuf(txq, f);
1502*4882a593Smuzhiyun if (++f == txq->count)
1503*4882a593Smuzhiyun f = 0;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun return -ENOMEM;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
alx_start_xmit_ring(struct sk_buff * skb,struct alx_tx_queue * txq)1508*4882a593Smuzhiyun static netdev_tx_t alx_start_xmit_ring(struct sk_buff *skb,
1509*4882a593Smuzhiyun struct alx_tx_queue *txq)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun struct alx_priv *alx;
1512*4882a593Smuzhiyun struct alx_txd *first;
1513*4882a593Smuzhiyun int tso;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun alx = netdev_priv(txq->netdev);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (alx_tpd_avail(txq) < alx_tpd_req(skb)) {
1518*4882a593Smuzhiyun netif_tx_stop_queue(alx_get_tx_queue(txq));
1519*4882a593Smuzhiyun goto drop;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun first = &txq->tpd[txq->write_idx];
1523*4882a593Smuzhiyun memset(first, 0, sizeof(*first));
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun tso = alx_tso(skb, first);
1526*4882a593Smuzhiyun if (tso < 0)
1527*4882a593Smuzhiyun goto drop;
1528*4882a593Smuzhiyun else if (!tso && alx_tx_csum(skb, first))
1529*4882a593Smuzhiyun goto drop;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun if (alx_map_tx_skb(txq, skb) < 0)
1532*4882a593Smuzhiyun goto drop;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun netdev_tx_sent_queue(alx_get_tx_queue(txq), skb->len);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* flush updates before updating hardware */
1537*4882a593Smuzhiyun wmb();
1538*4882a593Smuzhiyun alx_write_mem16(&alx->hw, txq->p_reg, txq->write_idx);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (alx_tpd_avail(txq) < txq->count / 8)
1541*4882a593Smuzhiyun netif_tx_stop_queue(alx_get_tx_queue(txq));
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun return NETDEV_TX_OK;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun drop:
1546*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1547*4882a593Smuzhiyun return NETDEV_TX_OK;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
alx_start_xmit(struct sk_buff * skb,struct net_device * netdev)1550*4882a593Smuzhiyun static netdev_tx_t alx_start_xmit(struct sk_buff *skb,
1551*4882a593Smuzhiyun struct net_device *netdev)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1554*4882a593Smuzhiyun return alx_start_xmit_ring(skb, alx_tx_queue_mapping(alx, skb));
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
alx_tx_timeout(struct net_device * dev,unsigned int txqueue)1557*4882a593Smuzhiyun static void alx_tx_timeout(struct net_device *dev, unsigned int txqueue)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(dev);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun alx_schedule_reset(alx);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
alx_mdio_read(struct net_device * netdev,int prtad,int devad,u16 addr)1564*4882a593Smuzhiyun static int alx_mdio_read(struct net_device *netdev,
1565*4882a593Smuzhiyun int prtad, int devad, u16 addr)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1568*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1569*4882a593Smuzhiyun u16 val;
1570*4882a593Smuzhiyun int err;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (prtad != hw->mdio.prtad)
1573*4882a593Smuzhiyun return -EINVAL;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun if (devad == MDIO_DEVAD_NONE)
1576*4882a593Smuzhiyun err = alx_read_phy_reg(hw, addr, &val);
1577*4882a593Smuzhiyun else
1578*4882a593Smuzhiyun err = alx_read_phy_ext(hw, devad, addr, &val);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun if (err)
1581*4882a593Smuzhiyun return err;
1582*4882a593Smuzhiyun return val;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
alx_mdio_write(struct net_device * netdev,int prtad,int devad,u16 addr,u16 val)1585*4882a593Smuzhiyun static int alx_mdio_write(struct net_device *netdev,
1586*4882a593Smuzhiyun int prtad, int devad, u16 addr, u16 val)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1589*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun if (prtad != hw->mdio.prtad)
1592*4882a593Smuzhiyun return -EINVAL;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun if (devad == MDIO_DEVAD_NONE)
1595*4882a593Smuzhiyun return alx_write_phy_reg(hw, addr, val);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun return alx_write_phy_ext(hw, devad, addr, val);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
alx_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)1600*4882a593Smuzhiyun static int alx_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (!netif_running(netdev))
1605*4882a593Smuzhiyun return -EAGAIN;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun return mdio_mii_ioctl(&alx->hw.mdio, if_mii(ifr), cmd);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
alx_poll_controller(struct net_device * netdev)1611*4882a593Smuzhiyun static void alx_poll_controller(struct net_device *netdev)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(netdev);
1614*4882a593Smuzhiyun int i;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun if (alx->hw.pdev->msix_enabled) {
1617*4882a593Smuzhiyun alx_intr_msix_misc(0, alx);
1618*4882a593Smuzhiyun for (i = 0; i < alx->num_txq; i++)
1619*4882a593Smuzhiyun alx_intr_msix_ring(0, alx->qnapi[i]);
1620*4882a593Smuzhiyun } else if (alx->hw.pdev->msi_enabled)
1621*4882a593Smuzhiyun alx_intr_msi(0, alx);
1622*4882a593Smuzhiyun else
1623*4882a593Smuzhiyun alx_intr_legacy(0, alx);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun #endif
1626*4882a593Smuzhiyun
alx_get_stats64(struct net_device * dev,struct rtnl_link_stats64 * net_stats)1627*4882a593Smuzhiyun static void alx_get_stats64(struct net_device *dev,
1628*4882a593Smuzhiyun struct rtnl_link_stats64 *net_stats)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun struct alx_priv *alx = netdev_priv(dev);
1631*4882a593Smuzhiyun struct alx_hw_stats *hw_stats = &alx->hw.stats;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun spin_lock(&alx->stats_lock);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun alx_update_hw_stats(&alx->hw);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun net_stats->tx_bytes = hw_stats->tx_byte_cnt;
1638*4882a593Smuzhiyun net_stats->rx_bytes = hw_stats->rx_byte_cnt;
1639*4882a593Smuzhiyun net_stats->multicast = hw_stats->rx_mcast;
1640*4882a593Smuzhiyun net_stats->collisions = hw_stats->tx_single_col +
1641*4882a593Smuzhiyun hw_stats->tx_multi_col +
1642*4882a593Smuzhiyun hw_stats->tx_late_col +
1643*4882a593Smuzhiyun hw_stats->tx_abort_col;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun net_stats->rx_errors = hw_stats->rx_frag +
1646*4882a593Smuzhiyun hw_stats->rx_fcs_err +
1647*4882a593Smuzhiyun hw_stats->rx_len_err +
1648*4882a593Smuzhiyun hw_stats->rx_ov_sz +
1649*4882a593Smuzhiyun hw_stats->rx_ov_rrd +
1650*4882a593Smuzhiyun hw_stats->rx_align_err +
1651*4882a593Smuzhiyun hw_stats->rx_ov_rxf;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun net_stats->rx_fifo_errors = hw_stats->rx_ov_rxf;
1654*4882a593Smuzhiyun net_stats->rx_length_errors = hw_stats->rx_len_err;
1655*4882a593Smuzhiyun net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
1656*4882a593Smuzhiyun net_stats->rx_frame_errors = hw_stats->rx_align_err;
1657*4882a593Smuzhiyun net_stats->rx_dropped = hw_stats->rx_ov_rrd;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun net_stats->tx_errors = hw_stats->tx_late_col +
1660*4882a593Smuzhiyun hw_stats->tx_abort_col +
1661*4882a593Smuzhiyun hw_stats->tx_underrun +
1662*4882a593Smuzhiyun hw_stats->tx_trunc;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
1665*4882a593Smuzhiyun net_stats->tx_fifo_errors = hw_stats->tx_underrun;
1666*4882a593Smuzhiyun net_stats->tx_window_errors = hw_stats->tx_late_col;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun net_stats->tx_packets = hw_stats->tx_ok + net_stats->tx_errors;
1669*4882a593Smuzhiyun net_stats->rx_packets = hw_stats->rx_ok + net_stats->rx_errors;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun spin_unlock(&alx->stats_lock);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun static const struct net_device_ops alx_netdev_ops = {
1675*4882a593Smuzhiyun .ndo_open = alx_open,
1676*4882a593Smuzhiyun .ndo_stop = alx_stop,
1677*4882a593Smuzhiyun .ndo_start_xmit = alx_start_xmit,
1678*4882a593Smuzhiyun .ndo_get_stats64 = alx_get_stats64,
1679*4882a593Smuzhiyun .ndo_set_rx_mode = alx_set_rx_mode,
1680*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1681*4882a593Smuzhiyun .ndo_set_mac_address = alx_set_mac_address,
1682*4882a593Smuzhiyun .ndo_change_mtu = alx_change_mtu,
1683*4882a593Smuzhiyun .ndo_do_ioctl = alx_ioctl,
1684*4882a593Smuzhiyun .ndo_tx_timeout = alx_tx_timeout,
1685*4882a593Smuzhiyun .ndo_fix_features = alx_fix_features,
1686*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1687*4882a593Smuzhiyun .ndo_poll_controller = alx_poll_controller,
1688*4882a593Smuzhiyun #endif
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun
alx_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1691*4882a593Smuzhiyun static int alx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun struct net_device *netdev;
1694*4882a593Smuzhiyun struct alx_priv *alx;
1695*4882a593Smuzhiyun struct alx_hw *hw;
1696*4882a593Smuzhiyun bool phy_configured;
1697*4882a593Smuzhiyun int err;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun err = pci_enable_device_mem(pdev);
1700*4882a593Smuzhiyun if (err)
1701*4882a593Smuzhiyun return err;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /* The alx chip can DMA to 64-bit addresses, but it uses a single
1704*4882a593Smuzhiyun * shared register for the high 32 bits, so only a single, aligned,
1705*4882a593Smuzhiyun * 4 GB physical address range can be used for descriptors.
1706*4882a593Smuzhiyun */
1707*4882a593Smuzhiyun if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
1708*4882a593Smuzhiyun dev_dbg(&pdev->dev, "DMA to 64-BIT addresses\n");
1709*4882a593Smuzhiyun } else {
1710*4882a593Smuzhiyun err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1711*4882a593Smuzhiyun if (err) {
1712*4882a593Smuzhiyun dev_err(&pdev->dev, "No usable DMA config, aborting\n");
1713*4882a593Smuzhiyun goto out_pci_disable;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun err = pci_request_mem_regions(pdev, alx_drv_name);
1718*4882a593Smuzhiyun if (err) {
1719*4882a593Smuzhiyun dev_err(&pdev->dev,
1720*4882a593Smuzhiyun "pci_request_mem_regions failed\n");
1721*4882a593Smuzhiyun goto out_pci_disable;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun pci_enable_pcie_error_reporting(pdev);
1725*4882a593Smuzhiyun pci_set_master(pdev);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (!pdev->pm_cap) {
1728*4882a593Smuzhiyun dev_err(&pdev->dev,
1729*4882a593Smuzhiyun "Can't find power management capability, aborting\n");
1730*4882a593Smuzhiyun err = -EIO;
1731*4882a593Smuzhiyun goto out_pci_release;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun netdev = alloc_etherdev_mqs(sizeof(*alx),
1735*4882a593Smuzhiyun ALX_MAX_TX_QUEUES, 1);
1736*4882a593Smuzhiyun if (!netdev) {
1737*4882a593Smuzhiyun err = -ENOMEM;
1738*4882a593Smuzhiyun goto out_pci_release;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
1742*4882a593Smuzhiyun alx = netdev_priv(netdev);
1743*4882a593Smuzhiyun spin_lock_init(&alx->hw.mdio_lock);
1744*4882a593Smuzhiyun spin_lock_init(&alx->irq_lock);
1745*4882a593Smuzhiyun spin_lock_init(&alx->stats_lock);
1746*4882a593Smuzhiyun alx->dev = netdev;
1747*4882a593Smuzhiyun alx->hw.pdev = pdev;
1748*4882a593Smuzhiyun alx->msg_enable = NETIF_MSG_LINK | NETIF_MSG_HW | NETIF_MSG_IFUP |
1749*4882a593Smuzhiyun NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR | NETIF_MSG_WOL;
1750*4882a593Smuzhiyun hw = &alx->hw;
1751*4882a593Smuzhiyun pci_set_drvdata(pdev, alx);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun hw->hw_addr = pci_ioremap_bar(pdev, 0);
1754*4882a593Smuzhiyun if (!hw->hw_addr) {
1755*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device registers\n");
1756*4882a593Smuzhiyun err = -EIO;
1757*4882a593Smuzhiyun goto out_free_netdev;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun netdev->netdev_ops = &alx_netdev_ops;
1761*4882a593Smuzhiyun netdev->ethtool_ops = &alx_ethtool_ops;
1762*4882a593Smuzhiyun netdev->irq = pci_irq_vector(pdev, 0);
1763*4882a593Smuzhiyun netdev->watchdog_timeo = ALX_WATCHDOG_TIME;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (ent->driver_data & ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG)
1766*4882a593Smuzhiyun pdev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun err = alx_init_sw(alx);
1769*4882a593Smuzhiyun if (err) {
1770*4882a593Smuzhiyun dev_err(&pdev->dev, "net device private data init failed\n");
1771*4882a593Smuzhiyun goto out_unmap;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun alx_reset_pcie(hw);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun phy_configured = alx_phy_configured(hw);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun if (!phy_configured)
1779*4882a593Smuzhiyun alx_reset_phy(hw);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun err = alx_reset_mac(hw);
1782*4882a593Smuzhiyun if (err) {
1783*4882a593Smuzhiyun dev_err(&pdev->dev, "MAC Reset failed, error = %d\n", err);
1784*4882a593Smuzhiyun goto out_unmap;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* setup link to put it in a known good starting state */
1788*4882a593Smuzhiyun if (!phy_configured) {
1789*4882a593Smuzhiyun err = alx_setup_speed_duplex(hw, hw->adv_cfg, hw->flowctrl);
1790*4882a593Smuzhiyun if (err) {
1791*4882a593Smuzhiyun dev_err(&pdev->dev,
1792*4882a593Smuzhiyun "failed to configure PHY speed/duplex (err=%d)\n",
1793*4882a593Smuzhiyun err);
1794*4882a593Smuzhiyun goto out_unmap;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun netdev->hw_features = NETIF_F_SG |
1799*4882a593Smuzhiyun NETIF_F_HW_CSUM |
1800*4882a593Smuzhiyun NETIF_F_RXCSUM |
1801*4882a593Smuzhiyun NETIF_F_TSO |
1802*4882a593Smuzhiyun NETIF_F_TSO6;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (alx_get_perm_macaddr(hw, hw->perm_addr)) {
1805*4882a593Smuzhiyun dev_warn(&pdev->dev,
1806*4882a593Smuzhiyun "Invalid permanent address programmed, using random one\n");
1807*4882a593Smuzhiyun eth_hw_addr_random(netdev);
1808*4882a593Smuzhiyun memcpy(hw->perm_addr, netdev->dev_addr, netdev->addr_len);
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun memcpy(hw->mac_addr, hw->perm_addr, ETH_ALEN);
1812*4882a593Smuzhiyun memcpy(netdev->dev_addr, hw->mac_addr, ETH_ALEN);
1813*4882a593Smuzhiyun memcpy(netdev->perm_addr, hw->perm_addr, ETH_ALEN);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun hw->mdio.prtad = 0;
1816*4882a593Smuzhiyun hw->mdio.mmds = 0;
1817*4882a593Smuzhiyun hw->mdio.dev = netdev;
1818*4882a593Smuzhiyun hw->mdio.mode_support = MDIO_SUPPORTS_C45 |
1819*4882a593Smuzhiyun MDIO_SUPPORTS_C22 |
1820*4882a593Smuzhiyun MDIO_EMULATE_C22;
1821*4882a593Smuzhiyun hw->mdio.mdio_read = alx_mdio_read;
1822*4882a593Smuzhiyun hw->mdio.mdio_write = alx_mdio_write;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun if (!alx_get_phy_info(hw)) {
1825*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to identify PHY\n");
1826*4882a593Smuzhiyun err = -EIO;
1827*4882a593Smuzhiyun goto out_unmap;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun INIT_WORK(&alx->link_check_wk, alx_link_check);
1831*4882a593Smuzhiyun INIT_WORK(&alx->reset_wk, alx_reset);
1832*4882a593Smuzhiyun netif_carrier_off(netdev);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun err = register_netdev(netdev);
1835*4882a593Smuzhiyun if (err) {
1836*4882a593Smuzhiyun dev_err(&pdev->dev, "register netdevice failed\n");
1837*4882a593Smuzhiyun goto out_unmap;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun netdev_info(netdev,
1841*4882a593Smuzhiyun "Qualcomm Atheros AR816x/AR817x Ethernet [%pM]\n",
1842*4882a593Smuzhiyun netdev->dev_addr);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun return 0;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun out_unmap:
1847*4882a593Smuzhiyun iounmap(hw->hw_addr);
1848*4882a593Smuzhiyun out_free_netdev:
1849*4882a593Smuzhiyun free_netdev(netdev);
1850*4882a593Smuzhiyun out_pci_release:
1851*4882a593Smuzhiyun pci_release_mem_regions(pdev);
1852*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
1853*4882a593Smuzhiyun out_pci_disable:
1854*4882a593Smuzhiyun pci_disable_device(pdev);
1855*4882a593Smuzhiyun return err;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
alx_remove(struct pci_dev * pdev)1858*4882a593Smuzhiyun static void alx_remove(struct pci_dev *pdev)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun struct alx_priv *alx = pci_get_drvdata(pdev);
1861*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* restore permanent mac address */
1864*4882a593Smuzhiyun alx_set_macaddr(hw, hw->perm_addr);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun unregister_netdev(alx->dev);
1867*4882a593Smuzhiyun iounmap(hw->hw_addr);
1868*4882a593Smuzhiyun pci_release_mem_regions(pdev);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
1871*4882a593Smuzhiyun pci_disable_device(pdev);
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun free_netdev(alx->dev);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
alx_suspend(struct device * dev)1877*4882a593Smuzhiyun static int alx_suspend(struct device *dev)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun struct alx_priv *alx = dev_get_drvdata(dev);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (!netif_running(alx->dev))
1882*4882a593Smuzhiyun return 0;
1883*4882a593Smuzhiyun netif_device_detach(alx->dev);
1884*4882a593Smuzhiyun __alx_stop(alx);
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
alx_resume(struct device * dev)1888*4882a593Smuzhiyun static int alx_resume(struct device *dev)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun struct alx_priv *alx = dev_get_drvdata(dev);
1891*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1892*4882a593Smuzhiyun int err;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun alx_reset_phy(hw);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun if (!netif_running(alx->dev))
1897*4882a593Smuzhiyun return 0;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun rtnl_lock();
1900*4882a593Smuzhiyun err = __alx_open(alx, true);
1901*4882a593Smuzhiyun rtnl_unlock();
1902*4882a593Smuzhiyun if (err)
1903*4882a593Smuzhiyun return err;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun netif_device_attach(alx->dev);
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun return 0;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(alx_pm_ops, alx_suspend, alx_resume);
1911*4882a593Smuzhiyun #define ALX_PM_OPS (&alx_pm_ops)
1912*4882a593Smuzhiyun #else
1913*4882a593Smuzhiyun #define ALX_PM_OPS NULL
1914*4882a593Smuzhiyun #endif
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun
alx_pci_error_detected(struct pci_dev * pdev,pci_channel_state_t state)1917*4882a593Smuzhiyun static pci_ers_result_t alx_pci_error_detected(struct pci_dev *pdev,
1918*4882a593Smuzhiyun pci_channel_state_t state)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun struct alx_priv *alx = pci_get_drvdata(pdev);
1921*4882a593Smuzhiyun struct net_device *netdev = alx->dev;
1922*4882a593Smuzhiyun pci_ers_result_t rc = PCI_ERS_RESULT_NEED_RESET;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun dev_info(&pdev->dev, "pci error detected\n");
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun rtnl_lock();
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun if (netif_running(netdev)) {
1929*4882a593Smuzhiyun netif_device_detach(netdev);
1930*4882a593Smuzhiyun alx_halt(alx);
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun if (state == pci_channel_io_perm_failure)
1934*4882a593Smuzhiyun rc = PCI_ERS_RESULT_DISCONNECT;
1935*4882a593Smuzhiyun else
1936*4882a593Smuzhiyun pci_disable_device(pdev);
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun rtnl_unlock();
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun return rc;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
alx_pci_error_slot_reset(struct pci_dev * pdev)1943*4882a593Smuzhiyun static pci_ers_result_t alx_pci_error_slot_reset(struct pci_dev *pdev)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun struct alx_priv *alx = pci_get_drvdata(pdev);
1946*4882a593Smuzhiyun struct alx_hw *hw = &alx->hw;
1947*4882a593Smuzhiyun pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun dev_info(&pdev->dev, "pci error slot reset\n");
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun rtnl_lock();
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
1954*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to re-enable PCI device after reset\n");
1955*4882a593Smuzhiyun goto out;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun pci_set_master(pdev);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun alx_reset_pcie(hw);
1961*4882a593Smuzhiyun if (!alx_reset_mac(hw))
1962*4882a593Smuzhiyun rc = PCI_ERS_RESULT_RECOVERED;
1963*4882a593Smuzhiyun out:
1964*4882a593Smuzhiyun rtnl_unlock();
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun return rc;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
alx_pci_error_resume(struct pci_dev * pdev)1969*4882a593Smuzhiyun static void alx_pci_error_resume(struct pci_dev *pdev)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun struct alx_priv *alx = pci_get_drvdata(pdev);
1972*4882a593Smuzhiyun struct net_device *netdev = alx->dev;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun dev_info(&pdev->dev, "pci error resume\n");
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun rtnl_lock();
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (netif_running(netdev)) {
1979*4882a593Smuzhiyun alx_activate(alx);
1980*4882a593Smuzhiyun netif_device_attach(netdev);
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun rtnl_unlock();
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun static const struct pci_error_handlers alx_err_handlers = {
1987*4882a593Smuzhiyun .error_detected = alx_pci_error_detected,
1988*4882a593Smuzhiyun .slot_reset = alx_pci_error_slot_reset,
1989*4882a593Smuzhiyun .resume = alx_pci_error_resume,
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static const struct pci_device_id alx_pci_tbl[] = {
1993*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8161),
1994*4882a593Smuzhiyun .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1995*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_E2200),
1996*4882a593Smuzhiyun .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1997*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_E2400),
1998*4882a593Smuzhiyun .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1999*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_E2500),
2000*4882a593Smuzhiyun .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
2001*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8162),
2002*4882a593Smuzhiyun .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
2003*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8171) },
2004*4882a593Smuzhiyun { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8172) },
2005*4882a593Smuzhiyun {}
2006*4882a593Smuzhiyun };
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun static struct pci_driver alx_driver = {
2009*4882a593Smuzhiyun .name = alx_drv_name,
2010*4882a593Smuzhiyun .id_table = alx_pci_tbl,
2011*4882a593Smuzhiyun .probe = alx_probe,
2012*4882a593Smuzhiyun .remove = alx_remove,
2013*4882a593Smuzhiyun .err_handler = &alx_err_handlers,
2014*4882a593Smuzhiyun .driver.pm = ALX_PM_OPS,
2015*4882a593Smuzhiyun };
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun module_pci_driver(alx_driver);
2018*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, alx_pci_tbl);
2019*4882a593Smuzhiyun MODULE_AUTHOR("Johannes Berg <johannes@sipsolutions.net>");
2020*4882a593Smuzhiyun MODULE_AUTHOR("Qualcomm Corporation, <nic-devel@qualcomm.com>");
2021*4882a593Smuzhiyun MODULE_DESCRIPTION(
2022*4882a593Smuzhiyun "Qualcomm Atheros(R) AR816x/AR817x PCI-E Ethernet Network Driver");
2023*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2024