1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Atlantic Network Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014-2019 aQuantia Corporation
5*4882a593Smuzhiyun * Copyright (C) 2019-2020 Marvell International Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* File aq_vec.c: Definition of common structure for vector of Rx and Tx rings.
9*4882a593Smuzhiyun * Definition of functions for Rx and Tx rings. Friendly module for aq_nic.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "aq_vec.h"
13*4882a593Smuzhiyun #include "aq_nic.h"
14*4882a593Smuzhiyun #include "aq_ring.h"
15*4882a593Smuzhiyun #include "aq_hw.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/netdevice.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct aq_vec_s {
20*4882a593Smuzhiyun const struct aq_hw_ops *aq_hw_ops;
21*4882a593Smuzhiyun struct aq_hw_s *aq_hw;
22*4882a593Smuzhiyun struct aq_nic_s *aq_nic;
23*4882a593Smuzhiyun unsigned int tx_rings;
24*4882a593Smuzhiyun unsigned int rx_rings;
25*4882a593Smuzhiyun struct aq_ring_param_s aq_ring_param;
26*4882a593Smuzhiyun struct napi_struct napi;
27*4882a593Smuzhiyun struct aq_ring_s ring[AQ_CFG_TCS_MAX][2];
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define AQ_VEC_TX_ID 0
31*4882a593Smuzhiyun #define AQ_VEC_RX_ID 1
32*4882a593Smuzhiyun
aq_vec_poll(struct napi_struct * napi,int budget)33*4882a593Smuzhiyun static int aq_vec_poll(struct napi_struct *napi, int budget)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct aq_vec_s *self = container_of(napi, struct aq_vec_s, napi);
36*4882a593Smuzhiyun unsigned int sw_tail_old = 0U;
37*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
38*4882a593Smuzhiyun bool was_tx_cleaned = true;
39*4882a593Smuzhiyun unsigned int i = 0U;
40*4882a593Smuzhiyun int work_done = 0;
41*4882a593Smuzhiyun int err = 0;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (!self) {
44*4882a593Smuzhiyun err = -EINVAL;
45*4882a593Smuzhiyun } else {
46*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
47*4882a593Smuzhiyun ring = self->ring[i];
48*4882a593Smuzhiyun u64_stats_update_begin(&ring[AQ_VEC_RX_ID].stats.rx.syncp);
49*4882a593Smuzhiyun ring[AQ_VEC_RX_ID].stats.rx.polls++;
50*4882a593Smuzhiyun u64_stats_update_end(&ring[AQ_VEC_RX_ID].stats.rx.syncp);
51*4882a593Smuzhiyun if (self->aq_hw_ops->hw_ring_tx_head_update) {
52*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_tx_head_update(
53*4882a593Smuzhiyun self->aq_hw,
54*4882a593Smuzhiyun &ring[AQ_VEC_TX_ID]);
55*4882a593Smuzhiyun if (err < 0)
56*4882a593Smuzhiyun goto err_exit;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (ring[AQ_VEC_TX_ID].sw_head !=
60*4882a593Smuzhiyun ring[AQ_VEC_TX_ID].hw_head) {
61*4882a593Smuzhiyun was_tx_cleaned = aq_ring_tx_clean(&ring[AQ_VEC_TX_ID]);
62*4882a593Smuzhiyun aq_ring_update_queue_state(&ring[AQ_VEC_TX_ID]);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_rx_receive(self->aq_hw,
66*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID]);
67*4882a593Smuzhiyun if (err < 0)
68*4882a593Smuzhiyun goto err_exit;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (ring[AQ_VEC_RX_ID].sw_head !=
71*4882a593Smuzhiyun ring[AQ_VEC_RX_ID].hw_head) {
72*4882a593Smuzhiyun err = aq_ring_rx_clean(&ring[AQ_VEC_RX_ID],
73*4882a593Smuzhiyun napi,
74*4882a593Smuzhiyun &work_done,
75*4882a593Smuzhiyun budget - work_done);
76*4882a593Smuzhiyun if (err < 0)
77*4882a593Smuzhiyun goto err_exit;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun sw_tail_old = ring[AQ_VEC_RX_ID].sw_tail;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun err = aq_ring_rx_fill(&ring[AQ_VEC_RX_ID]);
82*4882a593Smuzhiyun if (err < 0)
83*4882a593Smuzhiyun goto err_exit;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_rx_fill(
86*4882a593Smuzhiyun self->aq_hw,
87*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID], sw_tail_old);
88*4882a593Smuzhiyun if (err < 0)
89*4882a593Smuzhiyun goto err_exit;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun err_exit:
94*4882a593Smuzhiyun if (!was_tx_cleaned)
95*4882a593Smuzhiyun work_done = budget;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (work_done < budget) {
98*4882a593Smuzhiyun napi_complete_done(napi, work_done);
99*4882a593Smuzhiyun self->aq_hw_ops->hw_irq_enable(self->aq_hw,
100*4882a593Smuzhiyun 1U << self->aq_ring_param.vec_idx);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return work_done;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
aq_vec_alloc(struct aq_nic_s * aq_nic,unsigned int idx,struct aq_nic_cfg_s * aq_nic_cfg)107*4882a593Smuzhiyun struct aq_vec_s *aq_vec_alloc(struct aq_nic_s *aq_nic, unsigned int idx,
108*4882a593Smuzhiyun struct aq_nic_cfg_s *aq_nic_cfg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct aq_vec_s *self = NULL;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun self = kzalloc(sizeof(*self), GFP_KERNEL);
113*4882a593Smuzhiyun if (!self)
114*4882a593Smuzhiyun goto err_exit;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun self->aq_nic = aq_nic;
117*4882a593Smuzhiyun self->aq_ring_param.vec_idx = idx;
118*4882a593Smuzhiyun self->aq_ring_param.cpu =
119*4882a593Smuzhiyun idx + aq_nic_cfg->aq_rss.base_cpu_number;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun cpumask_set_cpu(self->aq_ring_param.cpu,
122*4882a593Smuzhiyun &self->aq_ring_param.affinity_mask);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun self->tx_rings = 0;
125*4882a593Smuzhiyun self->rx_rings = 0;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun netif_napi_add(aq_nic_get_ndev(aq_nic), &self->napi,
128*4882a593Smuzhiyun aq_vec_poll, AQ_CFG_NAPI_WEIGHT);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun err_exit:
131*4882a593Smuzhiyun return self;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
aq_vec_ring_alloc(struct aq_vec_s * self,struct aq_nic_s * aq_nic,unsigned int idx,struct aq_nic_cfg_s * aq_nic_cfg)134*4882a593Smuzhiyun int aq_vec_ring_alloc(struct aq_vec_s *self, struct aq_nic_s *aq_nic,
135*4882a593Smuzhiyun unsigned int idx, struct aq_nic_cfg_s *aq_nic_cfg)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
138*4882a593Smuzhiyun unsigned int i = 0U;
139*4882a593Smuzhiyun int err = 0;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun for (i = 0; i < aq_nic_cfg->tcs; ++i) {
142*4882a593Smuzhiyun const unsigned int idx_ring = AQ_NIC_CFG_TCVEC2RING(aq_nic_cfg,
143*4882a593Smuzhiyun i, idx);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun ring = aq_ring_tx_alloc(&self->ring[i][AQ_VEC_TX_ID], aq_nic,
146*4882a593Smuzhiyun idx_ring, aq_nic_cfg);
147*4882a593Smuzhiyun if (!ring) {
148*4882a593Smuzhiyun err = -ENOMEM;
149*4882a593Smuzhiyun goto err_exit;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ++self->tx_rings;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun aq_nic_set_tx_ring(aq_nic, idx_ring, ring);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ring = aq_ring_rx_alloc(&self->ring[i][AQ_VEC_RX_ID], aq_nic,
157*4882a593Smuzhiyun idx_ring, aq_nic_cfg);
158*4882a593Smuzhiyun if (!ring) {
159*4882a593Smuzhiyun err = -ENOMEM;
160*4882a593Smuzhiyun goto err_exit;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ++self->rx_rings;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun err_exit:
167*4882a593Smuzhiyun if (err < 0) {
168*4882a593Smuzhiyun aq_vec_ring_free(self);
169*4882a593Smuzhiyun self = NULL;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return err;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
aq_vec_init(struct aq_vec_s * self,const struct aq_hw_ops * aq_hw_ops,struct aq_hw_s * aq_hw)175*4882a593Smuzhiyun int aq_vec_init(struct aq_vec_s *self, const struct aq_hw_ops *aq_hw_ops,
176*4882a593Smuzhiyun struct aq_hw_s *aq_hw)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
179*4882a593Smuzhiyun unsigned int i = 0U;
180*4882a593Smuzhiyun int err = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun self->aq_hw_ops = aq_hw_ops;
183*4882a593Smuzhiyun self->aq_hw = aq_hw;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
186*4882a593Smuzhiyun ring = self->ring[i];
187*4882a593Smuzhiyun err = aq_ring_init(&ring[AQ_VEC_TX_ID], ATL_RING_TX);
188*4882a593Smuzhiyun if (err < 0)
189*4882a593Smuzhiyun goto err_exit;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_tx_init(self->aq_hw,
192*4882a593Smuzhiyun &ring[AQ_VEC_TX_ID],
193*4882a593Smuzhiyun &self->aq_ring_param);
194*4882a593Smuzhiyun if (err < 0)
195*4882a593Smuzhiyun goto err_exit;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun err = aq_ring_init(&ring[AQ_VEC_RX_ID], ATL_RING_RX);
198*4882a593Smuzhiyun if (err < 0)
199*4882a593Smuzhiyun goto err_exit;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_rx_init(self->aq_hw,
202*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID],
203*4882a593Smuzhiyun &self->aq_ring_param);
204*4882a593Smuzhiyun if (err < 0)
205*4882a593Smuzhiyun goto err_exit;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun err = aq_ring_rx_fill(&ring[AQ_VEC_RX_ID]);
208*4882a593Smuzhiyun if (err < 0)
209*4882a593Smuzhiyun goto err_exit;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_rx_fill(self->aq_hw,
212*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID], 0U);
213*4882a593Smuzhiyun if (err < 0)
214*4882a593Smuzhiyun goto err_exit;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun err_exit:
218*4882a593Smuzhiyun return err;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
aq_vec_start(struct aq_vec_s * self)221*4882a593Smuzhiyun int aq_vec_start(struct aq_vec_s *self)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
224*4882a593Smuzhiyun unsigned int i = 0U;
225*4882a593Smuzhiyun int err = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
228*4882a593Smuzhiyun ring = self->ring[i];
229*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_tx_start(self->aq_hw,
230*4882a593Smuzhiyun &ring[AQ_VEC_TX_ID]);
231*4882a593Smuzhiyun if (err < 0)
232*4882a593Smuzhiyun goto err_exit;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun err = self->aq_hw_ops->hw_ring_rx_start(self->aq_hw,
235*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID]);
236*4882a593Smuzhiyun if (err < 0)
237*4882a593Smuzhiyun goto err_exit;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun napi_enable(&self->napi);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun err_exit:
243*4882a593Smuzhiyun return err;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
aq_vec_stop(struct aq_vec_s * self)246*4882a593Smuzhiyun void aq_vec_stop(struct aq_vec_s *self)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
249*4882a593Smuzhiyun unsigned int i = 0U;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
252*4882a593Smuzhiyun ring = self->ring[i];
253*4882a593Smuzhiyun self->aq_hw_ops->hw_ring_tx_stop(self->aq_hw,
254*4882a593Smuzhiyun &ring[AQ_VEC_TX_ID]);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun self->aq_hw_ops->hw_ring_rx_stop(self->aq_hw,
257*4882a593Smuzhiyun &ring[AQ_VEC_RX_ID]);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun napi_disable(&self->napi);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
aq_vec_deinit(struct aq_vec_s * self)263*4882a593Smuzhiyun void aq_vec_deinit(struct aq_vec_s *self)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
266*4882a593Smuzhiyun unsigned int i = 0U;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (!self)
269*4882a593Smuzhiyun goto err_exit;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
272*4882a593Smuzhiyun ring = self->ring[i];
273*4882a593Smuzhiyun aq_ring_tx_clean(&ring[AQ_VEC_TX_ID]);
274*4882a593Smuzhiyun aq_ring_rx_deinit(&ring[AQ_VEC_RX_ID]);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun err_exit:;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
aq_vec_free(struct aq_vec_s * self)280*4882a593Smuzhiyun void aq_vec_free(struct aq_vec_s *self)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (!self)
283*4882a593Smuzhiyun goto err_exit;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun netif_napi_del(&self->napi);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun kfree(self);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun err_exit:;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
aq_vec_ring_free(struct aq_vec_s * self)292*4882a593Smuzhiyun void aq_vec_ring_free(struct aq_vec_s *self)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct aq_ring_s *ring = NULL;
295*4882a593Smuzhiyun unsigned int i = 0U;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (!self)
298*4882a593Smuzhiyun goto err_exit;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun for (i = 0U; self->tx_rings > i; ++i) {
301*4882a593Smuzhiyun ring = self->ring[i];
302*4882a593Smuzhiyun aq_ring_free(&ring[AQ_VEC_TX_ID]);
303*4882a593Smuzhiyun if (i < self->rx_rings)
304*4882a593Smuzhiyun aq_ring_free(&ring[AQ_VEC_RX_ID]);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun self->tx_rings = 0;
308*4882a593Smuzhiyun self->rx_rings = 0;
309*4882a593Smuzhiyun err_exit:;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
aq_vec_isr(int irq,void * private)312*4882a593Smuzhiyun irqreturn_t aq_vec_isr(int irq, void *private)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct aq_vec_s *self = private;
315*4882a593Smuzhiyun int err = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (!self) {
318*4882a593Smuzhiyun err = -EINVAL;
319*4882a593Smuzhiyun goto err_exit;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun napi_schedule(&self->napi);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun err_exit:
324*4882a593Smuzhiyun return err >= 0 ? IRQ_HANDLED : IRQ_NONE;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
aq_vec_isr_legacy(int irq,void * private)327*4882a593Smuzhiyun irqreturn_t aq_vec_isr_legacy(int irq, void *private)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct aq_vec_s *self = private;
330*4882a593Smuzhiyun u64 irq_mask = 0U;
331*4882a593Smuzhiyun int err;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (!self)
334*4882a593Smuzhiyun return IRQ_NONE;
335*4882a593Smuzhiyun err = self->aq_hw_ops->hw_irq_read(self->aq_hw, &irq_mask);
336*4882a593Smuzhiyun if (err < 0)
337*4882a593Smuzhiyun return IRQ_NONE;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (irq_mask) {
340*4882a593Smuzhiyun self->aq_hw_ops->hw_irq_disable(self->aq_hw,
341*4882a593Smuzhiyun 1U << self->aq_ring_param.vec_idx);
342*4882a593Smuzhiyun napi_schedule(&self->napi);
343*4882a593Smuzhiyun } else {
344*4882a593Smuzhiyun self->aq_hw_ops->hw_irq_enable(self->aq_hw, 1U);
345*4882a593Smuzhiyun return IRQ_NONE;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return IRQ_HANDLED;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
aq_vec_get_affinity_mask(struct aq_vec_s * self)351*4882a593Smuzhiyun cpumask_t *aq_vec_get_affinity_mask(struct aq_vec_s *self)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun return &self->aq_ring_param.affinity_mask;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
aq_vec_is_valid_tc(struct aq_vec_s * self,const unsigned int tc)356*4882a593Smuzhiyun bool aq_vec_is_valid_tc(struct aq_vec_s *self, const unsigned int tc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun return tc < self->rx_rings && tc < self->tx_rings;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
aq_vec_get_sw_stats(struct aq_vec_s * self,const unsigned int tc,u64 * data)361*4882a593Smuzhiyun unsigned int aq_vec_get_sw_stats(struct aq_vec_s *self, const unsigned int tc, u64 *data)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun unsigned int count;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (!aq_vec_is_valid_tc(self, tc))
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun count = aq_ring_fill_stats_data(&self->ring[tc][AQ_VEC_RX_ID], data);
369*4882a593Smuzhiyun count += aq_ring_fill_stats_data(&self->ring[tc][AQ_VEC_TX_ID], data + count);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return count;
372*4882a593Smuzhiyun }
373