xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/aquantia/atlantic/aq_phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Atlantic Network Driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2018-2019 aQuantia Corporation
5*4882a593Smuzhiyun  * Copyright (C) 2019-2020 Marvell International Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "aq_phy.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define HW_ATL_PTP_DISABLE_MSK	BIT(10)
11*4882a593Smuzhiyun 
aq_mdio_busy_wait(struct aq_hw_s * aq_hw)12*4882a593Smuzhiyun bool aq_mdio_busy_wait(struct aq_hw_s *aq_hw)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	int err = 0;
15*4882a593Smuzhiyun 	u32 val;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun 	err = readx_poll_timeout_atomic(hw_atl_mdio_busy_get, aq_hw,
18*4882a593Smuzhiyun 					val, val == 0U, 10U, 100000U);
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	if (err < 0)
21*4882a593Smuzhiyun 		return false;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	return true;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
aq_mdio_read_word(struct aq_hw_s * aq_hw,u16 mmd,u16 addr)26*4882a593Smuzhiyun u16 aq_mdio_read_word(struct aq_hw_s *aq_hw, u16 mmd, u16 addr)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	u16 phy_addr = aq_hw->phy_id << 5 | mmd;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* Set Address register. */
31*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface4_set(aq_hw, (addr & HW_ATL_MDIO_ADDRESS_MSK) <<
32*4882a593Smuzhiyun 				   HW_ATL_MDIO_ADDRESS_SHIFT);
33*4882a593Smuzhiyun 	/* Send Address command. */
34*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface2_set(aq_hw, HW_ATL_MDIO_EXECUTE_OPERATION_MSK |
35*4882a593Smuzhiyun 				   (3 << HW_ATL_MDIO_OP_MODE_SHIFT) |
36*4882a593Smuzhiyun 				   ((phy_addr & HW_ATL_MDIO_PHY_ADDRESS_MSK) <<
37*4882a593Smuzhiyun 				    HW_ATL_MDIO_PHY_ADDRESS_SHIFT));
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	aq_mdio_busy_wait(aq_hw);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* Send Read command. */
42*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface2_set(aq_hw, HW_ATL_MDIO_EXECUTE_OPERATION_MSK |
43*4882a593Smuzhiyun 				   (1 << HW_ATL_MDIO_OP_MODE_SHIFT) |
44*4882a593Smuzhiyun 				   ((phy_addr & HW_ATL_MDIO_PHY_ADDRESS_MSK) <<
45*4882a593Smuzhiyun 				    HW_ATL_MDIO_PHY_ADDRESS_SHIFT));
46*4882a593Smuzhiyun 	/* Read result. */
47*4882a593Smuzhiyun 	aq_mdio_busy_wait(aq_hw);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return (u16)hw_atl_glb_mdio_iface5_get(aq_hw);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
aq_mdio_write_word(struct aq_hw_s * aq_hw,u16 mmd,u16 addr,u16 data)52*4882a593Smuzhiyun void aq_mdio_write_word(struct aq_hw_s *aq_hw, u16 mmd, u16 addr, u16 data)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u16 phy_addr = aq_hw->phy_id << 5 | mmd;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Set Address register. */
57*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface4_set(aq_hw, (addr & HW_ATL_MDIO_ADDRESS_MSK) <<
58*4882a593Smuzhiyun 				   HW_ATL_MDIO_ADDRESS_SHIFT);
59*4882a593Smuzhiyun 	/* Send Address command. */
60*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface2_set(aq_hw, HW_ATL_MDIO_EXECUTE_OPERATION_MSK |
61*4882a593Smuzhiyun 				   (3 << HW_ATL_MDIO_OP_MODE_SHIFT) |
62*4882a593Smuzhiyun 				   ((phy_addr & HW_ATL_MDIO_PHY_ADDRESS_MSK) <<
63*4882a593Smuzhiyun 				    HW_ATL_MDIO_PHY_ADDRESS_SHIFT));
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	aq_mdio_busy_wait(aq_hw);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface3_set(aq_hw, (data & HW_ATL_MDIO_WRITE_DATA_MSK) <<
68*4882a593Smuzhiyun 				   HW_ATL_MDIO_WRITE_DATA_SHIFT);
69*4882a593Smuzhiyun 	/* Send Write command. */
70*4882a593Smuzhiyun 	hw_atl_glb_mdio_iface2_set(aq_hw, HW_ATL_MDIO_EXECUTE_OPERATION_MSK |
71*4882a593Smuzhiyun 				   (2 << HW_ATL_MDIO_OP_MODE_SHIFT) |
72*4882a593Smuzhiyun 				   ((phy_addr & HW_ATL_MDIO_PHY_ADDRESS_MSK) <<
73*4882a593Smuzhiyun 				    HW_ATL_MDIO_PHY_ADDRESS_SHIFT));
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	aq_mdio_busy_wait(aq_hw);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
aq_phy_read_reg(struct aq_hw_s * aq_hw,u16 mmd,u16 address)78*4882a593Smuzhiyun u16 aq_phy_read_reg(struct aq_hw_s *aq_hw, u16 mmd, u16 address)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	int err = 0;
81*4882a593Smuzhiyun 	u32 val;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	err = readx_poll_timeout_atomic(hw_atl_sem_mdio_get, aq_hw,
84*4882a593Smuzhiyun 					val, val == 1U, 10U, 100000U);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (err < 0) {
87*4882a593Smuzhiyun 		err = 0xffff;
88*4882a593Smuzhiyun 		goto err_exit;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	err = aq_mdio_read_word(aq_hw, mmd, address);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	hw_atl_reg_glb_cpu_sem_set(aq_hw, 1U, HW_ATL_FW_SM_MDIO);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun err_exit:
96*4882a593Smuzhiyun 	return err;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
aq_phy_write_reg(struct aq_hw_s * aq_hw,u16 mmd,u16 address,u16 data)99*4882a593Smuzhiyun void aq_phy_write_reg(struct aq_hw_s *aq_hw, u16 mmd, u16 address, u16 data)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	int err = 0;
102*4882a593Smuzhiyun 	u32 val;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	err = readx_poll_timeout_atomic(hw_atl_sem_mdio_get, aq_hw,
105*4882a593Smuzhiyun 					val, val == 1U, 10U, 100000U);
106*4882a593Smuzhiyun 	if (err < 0)
107*4882a593Smuzhiyun 		return;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	aq_mdio_write_word(aq_hw, mmd, address, data);
110*4882a593Smuzhiyun 	hw_atl_reg_glb_cpu_sem_set(aq_hw, 1U, HW_ATL_FW_SM_MDIO);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
aq_phy_init_phy_id(struct aq_hw_s * aq_hw)113*4882a593Smuzhiyun bool aq_phy_init_phy_id(struct aq_hw_s *aq_hw)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	u16 val;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	for (aq_hw->phy_id = 0; aq_hw->phy_id < HW_ATL_PHY_ID_MAX;
118*4882a593Smuzhiyun 	     ++aq_hw->phy_id) {
119*4882a593Smuzhiyun 		/* PMA Standard Device Identifier 2: Address 1.3 */
120*4882a593Smuzhiyun 		val = aq_phy_read_reg(aq_hw, MDIO_MMD_PMAPMD, 3);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		if (val != 0xffff)
123*4882a593Smuzhiyun 			return true;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return false;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
aq_phy_init(struct aq_hw_s * aq_hw)129*4882a593Smuzhiyun bool aq_phy_init(struct aq_hw_s *aq_hw)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	u32 dev_id;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (aq_hw->phy_id == HW_ATL_PHY_ID_MAX)
134*4882a593Smuzhiyun 		if (!aq_phy_init_phy_id(aq_hw))
135*4882a593Smuzhiyun 			return false;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* PMA Standard Device Identifier:
138*4882a593Smuzhiyun 	 * Address 1.2 = MSW,
139*4882a593Smuzhiyun 	 * Address 1.3 = LSW
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	dev_id = aq_phy_read_reg(aq_hw, MDIO_MMD_PMAPMD, 2);
142*4882a593Smuzhiyun 	dev_id <<= 16;
143*4882a593Smuzhiyun 	dev_id |= aq_phy_read_reg(aq_hw, MDIO_MMD_PMAPMD, 3);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (dev_id == 0xffffffff) {
146*4882a593Smuzhiyun 		aq_hw->phy_id = HW_ATL_PHY_ID_MAX;
147*4882a593Smuzhiyun 		return false;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return true;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
aq_phy_disable_ptp(struct aq_hw_s * aq_hw)153*4882a593Smuzhiyun void aq_phy_disable_ptp(struct aq_hw_s *aq_hw)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	static const u16 ptp_registers[] = {
156*4882a593Smuzhiyun 		0x031e,
157*4882a593Smuzhiyun 		0x031d,
158*4882a593Smuzhiyun 		0x031c,
159*4882a593Smuzhiyun 		0x031b,
160*4882a593Smuzhiyun 	};
161*4882a593Smuzhiyun 	u16 val;
162*4882a593Smuzhiyun 	int i;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ptp_registers); i++) {
165*4882a593Smuzhiyun 		val = aq_phy_read_reg(aq_hw, MDIO_MMD_VEND1,
166*4882a593Smuzhiyun 				      ptp_registers[i]);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		aq_phy_write_reg(aq_hw, MDIO_MMD_VEND1,
169*4882a593Smuzhiyun 				 ptp_registers[i],
170*4882a593Smuzhiyun 				 val & ~HW_ATL_PTP_DISABLE_MSK);
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun }
173