xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/apple/mace.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Network device driver for the MACE ethernet controller on
4*4882a593Smuzhiyun  * Apple Powermacs.  Assumes it's under a DBDMA controller.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1996 Paul Mackerras.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/etherdevice.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/timer.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/crc32.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/bitrev.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/pgtable.h>
23*4882a593Smuzhiyun #include <asm/prom.h>
24*4882a593Smuzhiyun #include <asm/dbdma.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/macio.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "mace.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static int port_aaui = -1;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define N_RX_RING	8
33*4882a593Smuzhiyun #define N_TX_RING	6
34*4882a593Smuzhiyun #define MAX_TX_ACTIVE	1
35*4882a593Smuzhiyun #define NCMDS_TX	1	/* dma commands per element in tx ring */
36*4882a593Smuzhiyun #define RX_BUFLEN	(ETH_FRAME_LEN + 8)
37*4882a593Smuzhiyun #define TX_TIMEOUT	HZ	/* 1 second */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Chip rev needs workaround on HW & multicast addr change */
40*4882a593Smuzhiyun #define BROKEN_ADDRCHG_REV	0x0941
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Bits in transmit DMA status */
43*4882a593Smuzhiyun #define TX_DMA_ERR	0x80
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct mace_data {
46*4882a593Smuzhiyun     volatile struct mace __iomem *mace;
47*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *tx_dma;
48*4882a593Smuzhiyun     int tx_dma_intr;
49*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *rx_dma;
50*4882a593Smuzhiyun     int rx_dma_intr;
51*4882a593Smuzhiyun     volatile struct dbdma_cmd *tx_cmds;	/* xmit dma command list */
52*4882a593Smuzhiyun     volatile struct dbdma_cmd *rx_cmds;	/* recv dma command list */
53*4882a593Smuzhiyun     struct sk_buff *rx_bufs[N_RX_RING];
54*4882a593Smuzhiyun     int rx_fill;
55*4882a593Smuzhiyun     int rx_empty;
56*4882a593Smuzhiyun     struct sk_buff *tx_bufs[N_TX_RING];
57*4882a593Smuzhiyun     int tx_fill;
58*4882a593Smuzhiyun     int tx_empty;
59*4882a593Smuzhiyun     unsigned char maccc;
60*4882a593Smuzhiyun     unsigned char tx_fullup;
61*4882a593Smuzhiyun     unsigned char tx_active;
62*4882a593Smuzhiyun     unsigned char tx_bad_runt;
63*4882a593Smuzhiyun     struct timer_list tx_timeout;
64*4882a593Smuzhiyun     int timeout_active;
65*4882a593Smuzhiyun     int port_aaui;
66*4882a593Smuzhiyun     int chipid;
67*4882a593Smuzhiyun     struct macio_dev *mdev;
68*4882a593Smuzhiyun     spinlock_t lock;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Number of bytes of private data per MACE: allow enough for
73*4882a593Smuzhiyun  * the rx and tx dma commands plus a branch dma command each,
74*4882a593Smuzhiyun  * and another 16 bytes to allow us to align the dma command
75*4882a593Smuzhiyun  * buffers on a 16 byte boundary.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define PRIV_BYTES	(sizeof(struct mace_data) \
78*4882a593Smuzhiyun 	+ (N_RX_RING + NCMDS_TX * N_TX_RING + 3) * sizeof(struct dbdma_cmd))
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static int mace_open(struct net_device *dev);
81*4882a593Smuzhiyun static int mace_close(struct net_device *dev);
82*4882a593Smuzhiyun static netdev_tx_t mace_xmit_start(struct sk_buff *skb, struct net_device *dev);
83*4882a593Smuzhiyun static void mace_set_multicast(struct net_device *dev);
84*4882a593Smuzhiyun static void mace_reset(struct net_device *dev);
85*4882a593Smuzhiyun static int mace_set_address(struct net_device *dev, void *addr);
86*4882a593Smuzhiyun static irqreturn_t mace_interrupt(int irq, void *dev_id);
87*4882a593Smuzhiyun static irqreturn_t mace_txdma_intr(int irq, void *dev_id);
88*4882a593Smuzhiyun static irqreturn_t mace_rxdma_intr(int irq, void *dev_id);
89*4882a593Smuzhiyun static void mace_set_timeout(struct net_device *dev);
90*4882a593Smuzhiyun static void mace_tx_timeout(struct timer_list *t);
91*4882a593Smuzhiyun static inline void dbdma_reset(volatile struct dbdma_regs __iomem *dma);
92*4882a593Smuzhiyun static inline void mace_clean_rings(struct mace_data *mp);
93*4882a593Smuzhiyun static void __mace_set_address(struct net_device *dev, void *addr);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * If we can't get a skbuff when we need it, we use this area for DMA.
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun static unsigned char *dummy_buf;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct net_device_ops mace_netdev_ops = {
101*4882a593Smuzhiyun 	.ndo_open		= mace_open,
102*4882a593Smuzhiyun 	.ndo_stop		= mace_close,
103*4882a593Smuzhiyun 	.ndo_start_xmit		= mace_xmit_start,
104*4882a593Smuzhiyun 	.ndo_set_rx_mode	= mace_set_multicast,
105*4882a593Smuzhiyun 	.ndo_set_mac_address	= mace_set_address,
106*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
mace_probe(struct macio_dev * mdev,const struct of_device_id * match)109*4882a593Smuzhiyun static int mace_probe(struct macio_dev *mdev, const struct of_device_id *match)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct device_node *mace = macio_get_of_node(mdev);
112*4882a593Smuzhiyun 	struct net_device *dev;
113*4882a593Smuzhiyun 	struct mace_data *mp;
114*4882a593Smuzhiyun 	const unsigned char *addr;
115*4882a593Smuzhiyun 	int j, rev, rc = -EBUSY;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (macio_resource_count(mdev) != 3 || macio_irq_count(mdev) != 3) {
118*4882a593Smuzhiyun 		printk(KERN_ERR "can't use MACE %pOF: need 3 addrs and 3 irqs\n",
119*4882a593Smuzhiyun 		       mace);
120*4882a593Smuzhiyun 		return -ENODEV;
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	addr = of_get_property(mace, "mac-address", NULL);
124*4882a593Smuzhiyun 	if (addr == NULL) {
125*4882a593Smuzhiyun 		addr = of_get_property(mace, "local-mac-address", NULL);
126*4882a593Smuzhiyun 		if (addr == NULL) {
127*4882a593Smuzhiyun 			printk(KERN_ERR "Can't get mac-address for MACE %pOF\n",
128*4882a593Smuzhiyun 			       mace);
129*4882a593Smuzhiyun 			return -ENODEV;
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * lazy allocate the driver-wide dummy buffer. (Note that we
135*4882a593Smuzhiyun 	 * never have more than one MACE in the system anyway)
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	if (dummy_buf == NULL) {
138*4882a593Smuzhiyun 		dummy_buf = kmalloc(RX_BUFLEN+2, GFP_KERNEL);
139*4882a593Smuzhiyun 		if (dummy_buf == NULL)
140*4882a593Smuzhiyun 			return -ENOMEM;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (macio_request_resources(mdev, "mace")) {
144*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't request IO resources !\n");
145*4882a593Smuzhiyun 		return -EBUSY;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	dev = alloc_etherdev(PRIV_BYTES);
149*4882a593Smuzhiyun 	if (!dev) {
150*4882a593Smuzhiyun 		rc = -ENOMEM;
151*4882a593Smuzhiyun 		goto err_release;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &mdev->ofdev.dev);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	mp = netdev_priv(dev);
156*4882a593Smuzhiyun 	mp->mdev = mdev;
157*4882a593Smuzhiyun 	macio_set_drvdata(mdev, dev);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	dev->base_addr = macio_resource_start(mdev, 0);
160*4882a593Smuzhiyun 	mp->mace = ioremap(dev->base_addr, 0x1000);
161*4882a593Smuzhiyun 	if (mp->mace == NULL) {
162*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't map IO resources !\n");
163*4882a593Smuzhiyun 		rc = -ENOMEM;
164*4882a593Smuzhiyun 		goto err_free;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	dev->irq = macio_irq(mdev, 0);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	rev = addr[0] == 0 && addr[1] == 0xA0;
169*4882a593Smuzhiyun 	for (j = 0; j < 6; ++j) {
170*4882a593Smuzhiyun 		dev->dev_addr[j] = rev ? bitrev8(addr[j]): addr[j];
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 	mp->chipid = (in_8(&mp->mace->chipid_hi) << 8) |
173*4882a593Smuzhiyun 			in_8(&mp->mace->chipid_lo);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	mp = netdev_priv(dev);
177*4882a593Smuzhiyun 	mp->maccc = ENXMT | ENRCV;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	mp->tx_dma = ioremap(macio_resource_start(mdev, 1), 0x1000);
180*4882a593Smuzhiyun 	if (mp->tx_dma == NULL) {
181*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't map TX DMA resources !\n");
182*4882a593Smuzhiyun 		rc = -ENOMEM;
183*4882a593Smuzhiyun 		goto err_unmap_io;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 	mp->tx_dma_intr = macio_irq(mdev, 1);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	mp->rx_dma = ioremap(macio_resource_start(mdev, 2), 0x1000);
188*4882a593Smuzhiyun 	if (mp->rx_dma == NULL) {
189*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't map RX DMA resources !\n");
190*4882a593Smuzhiyun 		rc = -ENOMEM;
191*4882a593Smuzhiyun 		goto err_unmap_tx_dma;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	mp->rx_dma_intr = macio_irq(mdev, 2);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	mp->tx_cmds = (volatile struct dbdma_cmd *) DBDMA_ALIGN(mp + 1);
196*4882a593Smuzhiyun 	mp->rx_cmds = mp->tx_cmds + NCMDS_TX * N_TX_RING + 1;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	memset((char *) mp->tx_cmds, 0,
199*4882a593Smuzhiyun 	       (NCMDS_TX*N_TX_RING + N_RX_RING + 2) * sizeof(struct dbdma_cmd));
200*4882a593Smuzhiyun 	timer_setup(&mp->tx_timeout, mace_tx_timeout, 0);
201*4882a593Smuzhiyun 	spin_lock_init(&mp->lock);
202*4882a593Smuzhiyun 	mp->timeout_active = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (port_aaui >= 0)
205*4882a593Smuzhiyun 		mp->port_aaui = port_aaui;
206*4882a593Smuzhiyun 	else {
207*4882a593Smuzhiyun 		/* Apple Network Server uses the AAUI port */
208*4882a593Smuzhiyun 		if (of_machine_is_compatible("AAPL,ShinerESB"))
209*4882a593Smuzhiyun 			mp->port_aaui = 1;
210*4882a593Smuzhiyun 		else {
211*4882a593Smuzhiyun #ifdef CONFIG_MACE_AAUI_PORT
212*4882a593Smuzhiyun 			mp->port_aaui = 1;
213*4882a593Smuzhiyun #else
214*4882a593Smuzhiyun 			mp->port_aaui = 0;
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	dev->netdev_ops = &mace_netdev_ops;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/*
222*4882a593Smuzhiyun 	 * Most of what is below could be moved to mace_open()
223*4882a593Smuzhiyun 	 */
224*4882a593Smuzhiyun 	mace_reset(dev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	rc = request_irq(dev->irq, mace_interrupt, 0, "MACE", dev);
227*4882a593Smuzhiyun 	if (rc) {
228*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't get irq %d\n", dev->irq);
229*4882a593Smuzhiyun 		goto err_unmap_rx_dma;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 	rc = request_irq(mp->tx_dma_intr, mace_txdma_intr, 0, "MACE-txdma", dev);
232*4882a593Smuzhiyun 	if (rc) {
233*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't get irq %d\n", mp->tx_dma_intr);
234*4882a593Smuzhiyun 		goto err_free_irq;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	rc = request_irq(mp->rx_dma_intr, mace_rxdma_intr, 0, "MACE-rxdma", dev);
237*4882a593Smuzhiyun 	if (rc) {
238*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: can't get irq %d\n", mp->rx_dma_intr);
239*4882a593Smuzhiyun 		goto err_free_tx_irq;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	rc = register_netdev(dev);
243*4882a593Smuzhiyun 	if (rc) {
244*4882a593Smuzhiyun 		printk(KERN_ERR "MACE: Cannot register net device, aborting.\n");
245*4882a593Smuzhiyun 		goto err_free_rx_irq;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	printk(KERN_INFO "%s: MACE at %pM, chip revision %d.%d\n",
249*4882a593Smuzhiyun 	       dev->name, dev->dev_addr,
250*4882a593Smuzhiyun 	       mp->chipid >> 8, mp->chipid & 0xff);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun  err_free_rx_irq:
255*4882a593Smuzhiyun 	free_irq(macio_irq(mdev, 2), dev);
256*4882a593Smuzhiyun  err_free_tx_irq:
257*4882a593Smuzhiyun 	free_irq(macio_irq(mdev, 1), dev);
258*4882a593Smuzhiyun  err_free_irq:
259*4882a593Smuzhiyun 	free_irq(macio_irq(mdev, 0), dev);
260*4882a593Smuzhiyun  err_unmap_rx_dma:
261*4882a593Smuzhiyun 	iounmap(mp->rx_dma);
262*4882a593Smuzhiyun  err_unmap_tx_dma:
263*4882a593Smuzhiyun 	iounmap(mp->tx_dma);
264*4882a593Smuzhiyun  err_unmap_io:
265*4882a593Smuzhiyun 	iounmap(mp->mace);
266*4882a593Smuzhiyun  err_free:
267*4882a593Smuzhiyun 	free_netdev(dev);
268*4882a593Smuzhiyun  err_release:
269*4882a593Smuzhiyun 	macio_release_resources(mdev);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return rc;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
mace_remove(struct macio_dev * mdev)274*4882a593Smuzhiyun static int mace_remove(struct macio_dev *mdev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct net_device *dev = macio_get_drvdata(mdev);
277*4882a593Smuzhiyun 	struct mace_data *mp;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	BUG_ON(dev == NULL);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	macio_set_drvdata(mdev, NULL);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	mp = netdev_priv(dev);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	unregister_netdev(dev);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
288*4882a593Smuzhiyun 	free_irq(mp->tx_dma_intr, dev);
289*4882a593Smuzhiyun 	free_irq(mp->rx_dma_intr, dev);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	iounmap(mp->rx_dma);
292*4882a593Smuzhiyun 	iounmap(mp->tx_dma);
293*4882a593Smuzhiyun 	iounmap(mp->mace);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	free_netdev(dev);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	macio_release_resources(mdev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
dbdma_reset(volatile struct dbdma_regs __iomem * dma)302*4882a593Smuzhiyun static void dbdma_reset(volatile struct dbdma_regs __iomem *dma)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun     int i;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun     out_le32(&dma->control, (WAKE|FLUSH|PAUSE|RUN) << 16);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun     /*
309*4882a593Smuzhiyun      * Yes this looks peculiar, but apparently it needs to be this
310*4882a593Smuzhiyun      * way on some machines.
311*4882a593Smuzhiyun      */
312*4882a593Smuzhiyun     for (i = 200; i > 0; --i)
313*4882a593Smuzhiyun 	if (le32_to_cpu(dma->control) & RUN)
314*4882a593Smuzhiyun 	    udelay(1);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
mace_reset(struct net_device * dev)317*4882a593Smuzhiyun static void mace_reset(struct net_device *dev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
320*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
321*4882a593Smuzhiyun     int i;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun     /* soft-reset the chip */
324*4882a593Smuzhiyun     i = 200;
325*4882a593Smuzhiyun     while (--i) {
326*4882a593Smuzhiyun 	out_8(&mb->biucc, SWRST);
327*4882a593Smuzhiyun 	if (in_8(&mb->biucc) & SWRST) {
328*4882a593Smuzhiyun 	    udelay(10);
329*4882a593Smuzhiyun 	    continue;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	break;
332*4882a593Smuzhiyun     }
333*4882a593Smuzhiyun     if (!i) {
334*4882a593Smuzhiyun 	printk(KERN_ERR "mace: cannot reset chip!\n");
335*4882a593Smuzhiyun 	return;
336*4882a593Smuzhiyun     }
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun     out_8(&mb->imr, 0xff);	/* disable all intrs for now */
339*4882a593Smuzhiyun     i = in_8(&mb->ir);
340*4882a593Smuzhiyun     out_8(&mb->maccc, 0);	/* turn off tx, rx */
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun     out_8(&mb->biucc, XMTSP_64);
343*4882a593Smuzhiyun     out_8(&mb->utr, RTRD);
344*4882a593Smuzhiyun     out_8(&mb->fifocc, RCVFW_32 | XMTFW_16 | XMTFWU | RCVFWU | XMTBRST);
345*4882a593Smuzhiyun     out_8(&mb->xmtfc, AUTO_PAD_XMIT); /* auto-pad short frames */
346*4882a593Smuzhiyun     out_8(&mb->rcvfc, 0);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun     /* load up the hardware address */
349*4882a593Smuzhiyun     __mace_set_address(dev, dev->dev_addr);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun     /* clear the multicast filter */
352*4882a593Smuzhiyun     if (mp->chipid == BROKEN_ADDRCHG_REV)
353*4882a593Smuzhiyun 	out_8(&mb->iac, LOGADDR);
354*4882a593Smuzhiyun     else {
355*4882a593Smuzhiyun 	out_8(&mb->iac, ADDRCHG | LOGADDR);
356*4882a593Smuzhiyun 	while ((in_8(&mb->iac) & ADDRCHG) != 0)
357*4882a593Smuzhiyun 		;
358*4882a593Smuzhiyun     }
359*4882a593Smuzhiyun     for (i = 0; i < 8; ++i)
360*4882a593Smuzhiyun 	out_8(&mb->ladrf, 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun     /* done changing address */
363*4882a593Smuzhiyun     if (mp->chipid != BROKEN_ADDRCHG_REV)
364*4882a593Smuzhiyun 	out_8(&mb->iac, 0);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun     if (mp->port_aaui)
367*4882a593Smuzhiyun     	out_8(&mb->plscc, PORTSEL_AUI + ENPLSIO);
368*4882a593Smuzhiyun     else
369*4882a593Smuzhiyun     	out_8(&mb->plscc, PORTSEL_GPSI + ENPLSIO);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
__mace_set_address(struct net_device * dev,void * addr)372*4882a593Smuzhiyun static void __mace_set_address(struct net_device *dev, void *addr)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
375*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
376*4882a593Smuzhiyun     unsigned char *p = addr;
377*4882a593Smuzhiyun     int i;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun     /* load up the hardware address */
380*4882a593Smuzhiyun     if (mp->chipid == BROKEN_ADDRCHG_REV)
381*4882a593Smuzhiyun     	out_8(&mb->iac, PHYADDR);
382*4882a593Smuzhiyun     else {
383*4882a593Smuzhiyun     	out_8(&mb->iac, ADDRCHG | PHYADDR);
384*4882a593Smuzhiyun 	while ((in_8(&mb->iac) & ADDRCHG) != 0)
385*4882a593Smuzhiyun 	    ;
386*4882a593Smuzhiyun     }
387*4882a593Smuzhiyun     for (i = 0; i < 6; ++i)
388*4882a593Smuzhiyun 	out_8(&mb->padr, dev->dev_addr[i] = p[i]);
389*4882a593Smuzhiyun     if (mp->chipid != BROKEN_ADDRCHG_REV)
390*4882a593Smuzhiyun         out_8(&mb->iac, 0);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
mace_set_address(struct net_device * dev,void * addr)393*4882a593Smuzhiyun static int mace_set_address(struct net_device *dev, void *addr)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
396*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
397*4882a593Smuzhiyun     unsigned long flags;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun     __mace_set_address(dev, addr);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun     /* note: setting ADDRCHG clears ENRCV */
404*4882a593Smuzhiyun     out_8(&mb->maccc, mp->maccc);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
407*4882a593Smuzhiyun     return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
mace_clean_rings(struct mace_data * mp)410*4882a593Smuzhiyun static inline void mace_clean_rings(struct mace_data *mp)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun     int i;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun     /* free some skb's */
415*4882a593Smuzhiyun     for (i = 0; i < N_RX_RING; ++i) {
416*4882a593Smuzhiyun 	if (mp->rx_bufs[i] != NULL) {
417*4882a593Smuzhiyun 	    dev_kfree_skb(mp->rx_bufs[i]);
418*4882a593Smuzhiyun 	    mp->rx_bufs[i] = NULL;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun     }
421*4882a593Smuzhiyun     for (i = mp->tx_empty; i != mp->tx_fill; ) {
422*4882a593Smuzhiyun 	dev_kfree_skb(mp->tx_bufs[i]);
423*4882a593Smuzhiyun 	if (++i >= N_TX_RING)
424*4882a593Smuzhiyun 	    i = 0;
425*4882a593Smuzhiyun     }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
mace_open(struct net_device * dev)428*4882a593Smuzhiyun static int mace_open(struct net_device *dev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
431*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
432*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *rd = mp->rx_dma;
433*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *td = mp->tx_dma;
434*4882a593Smuzhiyun     volatile struct dbdma_cmd *cp;
435*4882a593Smuzhiyun     int i;
436*4882a593Smuzhiyun     struct sk_buff *skb;
437*4882a593Smuzhiyun     unsigned char *data;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun     /* reset the chip */
440*4882a593Smuzhiyun     mace_reset(dev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun     /* initialize list of sk_buffs for receiving and set up recv dma */
443*4882a593Smuzhiyun     mace_clean_rings(mp);
444*4882a593Smuzhiyun     memset((char *)mp->rx_cmds, 0, N_RX_RING * sizeof(struct dbdma_cmd));
445*4882a593Smuzhiyun     cp = mp->rx_cmds;
446*4882a593Smuzhiyun     for (i = 0; i < N_RX_RING - 1; ++i) {
447*4882a593Smuzhiyun 	skb = netdev_alloc_skb(dev, RX_BUFLEN + 2);
448*4882a593Smuzhiyun 	if (!skb) {
449*4882a593Smuzhiyun 	    data = dummy_buf;
450*4882a593Smuzhiyun 	} else {
451*4882a593Smuzhiyun 	    skb_reserve(skb, 2);	/* so IP header lands on 4-byte bdry */
452*4882a593Smuzhiyun 	    data = skb->data;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 	mp->rx_bufs[i] = skb;
455*4882a593Smuzhiyun 	cp->req_count = cpu_to_le16(RX_BUFLEN);
456*4882a593Smuzhiyun 	cp->command = cpu_to_le16(INPUT_LAST + INTR_ALWAYS);
457*4882a593Smuzhiyun 	cp->phy_addr = cpu_to_le32(virt_to_bus(data));
458*4882a593Smuzhiyun 	cp->xfer_status = 0;
459*4882a593Smuzhiyun 	++cp;
460*4882a593Smuzhiyun     }
461*4882a593Smuzhiyun     mp->rx_bufs[i] = NULL;
462*4882a593Smuzhiyun     cp->command = cpu_to_le16(DBDMA_STOP);
463*4882a593Smuzhiyun     mp->rx_fill = i;
464*4882a593Smuzhiyun     mp->rx_empty = 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun     /* Put a branch back to the beginning of the receive command list */
467*4882a593Smuzhiyun     ++cp;
468*4882a593Smuzhiyun     cp->command = cpu_to_le16(DBDMA_NOP + BR_ALWAYS);
469*4882a593Smuzhiyun     cp->cmd_dep = cpu_to_le32(virt_to_bus(mp->rx_cmds));
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun     /* start rx dma */
472*4882a593Smuzhiyun     out_le32(&rd->control, (RUN|PAUSE|FLUSH|WAKE) << 16); /* clear run bit */
473*4882a593Smuzhiyun     out_le32(&rd->cmdptr, virt_to_bus(mp->rx_cmds));
474*4882a593Smuzhiyun     out_le32(&rd->control, (RUN << 16) | RUN);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun     /* put a branch at the end of the tx command list */
477*4882a593Smuzhiyun     cp = mp->tx_cmds + NCMDS_TX * N_TX_RING;
478*4882a593Smuzhiyun     cp->command = cpu_to_le16(DBDMA_NOP + BR_ALWAYS);
479*4882a593Smuzhiyun     cp->cmd_dep = cpu_to_le32(virt_to_bus(mp->tx_cmds));
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun     /* reset tx dma */
482*4882a593Smuzhiyun     out_le32(&td->control, (RUN|PAUSE|FLUSH|WAKE) << 16);
483*4882a593Smuzhiyun     out_le32(&td->cmdptr, virt_to_bus(mp->tx_cmds));
484*4882a593Smuzhiyun     mp->tx_fill = 0;
485*4882a593Smuzhiyun     mp->tx_empty = 0;
486*4882a593Smuzhiyun     mp->tx_fullup = 0;
487*4882a593Smuzhiyun     mp->tx_active = 0;
488*4882a593Smuzhiyun     mp->tx_bad_runt = 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun     /* turn it on! */
491*4882a593Smuzhiyun     out_8(&mb->maccc, mp->maccc);
492*4882a593Smuzhiyun     /* enable all interrupts except receive interrupts */
493*4882a593Smuzhiyun     out_8(&mb->imr, RCVINT);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun     return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
mace_close(struct net_device * dev)498*4882a593Smuzhiyun static int mace_close(struct net_device *dev)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
501*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
502*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *rd = mp->rx_dma;
503*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *td = mp->tx_dma;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun     /* disable rx and tx */
506*4882a593Smuzhiyun     out_8(&mb->maccc, 0);
507*4882a593Smuzhiyun     out_8(&mb->imr, 0xff);		/* disable all intrs */
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun     /* disable rx and tx dma */
510*4882a593Smuzhiyun     rd->control = cpu_to_le32((RUN|PAUSE|FLUSH|WAKE) << 16); /* clear run bit */
511*4882a593Smuzhiyun     td->control = cpu_to_le32((RUN|PAUSE|FLUSH|WAKE) << 16); /* clear run bit */
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun     mace_clean_rings(mp);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun     return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
mace_set_timeout(struct net_device * dev)518*4882a593Smuzhiyun static inline void mace_set_timeout(struct net_device *dev)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun     if (mp->timeout_active)
523*4882a593Smuzhiyun 	del_timer(&mp->tx_timeout);
524*4882a593Smuzhiyun     mp->tx_timeout.expires = jiffies + TX_TIMEOUT;
525*4882a593Smuzhiyun     add_timer(&mp->tx_timeout);
526*4882a593Smuzhiyun     mp->timeout_active = 1;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
mace_xmit_start(struct sk_buff * skb,struct net_device * dev)529*4882a593Smuzhiyun static netdev_tx_t mace_xmit_start(struct sk_buff *skb, struct net_device *dev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
532*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *td = mp->tx_dma;
533*4882a593Smuzhiyun     volatile struct dbdma_cmd *cp, *np;
534*4882a593Smuzhiyun     unsigned long flags;
535*4882a593Smuzhiyun     int fill, next, len;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun     /* see if there's a free slot in the tx ring */
538*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
539*4882a593Smuzhiyun     fill = mp->tx_fill;
540*4882a593Smuzhiyun     next = fill + 1;
541*4882a593Smuzhiyun     if (next >= N_TX_RING)
542*4882a593Smuzhiyun 	next = 0;
543*4882a593Smuzhiyun     if (next == mp->tx_empty) {
544*4882a593Smuzhiyun 	netif_stop_queue(dev);
545*4882a593Smuzhiyun 	mp->tx_fullup = 1;
546*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mp->lock, flags);
547*4882a593Smuzhiyun 	return NETDEV_TX_BUSY;		/* can't take it at the moment */
548*4882a593Smuzhiyun     }
549*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun     /* partially fill in the dma command block */
552*4882a593Smuzhiyun     len = skb->len;
553*4882a593Smuzhiyun     if (len > ETH_FRAME_LEN) {
554*4882a593Smuzhiyun 	printk(KERN_DEBUG "mace: xmit frame too long (%d)\n", len);
555*4882a593Smuzhiyun 	len = ETH_FRAME_LEN;
556*4882a593Smuzhiyun     }
557*4882a593Smuzhiyun     mp->tx_bufs[fill] = skb;
558*4882a593Smuzhiyun     cp = mp->tx_cmds + NCMDS_TX * fill;
559*4882a593Smuzhiyun     cp->req_count = cpu_to_le16(len);
560*4882a593Smuzhiyun     cp->phy_addr = cpu_to_le32(virt_to_bus(skb->data));
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun     np = mp->tx_cmds + NCMDS_TX * next;
563*4882a593Smuzhiyun     out_le16(&np->command, DBDMA_STOP);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun     /* poke the tx dma channel */
566*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
567*4882a593Smuzhiyun     mp->tx_fill = next;
568*4882a593Smuzhiyun     if (!mp->tx_bad_runt && mp->tx_active < MAX_TX_ACTIVE) {
569*4882a593Smuzhiyun 	out_le16(&cp->xfer_status, 0);
570*4882a593Smuzhiyun 	out_le16(&cp->command, OUTPUT_LAST);
571*4882a593Smuzhiyun 	out_le32(&td->control, ((RUN|WAKE) << 16) + (RUN|WAKE));
572*4882a593Smuzhiyun 	++mp->tx_active;
573*4882a593Smuzhiyun 	mace_set_timeout(dev);
574*4882a593Smuzhiyun     }
575*4882a593Smuzhiyun     if (++next >= N_TX_RING)
576*4882a593Smuzhiyun 	next = 0;
577*4882a593Smuzhiyun     if (next == mp->tx_empty)
578*4882a593Smuzhiyun 	netif_stop_queue(dev);
579*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun     return NETDEV_TX_OK;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
mace_set_multicast(struct net_device * dev)584*4882a593Smuzhiyun static void mace_set_multicast(struct net_device *dev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
587*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
588*4882a593Smuzhiyun     int i;
589*4882a593Smuzhiyun     u32 crc;
590*4882a593Smuzhiyun     unsigned long flags;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
593*4882a593Smuzhiyun     mp->maccc &= ~PROM;
594*4882a593Smuzhiyun     if (dev->flags & IFF_PROMISC) {
595*4882a593Smuzhiyun 	mp->maccc |= PROM;
596*4882a593Smuzhiyun     } else {
597*4882a593Smuzhiyun 	unsigned char multicast_filter[8];
598*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (dev->flags & IFF_ALLMULTI) {
601*4882a593Smuzhiyun 	    for (i = 0; i < 8; i++)
602*4882a593Smuzhiyun 		multicast_filter[i] = 0xff;
603*4882a593Smuzhiyun 	} else {
604*4882a593Smuzhiyun 	    for (i = 0; i < 8; i++)
605*4882a593Smuzhiyun 		multicast_filter[i] = 0;
606*4882a593Smuzhiyun 	    netdev_for_each_mc_addr(ha, dev) {
607*4882a593Smuzhiyun 	        crc = ether_crc_le(6, ha->addr);
608*4882a593Smuzhiyun 		i = crc >> 26;	/* bit number in multicast_filter */
609*4882a593Smuzhiyun 		multicast_filter[i >> 3] |= 1 << (i & 7);
610*4882a593Smuzhiyun 	    }
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun #if 0
613*4882a593Smuzhiyun 	printk("Multicast filter :");
614*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
615*4882a593Smuzhiyun 	    printk("%02x ", multicast_filter[i]);
616*4882a593Smuzhiyun 	printk("\n");
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (mp->chipid == BROKEN_ADDRCHG_REV)
620*4882a593Smuzhiyun 	    out_8(&mb->iac, LOGADDR);
621*4882a593Smuzhiyun 	else {
622*4882a593Smuzhiyun 	    out_8(&mb->iac, ADDRCHG | LOGADDR);
623*4882a593Smuzhiyun 	    while ((in_8(&mb->iac) & ADDRCHG) != 0)
624*4882a593Smuzhiyun 		;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 	for (i = 0; i < 8; ++i)
627*4882a593Smuzhiyun 	    out_8(&mb->ladrf, multicast_filter[i]);
628*4882a593Smuzhiyun 	if (mp->chipid != BROKEN_ADDRCHG_REV)
629*4882a593Smuzhiyun 	    out_8(&mb->iac, 0);
630*4882a593Smuzhiyun     }
631*4882a593Smuzhiyun     /* reset maccc */
632*4882a593Smuzhiyun     out_8(&mb->maccc, mp->maccc);
633*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
mace_handle_misc_intrs(struct mace_data * mp,int intr,struct net_device * dev)636*4882a593Smuzhiyun static void mace_handle_misc_intrs(struct mace_data *mp, int intr, struct net_device *dev)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
639*4882a593Smuzhiyun     static int mace_babbles, mace_jabbers;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun     if (intr & MPCO)
642*4882a593Smuzhiyun 	dev->stats.rx_missed_errors += 256;
643*4882a593Smuzhiyun     dev->stats.rx_missed_errors += in_8(&mb->mpc);   /* reading clears it */
644*4882a593Smuzhiyun     if (intr & RNTPCO)
645*4882a593Smuzhiyun 	dev->stats.rx_length_errors += 256;
646*4882a593Smuzhiyun     dev->stats.rx_length_errors += in_8(&mb->rntpc); /* reading clears it */
647*4882a593Smuzhiyun     if (intr & CERR)
648*4882a593Smuzhiyun 	++dev->stats.tx_heartbeat_errors;
649*4882a593Smuzhiyun     if (intr & BABBLE)
650*4882a593Smuzhiyun 	if (mace_babbles++ < 4)
651*4882a593Smuzhiyun 	    printk(KERN_DEBUG "mace: babbling transmitter\n");
652*4882a593Smuzhiyun     if (intr & JABBER)
653*4882a593Smuzhiyun 	if (mace_jabbers++ < 4)
654*4882a593Smuzhiyun 	    printk(KERN_DEBUG "mace: jabbering transceiver\n");
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
mace_interrupt(int irq,void * dev_id)657*4882a593Smuzhiyun static irqreturn_t mace_interrupt(int irq, void *dev_id)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun     struct net_device *dev = (struct net_device *) dev_id;
660*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
661*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
662*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *td = mp->tx_dma;
663*4882a593Smuzhiyun     volatile struct dbdma_cmd *cp;
664*4882a593Smuzhiyun     int intr, fs, i, stat, x;
665*4882a593Smuzhiyun     int xcount, dstat;
666*4882a593Smuzhiyun     unsigned long flags;
667*4882a593Smuzhiyun     /* static int mace_last_fs, mace_last_xcount; */
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
670*4882a593Smuzhiyun     intr = in_8(&mb->ir);		/* read interrupt register */
671*4882a593Smuzhiyun     in_8(&mb->xmtrc);			/* get retries */
672*4882a593Smuzhiyun     mace_handle_misc_intrs(mp, intr, dev);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun     i = mp->tx_empty;
675*4882a593Smuzhiyun     while (in_8(&mb->pr) & XMTSV) {
676*4882a593Smuzhiyun 	del_timer(&mp->tx_timeout);
677*4882a593Smuzhiyun 	mp->timeout_active = 0;
678*4882a593Smuzhiyun 	/*
679*4882a593Smuzhiyun 	 * Clear any interrupt indication associated with this status
680*4882a593Smuzhiyun 	 * word.  This appears to unlatch any error indication from
681*4882a593Smuzhiyun 	 * the DMA controller.
682*4882a593Smuzhiyun 	 */
683*4882a593Smuzhiyun 	intr = in_8(&mb->ir);
684*4882a593Smuzhiyun 	if (intr != 0)
685*4882a593Smuzhiyun 	    mace_handle_misc_intrs(mp, intr, dev);
686*4882a593Smuzhiyun 	if (mp->tx_bad_runt) {
687*4882a593Smuzhiyun 	    fs = in_8(&mb->xmtfs);
688*4882a593Smuzhiyun 	    mp->tx_bad_runt = 0;
689*4882a593Smuzhiyun 	    out_8(&mb->xmtfc, AUTO_PAD_XMIT);
690*4882a593Smuzhiyun 	    continue;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 	dstat = le32_to_cpu(td->status);
693*4882a593Smuzhiyun 	/* stop DMA controller */
694*4882a593Smuzhiyun 	out_le32(&td->control, RUN << 16);
695*4882a593Smuzhiyun 	/*
696*4882a593Smuzhiyun 	 * xcount is the number of complete frames which have been
697*4882a593Smuzhiyun 	 * written to the fifo but for which status has not been read.
698*4882a593Smuzhiyun 	 */
699*4882a593Smuzhiyun 	xcount = (in_8(&mb->fifofc) >> XMTFC_SH) & XMTFC_MASK;
700*4882a593Smuzhiyun 	if (xcount == 0 || (dstat & DEAD)) {
701*4882a593Smuzhiyun 	    /*
702*4882a593Smuzhiyun 	     * If a packet was aborted before the DMA controller has
703*4882a593Smuzhiyun 	     * finished transferring it, it seems that there are 2 bytes
704*4882a593Smuzhiyun 	     * which are stuck in some buffer somewhere.  These will get
705*4882a593Smuzhiyun 	     * transmitted as soon as we read the frame status (which
706*4882a593Smuzhiyun 	     * reenables the transmit data transfer request).  Turning
707*4882a593Smuzhiyun 	     * off the DMA controller and/or resetting the MACE doesn't
708*4882a593Smuzhiyun 	     * help.  So we disable auto-padding and FCS transmission
709*4882a593Smuzhiyun 	     * so the two bytes will only be a runt packet which should
710*4882a593Smuzhiyun 	     * be ignored by other stations.
711*4882a593Smuzhiyun 	     */
712*4882a593Smuzhiyun 	    out_8(&mb->xmtfc, DXMTFCS);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 	fs = in_8(&mb->xmtfs);
715*4882a593Smuzhiyun 	if ((fs & XMTSV) == 0) {
716*4882a593Smuzhiyun 	    printk(KERN_ERR "mace: xmtfs not valid! (fs=%x xc=%d ds=%x)\n",
717*4882a593Smuzhiyun 		   fs, xcount, dstat);
718*4882a593Smuzhiyun 	    mace_reset(dev);
719*4882a593Smuzhiyun 		/*
720*4882a593Smuzhiyun 		 * XXX mace likes to hang the machine after a xmtfs error.
721*4882a593Smuzhiyun 		 * This is hard to reproduce, resetting *may* help
722*4882a593Smuzhiyun 		 */
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 	cp = mp->tx_cmds + NCMDS_TX * i;
725*4882a593Smuzhiyun 	stat = le16_to_cpu(cp->xfer_status);
726*4882a593Smuzhiyun 	if ((fs & (UFLO|LCOL|LCAR|RTRY)) || (dstat & DEAD) || xcount == 0) {
727*4882a593Smuzhiyun 	    /*
728*4882a593Smuzhiyun 	     * Check whether there were in fact 2 bytes written to
729*4882a593Smuzhiyun 	     * the transmit FIFO.
730*4882a593Smuzhiyun 	     */
731*4882a593Smuzhiyun 	    udelay(1);
732*4882a593Smuzhiyun 	    x = (in_8(&mb->fifofc) >> XMTFC_SH) & XMTFC_MASK;
733*4882a593Smuzhiyun 	    if (x != 0) {
734*4882a593Smuzhiyun 		/* there were two bytes with an end-of-packet indication */
735*4882a593Smuzhiyun 		mp->tx_bad_runt = 1;
736*4882a593Smuzhiyun 		mace_set_timeout(dev);
737*4882a593Smuzhiyun 	    } else {
738*4882a593Smuzhiyun 		/*
739*4882a593Smuzhiyun 		 * Either there weren't the two bytes buffered up, or they
740*4882a593Smuzhiyun 		 * didn't have an end-of-packet indication.
741*4882a593Smuzhiyun 		 * We flush the transmit FIFO just in case (by setting the
742*4882a593Smuzhiyun 		 * XMTFWU bit with the transmitter disabled).
743*4882a593Smuzhiyun 		 */
744*4882a593Smuzhiyun 		out_8(&mb->maccc, in_8(&mb->maccc) & ~ENXMT);
745*4882a593Smuzhiyun 		out_8(&mb->fifocc, in_8(&mb->fifocc) | XMTFWU);
746*4882a593Smuzhiyun 		udelay(1);
747*4882a593Smuzhiyun 		out_8(&mb->maccc, in_8(&mb->maccc) | ENXMT);
748*4882a593Smuzhiyun 		out_8(&mb->xmtfc, AUTO_PAD_XMIT);
749*4882a593Smuzhiyun 	    }
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 	/* dma should have finished */
752*4882a593Smuzhiyun 	if (i == mp->tx_fill) {
753*4882a593Smuzhiyun 	    printk(KERN_DEBUG "mace: tx ring ran out? (fs=%x xc=%d ds=%x)\n",
754*4882a593Smuzhiyun 		   fs, xcount, dstat);
755*4882a593Smuzhiyun 	    continue;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 	/* Update stats */
758*4882a593Smuzhiyun 	if (fs & (UFLO|LCOL|LCAR|RTRY)) {
759*4882a593Smuzhiyun 	    ++dev->stats.tx_errors;
760*4882a593Smuzhiyun 	    if (fs & LCAR)
761*4882a593Smuzhiyun 		++dev->stats.tx_carrier_errors;
762*4882a593Smuzhiyun 	    if (fs & (UFLO|LCOL|RTRY))
763*4882a593Smuzhiyun 		++dev->stats.tx_aborted_errors;
764*4882a593Smuzhiyun 	} else {
765*4882a593Smuzhiyun 	    dev->stats.tx_bytes += mp->tx_bufs[i]->len;
766*4882a593Smuzhiyun 	    ++dev->stats.tx_packets;
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 	dev_consume_skb_irq(mp->tx_bufs[i]);
769*4882a593Smuzhiyun 	--mp->tx_active;
770*4882a593Smuzhiyun 	if (++i >= N_TX_RING)
771*4882a593Smuzhiyun 	    i = 0;
772*4882a593Smuzhiyun #if 0
773*4882a593Smuzhiyun 	mace_last_fs = fs;
774*4882a593Smuzhiyun 	mace_last_xcount = xcount;
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun     }
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun     if (i != mp->tx_empty) {
779*4882a593Smuzhiyun 	mp->tx_fullup = 0;
780*4882a593Smuzhiyun 	netif_wake_queue(dev);
781*4882a593Smuzhiyun     }
782*4882a593Smuzhiyun     mp->tx_empty = i;
783*4882a593Smuzhiyun     i += mp->tx_active;
784*4882a593Smuzhiyun     if (i >= N_TX_RING)
785*4882a593Smuzhiyun 	i -= N_TX_RING;
786*4882a593Smuzhiyun     if (!mp->tx_bad_runt && i != mp->tx_fill && mp->tx_active < MAX_TX_ACTIVE) {
787*4882a593Smuzhiyun 	do {
788*4882a593Smuzhiyun 	    /* set up the next one */
789*4882a593Smuzhiyun 	    cp = mp->tx_cmds + NCMDS_TX * i;
790*4882a593Smuzhiyun 	    out_le16(&cp->xfer_status, 0);
791*4882a593Smuzhiyun 	    out_le16(&cp->command, OUTPUT_LAST);
792*4882a593Smuzhiyun 	    ++mp->tx_active;
793*4882a593Smuzhiyun 	    if (++i >= N_TX_RING)
794*4882a593Smuzhiyun 		i = 0;
795*4882a593Smuzhiyun 	} while (i != mp->tx_fill && mp->tx_active < MAX_TX_ACTIVE);
796*4882a593Smuzhiyun 	out_le32(&td->control, ((RUN|WAKE) << 16) + (RUN|WAKE));
797*4882a593Smuzhiyun 	mace_set_timeout(dev);
798*4882a593Smuzhiyun     }
799*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
800*4882a593Smuzhiyun     return IRQ_HANDLED;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
mace_tx_timeout(struct timer_list * t)803*4882a593Smuzhiyun static void mace_tx_timeout(struct timer_list *t)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun     struct mace_data *mp = from_timer(mp, t, tx_timeout);
806*4882a593Smuzhiyun     struct net_device *dev = macio_get_drvdata(mp->mdev);
807*4882a593Smuzhiyun     volatile struct mace __iomem *mb = mp->mace;
808*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *td = mp->tx_dma;
809*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *rd = mp->rx_dma;
810*4882a593Smuzhiyun     volatile struct dbdma_cmd *cp;
811*4882a593Smuzhiyun     unsigned long flags;
812*4882a593Smuzhiyun     int i;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
815*4882a593Smuzhiyun     mp->timeout_active = 0;
816*4882a593Smuzhiyun     if (mp->tx_active == 0 && !mp->tx_bad_runt)
817*4882a593Smuzhiyun 	goto out;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun     /* update various counters */
820*4882a593Smuzhiyun     mace_handle_misc_intrs(mp, in_8(&mb->ir), dev);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun     cp = mp->tx_cmds + NCMDS_TX * mp->tx_empty;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun     /* turn off both tx and rx and reset the chip */
825*4882a593Smuzhiyun     out_8(&mb->maccc, 0);
826*4882a593Smuzhiyun     printk(KERN_ERR "mace: transmit timeout - resetting\n");
827*4882a593Smuzhiyun     dbdma_reset(td);
828*4882a593Smuzhiyun     mace_reset(dev);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun     /* restart rx dma */
831*4882a593Smuzhiyun     cp = bus_to_virt(le32_to_cpu(rd->cmdptr));
832*4882a593Smuzhiyun     dbdma_reset(rd);
833*4882a593Smuzhiyun     out_le16(&cp->xfer_status, 0);
834*4882a593Smuzhiyun     out_le32(&rd->cmdptr, virt_to_bus(cp));
835*4882a593Smuzhiyun     out_le32(&rd->control, (RUN << 16) | RUN);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun     /* fix up the transmit side */
838*4882a593Smuzhiyun     i = mp->tx_empty;
839*4882a593Smuzhiyun     mp->tx_active = 0;
840*4882a593Smuzhiyun     ++dev->stats.tx_errors;
841*4882a593Smuzhiyun     if (mp->tx_bad_runt) {
842*4882a593Smuzhiyun 	mp->tx_bad_runt = 0;
843*4882a593Smuzhiyun     } else if (i != mp->tx_fill) {
844*4882a593Smuzhiyun 	dev_kfree_skb(mp->tx_bufs[i]);
845*4882a593Smuzhiyun 	if (++i >= N_TX_RING)
846*4882a593Smuzhiyun 	    i = 0;
847*4882a593Smuzhiyun 	mp->tx_empty = i;
848*4882a593Smuzhiyun     }
849*4882a593Smuzhiyun     mp->tx_fullup = 0;
850*4882a593Smuzhiyun     netif_wake_queue(dev);
851*4882a593Smuzhiyun     if (i != mp->tx_fill) {
852*4882a593Smuzhiyun 	cp = mp->tx_cmds + NCMDS_TX * i;
853*4882a593Smuzhiyun 	out_le16(&cp->xfer_status, 0);
854*4882a593Smuzhiyun 	out_le16(&cp->command, OUTPUT_LAST);
855*4882a593Smuzhiyun 	out_le32(&td->cmdptr, virt_to_bus(cp));
856*4882a593Smuzhiyun 	out_le32(&td->control, (RUN << 16) | RUN);
857*4882a593Smuzhiyun 	++mp->tx_active;
858*4882a593Smuzhiyun 	mace_set_timeout(dev);
859*4882a593Smuzhiyun     }
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun     /* turn it back on */
862*4882a593Smuzhiyun     out_8(&mb->imr, RCVINT);
863*4882a593Smuzhiyun     out_8(&mb->maccc, mp->maccc);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun out:
866*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
mace_txdma_intr(int irq,void * dev_id)869*4882a593Smuzhiyun static irqreturn_t mace_txdma_intr(int irq, void *dev_id)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	return IRQ_HANDLED;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
mace_rxdma_intr(int irq,void * dev_id)874*4882a593Smuzhiyun static irqreturn_t mace_rxdma_intr(int irq, void *dev_id)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun     struct net_device *dev = (struct net_device *) dev_id;
877*4882a593Smuzhiyun     struct mace_data *mp = netdev_priv(dev);
878*4882a593Smuzhiyun     volatile struct dbdma_regs __iomem *rd = mp->rx_dma;
879*4882a593Smuzhiyun     volatile struct dbdma_cmd *cp, *np;
880*4882a593Smuzhiyun     int i, nb, stat, next;
881*4882a593Smuzhiyun     struct sk_buff *skb;
882*4882a593Smuzhiyun     unsigned frame_status;
883*4882a593Smuzhiyun     static int mace_lost_status;
884*4882a593Smuzhiyun     unsigned char *data;
885*4882a593Smuzhiyun     unsigned long flags;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun     spin_lock_irqsave(&mp->lock, flags);
888*4882a593Smuzhiyun     for (i = mp->rx_empty; i != mp->rx_fill; ) {
889*4882a593Smuzhiyun 	cp = mp->rx_cmds + i;
890*4882a593Smuzhiyun 	stat = le16_to_cpu(cp->xfer_status);
891*4882a593Smuzhiyun 	if ((stat & ACTIVE) == 0) {
892*4882a593Smuzhiyun 	    next = i + 1;
893*4882a593Smuzhiyun 	    if (next >= N_RX_RING)
894*4882a593Smuzhiyun 		next = 0;
895*4882a593Smuzhiyun 	    np = mp->rx_cmds + next;
896*4882a593Smuzhiyun 	    if (next != mp->rx_fill &&
897*4882a593Smuzhiyun 		(le16_to_cpu(np->xfer_status) & ACTIVE) != 0) {
898*4882a593Smuzhiyun 		printk(KERN_DEBUG "mace: lost a status word\n");
899*4882a593Smuzhiyun 		++mace_lost_status;
900*4882a593Smuzhiyun 	    } else
901*4882a593Smuzhiyun 		break;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 	nb = le16_to_cpu(cp->req_count) - le16_to_cpu(cp->res_count);
904*4882a593Smuzhiyun 	out_le16(&cp->command, DBDMA_STOP);
905*4882a593Smuzhiyun 	/* got a packet, have a look at it */
906*4882a593Smuzhiyun 	skb = mp->rx_bufs[i];
907*4882a593Smuzhiyun 	if (!skb) {
908*4882a593Smuzhiyun 	    ++dev->stats.rx_dropped;
909*4882a593Smuzhiyun 	} else if (nb > 8) {
910*4882a593Smuzhiyun 	    data = skb->data;
911*4882a593Smuzhiyun 	    frame_status = (data[nb-3] << 8) + data[nb-4];
912*4882a593Smuzhiyun 	    if (frame_status & (RS_OFLO|RS_CLSN|RS_FRAMERR|RS_FCSERR)) {
913*4882a593Smuzhiyun 		++dev->stats.rx_errors;
914*4882a593Smuzhiyun 		if (frame_status & RS_OFLO)
915*4882a593Smuzhiyun 		    ++dev->stats.rx_over_errors;
916*4882a593Smuzhiyun 		if (frame_status & RS_FRAMERR)
917*4882a593Smuzhiyun 		    ++dev->stats.rx_frame_errors;
918*4882a593Smuzhiyun 		if (frame_status & RS_FCSERR)
919*4882a593Smuzhiyun 		    ++dev->stats.rx_crc_errors;
920*4882a593Smuzhiyun 	    } else {
921*4882a593Smuzhiyun 		/* Mace feature AUTO_STRIP_RCV is on by default, dropping the
922*4882a593Smuzhiyun 		 * FCS on frames with 802.3 headers. This means that Ethernet
923*4882a593Smuzhiyun 		 * frames have 8 extra octets at the end, while 802.3 frames
924*4882a593Smuzhiyun 		 * have only 4. We need to correctly account for this. */
925*4882a593Smuzhiyun 		if (*(unsigned short *)(data+12) < 1536) /* 802.3 header */
926*4882a593Smuzhiyun 		    nb -= 4;
927*4882a593Smuzhiyun 		else	/* Ethernet header; mace includes FCS */
928*4882a593Smuzhiyun 		    nb -= 8;
929*4882a593Smuzhiyun 		skb_put(skb, nb);
930*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, dev);
931*4882a593Smuzhiyun 		dev->stats.rx_bytes += skb->len;
932*4882a593Smuzhiyun 		netif_rx(skb);
933*4882a593Smuzhiyun 		mp->rx_bufs[i] = NULL;
934*4882a593Smuzhiyun 		++dev->stats.rx_packets;
935*4882a593Smuzhiyun 	    }
936*4882a593Smuzhiyun 	} else {
937*4882a593Smuzhiyun 	    ++dev->stats.rx_errors;
938*4882a593Smuzhiyun 	    ++dev->stats.rx_length_errors;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* advance to next */
942*4882a593Smuzhiyun 	if (++i >= N_RX_RING)
943*4882a593Smuzhiyun 	    i = 0;
944*4882a593Smuzhiyun     }
945*4882a593Smuzhiyun     mp->rx_empty = i;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun     i = mp->rx_fill;
948*4882a593Smuzhiyun     for (;;) {
949*4882a593Smuzhiyun 	next = i + 1;
950*4882a593Smuzhiyun 	if (next >= N_RX_RING)
951*4882a593Smuzhiyun 	    next = 0;
952*4882a593Smuzhiyun 	if (next == mp->rx_empty)
953*4882a593Smuzhiyun 	    break;
954*4882a593Smuzhiyun 	cp = mp->rx_cmds + i;
955*4882a593Smuzhiyun 	skb = mp->rx_bufs[i];
956*4882a593Smuzhiyun 	if (!skb) {
957*4882a593Smuzhiyun 	    skb = netdev_alloc_skb(dev, RX_BUFLEN + 2);
958*4882a593Smuzhiyun 	    if (skb) {
959*4882a593Smuzhiyun 		skb_reserve(skb, 2);
960*4882a593Smuzhiyun 		mp->rx_bufs[i] = skb;
961*4882a593Smuzhiyun 	    }
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 	cp->req_count = cpu_to_le16(RX_BUFLEN);
964*4882a593Smuzhiyun 	data = skb? skb->data: dummy_buf;
965*4882a593Smuzhiyun 	cp->phy_addr = cpu_to_le32(virt_to_bus(data));
966*4882a593Smuzhiyun 	out_le16(&cp->xfer_status, 0);
967*4882a593Smuzhiyun 	out_le16(&cp->command, INPUT_LAST + INTR_ALWAYS);
968*4882a593Smuzhiyun #if 0
969*4882a593Smuzhiyun 	if ((le32_to_cpu(rd->status) & ACTIVE) != 0) {
970*4882a593Smuzhiyun 	    out_le32(&rd->control, (PAUSE << 16) | PAUSE);
971*4882a593Smuzhiyun 	    while ((in_le32(&rd->status) & ACTIVE) != 0)
972*4882a593Smuzhiyun 		;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun #endif
975*4882a593Smuzhiyun 	i = next;
976*4882a593Smuzhiyun     }
977*4882a593Smuzhiyun     if (i != mp->rx_fill) {
978*4882a593Smuzhiyun 	out_le32(&rd->control, ((RUN|WAKE) << 16) | (RUN|WAKE));
979*4882a593Smuzhiyun 	mp->rx_fill = i;
980*4882a593Smuzhiyun     }
981*4882a593Smuzhiyun     spin_unlock_irqrestore(&mp->lock, flags);
982*4882a593Smuzhiyun     return IRQ_HANDLED;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static const struct of_device_id mace_match[] =
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	{
988*4882a593Smuzhiyun 	.name 		= "mace",
989*4882a593Smuzhiyun 	},
990*4882a593Smuzhiyun 	{},
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun MODULE_DEVICE_TABLE (of, mace_match);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static struct macio_driver mace_driver =
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	.driver = {
997*4882a593Smuzhiyun 		.name 		= "mace",
998*4882a593Smuzhiyun 		.owner		= THIS_MODULE,
999*4882a593Smuzhiyun 		.of_match_table	= mace_match,
1000*4882a593Smuzhiyun 	},
1001*4882a593Smuzhiyun 	.probe		= mace_probe,
1002*4882a593Smuzhiyun 	.remove		= mace_remove,
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 
mace_init(void)1006*4882a593Smuzhiyun static int __init mace_init(void)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	return macio_register_driver(&mace_driver);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
mace_cleanup(void)1011*4882a593Smuzhiyun static void __exit mace_cleanup(void)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	macio_unregister_driver(&mace_driver);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	kfree(dummy_buf);
1016*4882a593Smuzhiyun 	dummy_buf = NULL;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun MODULE_AUTHOR("Paul Mackerras");
1020*4882a593Smuzhiyun MODULE_DESCRIPTION("PowerMac MACE driver.");
1021*4882a593Smuzhiyun module_param(port_aaui, int, 0);
1022*4882a593Smuzhiyun MODULE_PARM_DESC(port_aaui, "MACE uses AAUI port (0-1)");
1023*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun module_init(mace_init);
1026*4882a593Smuzhiyun module_exit(mace_cleanup);
1027