1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Network device driver for the BMAC ethernet controller on
4*4882a593Smuzhiyun * Apple Powermacs. Assumes it's under a DBDMA controller.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 1998 Randy Gobbel.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * May 1999, Al Viro: proper release of /proc/net/bmac entry, switched to
9*4882a593Smuzhiyun * dynamic procfs inode.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/timer.h>
19*4882a593Smuzhiyun #include <linux/proc_fs.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun #include <linux/crc32.h>
23*4882a593Smuzhiyun #include <linux/crc32poly.h>
24*4882a593Smuzhiyun #include <linux/bitrev.h>
25*4882a593Smuzhiyun #include <linux/ethtool.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/pgtable.h>
28*4882a593Smuzhiyun #include <asm/prom.h>
29*4882a593Smuzhiyun #include <asm/dbdma.h>
30*4882a593Smuzhiyun #include <asm/io.h>
31*4882a593Smuzhiyun #include <asm/page.h>
32*4882a593Smuzhiyun #include <asm/machdep.h>
33*4882a593Smuzhiyun #include <asm/pmac_feature.h>
34*4882a593Smuzhiyun #include <asm/macio.h>
35*4882a593Smuzhiyun #include <asm/irq.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "bmac.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define trunc_page(x) ((void *)(((unsigned long)(x)) & ~((unsigned long)(PAGE_SIZE - 1))))
40*4882a593Smuzhiyun #define round_page(x) trunc_page(((unsigned long)(x)) + ((unsigned long)(PAGE_SIZE - 1)))
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* switch to use multicast code lifted from sunhme driver */
43*4882a593Smuzhiyun #define SUNHME_MULTICAST
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define N_RX_RING 64
46*4882a593Smuzhiyun #define N_TX_RING 32
47*4882a593Smuzhiyun #define MAX_TX_ACTIVE 1
48*4882a593Smuzhiyun #define ETHERCRC 4
49*4882a593Smuzhiyun #define ETHERMINPACKET 64
50*4882a593Smuzhiyun #define ETHERMTU 1500
51*4882a593Smuzhiyun #define RX_BUFLEN (ETHERMTU + 14 + ETHERCRC + 2)
52*4882a593Smuzhiyun #define TX_TIMEOUT HZ /* 1 second */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Bits in transmit DMA status */
55*4882a593Smuzhiyun #define TX_DMA_ERR 0x80
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define XXDEBUG(args)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct bmac_data {
60*4882a593Smuzhiyun /* volatile struct bmac *bmac; */
61*4882a593Smuzhiyun struct sk_buff_head *queue;
62*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *tx_dma;
63*4882a593Smuzhiyun int tx_dma_intr;
64*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rx_dma;
65*4882a593Smuzhiyun int rx_dma_intr;
66*4882a593Smuzhiyun volatile struct dbdma_cmd *tx_cmds; /* xmit dma command list */
67*4882a593Smuzhiyun volatile struct dbdma_cmd *rx_cmds; /* recv dma command list */
68*4882a593Smuzhiyun struct macio_dev *mdev;
69*4882a593Smuzhiyun int is_bmac_plus;
70*4882a593Smuzhiyun struct sk_buff *rx_bufs[N_RX_RING];
71*4882a593Smuzhiyun int rx_fill;
72*4882a593Smuzhiyun int rx_empty;
73*4882a593Smuzhiyun struct sk_buff *tx_bufs[N_TX_RING];
74*4882a593Smuzhiyun int tx_fill;
75*4882a593Smuzhiyun int tx_empty;
76*4882a593Smuzhiyun unsigned char tx_fullup;
77*4882a593Smuzhiyun struct timer_list tx_timeout;
78*4882a593Smuzhiyun int timeout_active;
79*4882a593Smuzhiyun int sleeping;
80*4882a593Smuzhiyun int opened;
81*4882a593Smuzhiyun unsigned short hash_use_count[64];
82*4882a593Smuzhiyun unsigned short hash_table_mask[4];
83*4882a593Smuzhiyun spinlock_t lock;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #if 0 /* Move that to ethtool */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun typedef struct bmac_reg_entry {
89*4882a593Smuzhiyun char *name;
90*4882a593Smuzhiyun unsigned short reg_offset;
91*4882a593Smuzhiyun } bmac_reg_entry_t;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define N_REG_ENTRIES 31
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static bmac_reg_entry_t reg_entries[N_REG_ENTRIES] = {
96*4882a593Smuzhiyun {"MEMADD", MEMADD},
97*4882a593Smuzhiyun {"MEMDATAHI", MEMDATAHI},
98*4882a593Smuzhiyun {"MEMDATALO", MEMDATALO},
99*4882a593Smuzhiyun {"TXPNTR", TXPNTR},
100*4882a593Smuzhiyun {"RXPNTR", RXPNTR},
101*4882a593Smuzhiyun {"IPG1", IPG1},
102*4882a593Smuzhiyun {"IPG2", IPG2},
103*4882a593Smuzhiyun {"ALIMIT", ALIMIT},
104*4882a593Smuzhiyun {"SLOT", SLOT},
105*4882a593Smuzhiyun {"PALEN", PALEN},
106*4882a593Smuzhiyun {"PAPAT", PAPAT},
107*4882a593Smuzhiyun {"TXSFD", TXSFD},
108*4882a593Smuzhiyun {"JAM", JAM},
109*4882a593Smuzhiyun {"TXCFG", TXCFG},
110*4882a593Smuzhiyun {"TXMAX", TXMAX},
111*4882a593Smuzhiyun {"TXMIN", TXMIN},
112*4882a593Smuzhiyun {"PAREG", PAREG},
113*4882a593Smuzhiyun {"DCNT", DCNT},
114*4882a593Smuzhiyun {"NCCNT", NCCNT},
115*4882a593Smuzhiyun {"NTCNT", NTCNT},
116*4882a593Smuzhiyun {"EXCNT", EXCNT},
117*4882a593Smuzhiyun {"LTCNT", LTCNT},
118*4882a593Smuzhiyun {"TXSM", TXSM},
119*4882a593Smuzhiyun {"RXCFG", RXCFG},
120*4882a593Smuzhiyun {"RXMAX", RXMAX},
121*4882a593Smuzhiyun {"RXMIN", RXMIN},
122*4882a593Smuzhiyun {"FRCNT", FRCNT},
123*4882a593Smuzhiyun {"AECNT", AECNT},
124*4882a593Smuzhiyun {"FECNT", FECNT},
125*4882a593Smuzhiyun {"RXSM", RXSM},
126*4882a593Smuzhiyun {"RXCV", RXCV}
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static unsigned char *bmac_emergency_rxbuf;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Number of bytes of private data per BMAC: allow enough for
135*4882a593Smuzhiyun * the rx and tx dma commands plus a branch dma command each,
136*4882a593Smuzhiyun * and another 16 bytes to allow us to align the dma command
137*4882a593Smuzhiyun * buffers on a 16 byte boundary.
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun #define PRIV_BYTES (sizeof(struct bmac_data) \
140*4882a593Smuzhiyun + (N_RX_RING + N_TX_RING + 4) * sizeof(struct dbdma_cmd) \
141*4882a593Smuzhiyun + sizeof(struct sk_buff_head))
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static int bmac_open(struct net_device *dev);
144*4882a593Smuzhiyun static int bmac_close(struct net_device *dev);
145*4882a593Smuzhiyun static int bmac_transmit_packet(struct sk_buff *skb, struct net_device *dev);
146*4882a593Smuzhiyun static void bmac_set_multicast(struct net_device *dev);
147*4882a593Smuzhiyun static void bmac_reset_and_enable(struct net_device *dev);
148*4882a593Smuzhiyun static void bmac_start_chip(struct net_device *dev);
149*4882a593Smuzhiyun static void bmac_init_chip(struct net_device *dev);
150*4882a593Smuzhiyun static void bmac_init_registers(struct net_device *dev);
151*4882a593Smuzhiyun static void bmac_enable_and_reset_chip(struct net_device *dev);
152*4882a593Smuzhiyun static int bmac_set_address(struct net_device *dev, void *addr);
153*4882a593Smuzhiyun static irqreturn_t bmac_misc_intr(int irq, void *dev_id);
154*4882a593Smuzhiyun static irqreturn_t bmac_txdma_intr(int irq, void *dev_id);
155*4882a593Smuzhiyun static irqreturn_t bmac_rxdma_intr(int irq, void *dev_id);
156*4882a593Smuzhiyun static void bmac_set_timeout(struct net_device *dev);
157*4882a593Smuzhiyun static void bmac_tx_timeout(struct timer_list *t);
158*4882a593Smuzhiyun static netdev_tx_t bmac_output(struct sk_buff *skb, struct net_device *dev);
159*4882a593Smuzhiyun static void bmac_start(struct net_device *dev);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define DBDMA_SET(x) ( ((x) | (x) << 16) )
162*4882a593Smuzhiyun #define DBDMA_CLEAR(x) ( (x) << 16)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static inline void
dbdma_st32(volatile __u32 __iomem * a,unsigned long x)165*4882a593Smuzhiyun dbdma_st32(volatile __u32 __iomem *a, unsigned long x)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun __asm__ volatile( "stwbrx %0,0,%1" : : "r" (x), "r" (a) : "memory");
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static inline unsigned long
dbdma_ld32(volatile __u32 __iomem * a)171*4882a593Smuzhiyun dbdma_ld32(volatile __u32 __iomem *a)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun __u32 swap;
174*4882a593Smuzhiyun __asm__ volatile ("lwbrx %0,0,%1" : "=r" (swap) : "r" (a));
175*4882a593Smuzhiyun return swap;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static void
dbdma_continue(volatile struct dbdma_regs __iomem * dmap)179*4882a593Smuzhiyun dbdma_continue(volatile struct dbdma_regs __iomem *dmap)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun dbdma_st32(&dmap->control,
182*4882a593Smuzhiyun DBDMA_SET(RUN|WAKE) | DBDMA_CLEAR(PAUSE|DEAD));
183*4882a593Smuzhiyun eieio();
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static void
dbdma_reset(volatile struct dbdma_regs __iomem * dmap)187*4882a593Smuzhiyun dbdma_reset(volatile struct dbdma_regs __iomem *dmap)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun dbdma_st32(&dmap->control,
190*4882a593Smuzhiyun DBDMA_CLEAR(ACTIVE|DEAD|WAKE|FLUSH|PAUSE|RUN));
191*4882a593Smuzhiyun eieio();
192*4882a593Smuzhiyun while (dbdma_ld32(&dmap->status) & RUN)
193*4882a593Smuzhiyun eieio();
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static void
dbdma_setcmd(volatile struct dbdma_cmd * cp,unsigned short cmd,unsigned count,unsigned long addr,unsigned long cmd_dep)197*4882a593Smuzhiyun dbdma_setcmd(volatile struct dbdma_cmd *cp,
198*4882a593Smuzhiyun unsigned short cmd, unsigned count, unsigned long addr,
199*4882a593Smuzhiyun unsigned long cmd_dep)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun out_le16(&cp->command, cmd);
202*4882a593Smuzhiyun out_le16(&cp->req_count, count);
203*4882a593Smuzhiyun out_le32(&cp->phy_addr, addr);
204*4882a593Smuzhiyun out_le32(&cp->cmd_dep, cmd_dep);
205*4882a593Smuzhiyun out_le16(&cp->xfer_status, 0);
206*4882a593Smuzhiyun out_le16(&cp->res_count, 0);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static inline
bmwrite(struct net_device * dev,unsigned long reg_offset,unsigned data)210*4882a593Smuzhiyun void bmwrite(struct net_device *dev, unsigned long reg_offset, unsigned data )
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun out_le16((void __iomem *)dev->base_addr + reg_offset, data);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static inline
bmread(struct net_device * dev,unsigned long reg_offset)217*4882a593Smuzhiyun unsigned short bmread(struct net_device *dev, unsigned long reg_offset )
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun return in_le16((void __iomem *)dev->base_addr + reg_offset);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static void
bmac_enable_and_reset_chip(struct net_device * dev)223*4882a593Smuzhiyun bmac_enable_and_reset_chip(struct net_device *dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
226*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
227*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (rd)
230*4882a593Smuzhiyun dbdma_reset(rd);
231*4882a593Smuzhiyun if (td)
232*4882a593Smuzhiyun dbdma_reset(td);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 1);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define MIFDELAY udelay(10)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static unsigned int
bmac_mif_readbits(struct net_device * dev,int nb)240*4882a593Smuzhiyun bmac_mif_readbits(struct net_device *dev, int nb)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun unsigned int val = 0;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun while (--nb >= 0) {
245*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 0);
246*4882a593Smuzhiyun MIFDELAY;
247*4882a593Smuzhiyun if (bmread(dev, MIFCSR) & 8)
248*4882a593Smuzhiyun val |= 1 << nb;
249*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 1);
250*4882a593Smuzhiyun MIFDELAY;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 0);
253*4882a593Smuzhiyun MIFDELAY;
254*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 1);
255*4882a593Smuzhiyun MIFDELAY;
256*4882a593Smuzhiyun return val;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static void
bmac_mif_writebits(struct net_device * dev,unsigned int val,int nb)260*4882a593Smuzhiyun bmac_mif_writebits(struct net_device *dev, unsigned int val, int nb)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int b;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun while (--nb >= 0) {
265*4882a593Smuzhiyun b = (val & (1 << nb))? 6: 4;
266*4882a593Smuzhiyun bmwrite(dev, MIFCSR, b);
267*4882a593Smuzhiyun MIFDELAY;
268*4882a593Smuzhiyun bmwrite(dev, MIFCSR, b|1);
269*4882a593Smuzhiyun MIFDELAY;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static unsigned int
bmac_mif_read(struct net_device * dev,unsigned int addr)274*4882a593Smuzhiyun bmac_mif_read(struct net_device *dev, unsigned int addr)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun unsigned int val;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 4);
279*4882a593Smuzhiyun MIFDELAY;
280*4882a593Smuzhiyun bmac_mif_writebits(dev, ~0U, 32);
281*4882a593Smuzhiyun bmac_mif_writebits(dev, 6, 4);
282*4882a593Smuzhiyun bmac_mif_writebits(dev, addr, 10);
283*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 2);
284*4882a593Smuzhiyun MIFDELAY;
285*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 1);
286*4882a593Smuzhiyun MIFDELAY;
287*4882a593Smuzhiyun val = bmac_mif_readbits(dev, 17);
288*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 4);
289*4882a593Smuzhiyun MIFDELAY;
290*4882a593Smuzhiyun return val;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static void
bmac_mif_write(struct net_device * dev,unsigned int addr,unsigned int val)294*4882a593Smuzhiyun bmac_mif_write(struct net_device *dev, unsigned int addr, unsigned int val)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun bmwrite(dev, MIFCSR, 4);
297*4882a593Smuzhiyun MIFDELAY;
298*4882a593Smuzhiyun bmac_mif_writebits(dev, ~0U, 32);
299*4882a593Smuzhiyun bmac_mif_writebits(dev, 5, 4);
300*4882a593Smuzhiyun bmac_mif_writebits(dev, addr, 10);
301*4882a593Smuzhiyun bmac_mif_writebits(dev, 2, 2);
302*4882a593Smuzhiyun bmac_mif_writebits(dev, val, 16);
303*4882a593Smuzhiyun bmac_mif_writebits(dev, 3, 2);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static void
bmac_init_registers(struct net_device * dev)307*4882a593Smuzhiyun bmac_init_registers(struct net_device *dev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
310*4882a593Smuzhiyun volatile unsigned short regValue;
311*4882a593Smuzhiyun unsigned short *pWord16;
312*4882a593Smuzhiyun int i;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* XXDEBUG(("bmac: enter init_registers\n")); */
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun bmwrite(dev, RXRST, RxResetValue);
317*4882a593Smuzhiyun bmwrite(dev, TXRST, TxResetBit);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun i = 100;
320*4882a593Smuzhiyun do {
321*4882a593Smuzhiyun --i;
322*4882a593Smuzhiyun udelay(10000);
323*4882a593Smuzhiyun regValue = bmread(dev, TXRST); /* wait for reset to clear..acknowledge */
324*4882a593Smuzhiyun } while ((regValue & TxResetBit) && i > 0);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!bp->is_bmac_plus) {
327*4882a593Smuzhiyun regValue = bmread(dev, XCVRIF);
328*4882a593Smuzhiyun regValue |= ClkBit | SerialMode | COLActiveLow;
329*4882a593Smuzhiyun bmwrite(dev, XCVRIF, regValue);
330*4882a593Smuzhiyun udelay(10000);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun bmwrite(dev, RSEED, (unsigned short)0x1968);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun regValue = bmread(dev, XIFC);
336*4882a593Smuzhiyun regValue |= TxOutputEnable;
337*4882a593Smuzhiyun bmwrite(dev, XIFC, regValue);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun bmread(dev, PAREG);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* set collision counters to 0 */
342*4882a593Smuzhiyun bmwrite(dev, NCCNT, 0);
343*4882a593Smuzhiyun bmwrite(dev, NTCNT, 0);
344*4882a593Smuzhiyun bmwrite(dev, EXCNT, 0);
345*4882a593Smuzhiyun bmwrite(dev, LTCNT, 0);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* set rx counters to 0 */
348*4882a593Smuzhiyun bmwrite(dev, FRCNT, 0);
349*4882a593Smuzhiyun bmwrite(dev, LECNT, 0);
350*4882a593Smuzhiyun bmwrite(dev, AECNT, 0);
351*4882a593Smuzhiyun bmwrite(dev, FECNT, 0);
352*4882a593Smuzhiyun bmwrite(dev, RXCV, 0);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* set tx fifo information */
355*4882a593Smuzhiyun bmwrite(dev, TXTH, 4); /* 4 octets before tx starts */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun bmwrite(dev, TXFIFOCSR, 0); /* first disable txFIFO */
358*4882a593Smuzhiyun bmwrite(dev, TXFIFOCSR, TxFIFOEnable );
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* set rx fifo information */
361*4882a593Smuzhiyun bmwrite(dev, RXFIFOCSR, 0); /* first disable rxFIFO */
362*4882a593Smuzhiyun bmwrite(dev, RXFIFOCSR, RxFIFOEnable );
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun //bmwrite(dev, TXCFG, TxMACEnable); /* TxNeverGiveUp maybe later */
365*4882a593Smuzhiyun bmread(dev, STATUS); /* read it just to clear it */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* zero out the chip Hash Filter registers */
368*4882a593Smuzhiyun for (i=0; i<4; i++) bp->hash_table_mask[i] = 0;
369*4882a593Smuzhiyun bmwrite(dev, BHASH3, bp->hash_table_mask[0]); /* bits 15 - 0 */
370*4882a593Smuzhiyun bmwrite(dev, BHASH2, bp->hash_table_mask[1]); /* bits 31 - 16 */
371*4882a593Smuzhiyun bmwrite(dev, BHASH1, bp->hash_table_mask[2]); /* bits 47 - 32 */
372*4882a593Smuzhiyun bmwrite(dev, BHASH0, bp->hash_table_mask[3]); /* bits 63 - 48 */
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun pWord16 = (unsigned short *)dev->dev_addr;
375*4882a593Smuzhiyun bmwrite(dev, MADD0, *pWord16++);
376*4882a593Smuzhiyun bmwrite(dev, MADD1, *pWord16++);
377*4882a593Smuzhiyun bmwrite(dev, MADD2, *pWord16);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun bmwrite(dev, RXCFG, RxCRCNoStrip | RxHashFilterEnable | RxRejectOwnPackets);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, EnableNormal);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #if 0
385*4882a593Smuzhiyun static void
386*4882a593Smuzhiyun bmac_disable_interrupts(struct net_device *dev)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, DisableAll);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static void
392*4882a593Smuzhiyun bmac_enable_interrupts(struct net_device *dev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, EnableNormal);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static void
bmac_start_chip(struct net_device * dev)400*4882a593Smuzhiyun bmac_start_chip(struct net_device *dev)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
403*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
404*4882a593Smuzhiyun unsigned short oldConfig;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* enable rx dma channel */
407*4882a593Smuzhiyun dbdma_continue(rd);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun oldConfig = bmread(dev, TXCFG);
410*4882a593Smuzhiyun bmwrite(dev, TXCFG, oldConfig | TxMACEnable );
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* turn on rx plus any other bits already on (promiscuous possibly) */
413*4882a593Smuzhiyun oldConfig = bmread(dev, RXCFG);
414*4882a593Smuzhiyun bmwrite(dev, RXCFG, oldConfig | RxMACEnable );
415*4882a593Smuzhiyun udelay(20000);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static void
bmac_init_phy(struct net_device * dev)419*4882a593Smuzhiyun bmac_init_phy(struct net_device *dev)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun unsigned int addr;
422*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun printk(KERN_DEBUG "phy registers:");
425*4882a593Smuzhiyun for (addr = 0; addr < 32; ++addr) {
426*4882a593Smuzhiyun if ((addr & 7) == 0)
427*4882a593Smuzhiyun printk(KERN_DEBUG);
428*4882a593Smuzhiyun printk(KERN_CONT " %.4x", bmac_mif_read(dev, addr));
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun printk(KERN_CONT "\n");
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (bp->is_bmac_plus) {
433*4882a593Smuzhiyun unsigned int capable, ctrl;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ctrl = bmac_mif_read(dev, 0);
436*4882a593Smuzhiyun capable = ((bmac_mif_read(dev, 1) & 0xf800) >> 6) | 1;
437*4882a593Smuzhiyun if (bmac_mif_read(dev, 4) != capable ||
438*4882a593Smuzhiyun (ctrl & 0x1000) == 0) {
439*4882a593Smuzhiyun bmac_mif_write(dev, 4, capable);
440*4882a593Smuzhiyun bmac_mif_write(dev, 0, 0x1200);
441*4882a593Smuzhiyun } else
442*4882a593Smuzhiyun bmac_mif_write(dev, 0, 0x1000);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
bmac_init_chip(struct net_device * dev)446*4882a593Smuzhiyun static void bmac_init_chip(struct net_device *dev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun bmac_init_phy(dev);
449*4882a593Smuzhiyun bmac_init_registers(dev);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun #ifdef CONFIG_PM
bmac_suspend(struct macio_dev * mdev,pm_message_t state)453*4882a593Smuzhiyun static int bmac_suspend(struct macio_dev *mdev, pm_message_t state)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct net_device* dev = macio_get_drvdata(mdev);
456*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
457*4882a593Smuzhiyun unsigned long flags;
458*4882a593Smuzhiyun unsigned short config;
459*4882a593Smuzhiyun int i;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun netif_device_detach(dev);
462*4882a593Smuzhiyun /* prolly should wait for dma to finish & turn off the chip */
463*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
464*4882a593Smuzhiyun if (bp->timeout_active) {
465*4882a593Smuzhiyun del_timer(&bp->tx_timeout);
466*4882a593Smuzhiyun bp->timeout_active = 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun disable_irq(dev->irq);
469*4882a593Smuzhiyun disable_irq(bp->tx_dma_intr);
470*4882a593Smuzhiyun disable_irq(bp->rx_dma_intr);
471*4882a593Smuzhiyun bp->sleeping = 1;
472*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
473*4882a593Smuzhiyun if (bp->opened) {
474*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
475*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun config = bmread(dev, RXCFG);
478*4882a593Smuzhiyun bmwrite(dev, RXCFG, (config & ~RxMACEnable));
479*4882a593Smuzhiyun config = bmread(dev, TXCFG);
480*4882a593Smuzhiyun bmwrite(dev, TXCFG, (config & ~TxMACEnable));
481*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, DisableAll); /* disable all intrs */
482*4882a593Smuzhiyun /* disable rx and tx dma */
483*4882a593Smuzhiyun rd->control = cpu_to_le32(DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
484*4882a593Smuzhiyun td->control = cpu_to_le32(DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
485*4882a593Smuzhiyun /* free some skb's */
486*4882a593Smuzhiyun for (i=0; i<N_RX_RING; i++) {
487*4882a593Smuzhiyun if (bp->rx_bufs[i] != NULL) {
488*4882a593Smuzhiyun dev_kfree_skb(bp->rx_bufs[i]);
489*4882a593Smuzhiyun bp->rx_bufs[i] = NULL;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun for (i = 0; i<N_TX_RING; i++) {
493*4882a593Smuzhiyun if (bp->tx_bufs[i] != NULL) {
494*4882a593Smuzhiyun dev_kfree_skb(bp->tx_bufs[i]);
495*4882a593Smuzhiyun bp->tx_bufs[i] = NULL;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
bmac_resume(struct macio_dev * mdev)503*4882a593Smuzhiyun static int bmac_resume(struct macio_dev *mdev)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct net_device* dev = macio_get_drvdata(mdev);
506*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* see if this is enough */
509*4882a593Smuzhiyun if (bp->opened)
510*4882a593Smuzhiyun bmac_reset_and_enable(dev);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun enable_irq(dev->irq);
513*4882a593Smuzhiyun enable_irq(bp->tx_dma_intr);
514*4882a593Smuzhiyun enable_irq(bp->rx_dma_intr);
515*4882a593Smuzhiyun netif_device_attach(dev);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun #endif /* CONFIG_PM */
520*4882a593Smuzhiyun
bmac_set_address(struct net_device * dev,void * addr)521*4882a593Smuzhiyun static int bmac_set_address(struct net_device *dev, void *addr)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
524*4882a593Smuzhiyun unsigned char *p = addr;
525*4882a593Smuzhiyun unsigned short *pWord16;
526*4882a593Smuzhiyun unsigned long flags;
527*4882a593Smuzhiyun int i;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun XXDEBUG(("bmac: enter set_address\n"));
530*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for (i = 0; i < 6; ++i) {
533*4882a593Smuzhiyun dev->dev_addr[i] = p[i];
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun /* load up the hardware address */
536*4882a593Smuzhiyun pWord16 = (unsigned short *)dev->dev_addr;
537*4882a593Smuzhiyun bmwrite(dev, MADD0, *pWord16++);
538*4882a593Smuzhiyun bmwrite(dev, MADD1, *pWord16++);
539*4882a593Smuzhiyun bmwrite(dev, MADD2, *pWord16);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
542*4882a593Smuzhiyun XXDEBUG(("bmac: exit set_address\n"));
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
bmac_set_timeout(struct net_device * dev)546*4882a593Smuzhiyun static inline void bmac_set_timeout(struct net_device *dev)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
549*4882a593Smuzhiyun unsigned long flags;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
552*4882a593Smuzhiyun if (bp->timeout_active)
553*4882a593Smuzhiyun del_timer(&bp->tx_timeout);
554*4882a593Smuzhiyun bp->tx_timeout.expires = jiffies + TX_TIMEOUT;
555*4882a593Smuzhiyun add_timer(&bp->tx_timeout);
556*4882a593Smuzhiyun bp->timeout_active = 1;
557*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static void
bmac_construct_xmt(struct sk_buff * skb,volatile struct dbdma_cmd * cp)561*4882a593Smuzhiyun bmac_construct_xmt(struct sk_buff *skb, volatile struct dbdma_cmd *cp)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun void *vaddr;
564*4882a593Smuzhiyun unsigned long baddr;
565*4882a593Smuzhiyun unsigned long len;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun len = skb->len;
568*4882a593Smuzhiyun vaddr = skb->data;
569*4882a593Smuzhiyun baddr = virt_to_bus(vaddr);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun dbdma_setcmd(cp, (OUTPUT_LAST | INTR_ALWAYS | WAIT_IFCLR), len, baddr, 0);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static void
bmac_construct_rxbuff(struct sk_buff * skb,volatile struct dbdma_cmd * cp)575*4882a593Smuzhiyun bmac_construct_rxbuff(struct sk_buff *skb, volatile struct dbdma_cmd *cp)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun unsigned char *addr = skb? skb->data: bmac_emergency_rxbuf;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun dbdma_setcmd(cp, (INPUT_LAST | INTR_ALWAYS), RX_BUFLEN,
580*4882a593Smuzhiyun virt_to_bus(addr), 0);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static void
bmac_init_tx_ring(struct bmac_data * bp)584*4882a593Smuzhiyun bmac_init_tx_ring(struct bmac_data *bp)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun memset((char *)bp->tx_cmds, 0, (N_TX_RING+1) * sizeof(struct dbdma_cmd));
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun bp->tx_empty = 0;
591*4882a593Smuzhiyun bp->tx_fill = 0;
592*4882a593Smuzhiyun bp->tx_fullup = 0;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* put a branch at the end of the tx command list */
595*4882a593Smuzhiyun dbdma_setcmd(&bp->tx_cmds[N_TX_RING],
596*4882a593Smuzhiyun (DBDMA_NOP | BR_ALWAYS), 0, 0, virt_to_bus(bp->tx_cmds));
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* reset tx dma */
599*4882a593Smuzhiyun dbdma_reset(td);
600*4882a593Smuzhiyun out_le32(&td->wait_sel, 0x00200020);
601*4882a593Smuzhiyun out_le32(&td->cmdptr, virt_to_bus(bp->tx_cmds));
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static int
bmac_init_rx_ring(struct net_device * dev)605*4882a593Smuzhiyun bmac_init_rx_ring(struct net_device *dev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
608*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
609*4882a593Smuzhiyun int i;
610*4882a593Smuzhiyun struct sk_buff *skb;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* initialize list of sk_buffs for receiving and set up recv dma */
613*4882a593Smuzhiyun memset((char *)bp->rx_cmds, 0,
614*4882a593Smuzhiyun (N_RX_RING + 1) * sizeof(struct dbdma_cmd));
615*4882a593Smuzhiyun for (i = 0; i < N_RX_RING; i++) {
616*4882a593Smuzhiyun if ((skb = bp->rx_bufs[i]) == NULL) {
617*4882a593Smuzhiyun bp->rx_bufs[i] = skb = netdev_alloc_skb(dev, RX_BUFLEN + 2);
618*4882a593Smuzhiyun if (skb != NULL)
619*4882a593Smuzhiyun skb_reserve(skb, 2);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun bmac_construct_rxbuff(skb, &bp->rx_cmds[i]);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun bp->rx_empty = 0;
625*4882a593Smuzhiyun bp->rx_fill = i;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /* Put a branch back to the beginning of the receive command list */
628*4882a593Smuzhiyun dbdma_setcmd(&bp->rx_cmds[N_RX_RING],
629*4882a593Smuzhiyun (DBDMA_NOP | BR_ALWAYS), 0, 0, virt_to_bus(bp->rx_cmds));
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* start rx dma */
632*4882a593Smuzhiyun dbdma_reset(rd);
633*4882a593Smuzhiyun out_le32(&rd->cmdptr, virt_to_bus(bp->rx_cmds));
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return 1;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun
bmac_transmit_packet(struct sk_buff * skb,struct net_device * dev)639*4882a593Smuzhiyun static int bmac_transmit_packet(struct sk_buff *skb, struct net_device *dev)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
642*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
643*4882a593Smuzhiyun int i;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* see if there's a free slot in the tx ring */
646*4882a593Smuzhiyun /* XXDEBUG(("bmac_xmit_start: empty=%d fill=%d\n", */
647*4882a593Smuzhiyun /* bp->tx_empty, bp->tx_fill)); */
648*4882a593Smuzhiyun i = bp->tx_fill + 1;
649*4882a593Smuzhiyun if (i >= N_TX_RING)
650*4882a593Smuzhiyun i = 0;
651*4882a593Smuzhiyun if (i == bp->tx_empty) {
652*4882a593Smuzhiyun netif_stop_queue(dev);
653*4882a593Smuzhiyun bp->tx_fullup = 1;
654*4882a593Smuzhiyun XXDEBUG(("bmac_transmit_packet: tx ring full\n"));
655*4882a593Smuzhiyun return -1; /* can't take it at the moment */
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun dbdma_setcmd(&bp->tx_cmds[i], DBDMA_STOP, 0, 0, 0);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun bmac_construct_xmt(skb, &bp->tx_cmds[bp->tx_fill]);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun bp->tx_bufs[bp->tx_fill] = skb;
663*4882a593Smuzhiyun bp->tx_fill = i;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun dev->stats.tx_bytes += skb->len;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun dbdma_continue(td);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static int rxintcount;
673*4882a593Smuzhiyun
bmac_rxdma_intr(int irq,void * dev_id)674*4882a593Smuzhiyun static irqreturn_t bmac_rxdma_intr(int irq, void *dev_id)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) dev_id;
677*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
678*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
679*4882a593Smuzhiyun volatile struct dbdma_cmd *cp;
680*4882a593Smuzhiyun int i, nb, stat;
681*4882a593Smuzhiyun struct sk_buff *skb;
682*4882a593Smuzhiyun unsigned int residual;
683*4882a593Smuzhiyun int last;
684*4882a593Smuzhiyun unsigned long flags;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (++rxintcount < 10) {
689*4882a593Smuzhiyun XXDEBUG(("bmac_rxdma_intr\n"));
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun last = -1;
693*4882a593Smuzhiyun i = bp->rx_empty;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun while (1) {
696*4882a593Smuzhiyun cp = &bp->rx_cmds[i];
697*4882a593Smuzhiyun stat = le16_to_cpu(cp->xfer_status);
698*4882a593Smuzhiyun residual = le16_to_cpu(cp->res_count);
699*4882a593Smuzhiyun if ((stat & ACTIVE) == 0)
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun nb = RX_BUFLEN - residual - 2;
702*4882a593Smuzhiyun if (nb < (ETHERMINPACKET - ETHERCRC)) {
703*4882a593Smuzhiyun skb = NULL;
704*4882a593Smuzhiyun dev->stats.rx_length_errors++;
705*4882a593Smuzhiyun dev->stats.rx_errors++;
706*4882a593Smuzhiyun } else {
707*4882a593Smuzhiyun skb = bp->rx_bufs[i];
708*4882a593Smuzhiyun bp->rx_bufs[i] = NULL;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun if (skb != NULL) {
711*4882a593Smuzhiyun nb -= ETHERCRC;
712*4882a593Smuzhiyun skb_put(skb, nb);
713*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
714*4882a593Smuzhiyun netif_rx(skb);
715*4882a593Smuzhiyun ++dev->stats.rx_packets;
716*4882a593Smuzhiyun dev->stats.rx_bytes += nb;
717*4882a593Smuzhiyun } else {
718*4882a593Smuzhiyun ++dev->stats.rx_dropped;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun if ((skb = bp->rx_bufs[i]) == NULL) {
721*4882a593Smuzhiyun bp->rx_bufs[i] = skb = netdev_alloc_skb(dev, RX_BUFLEN + 2);
722*4882a593Smuzhiyun if (skb != NULL)
723*4882a593Smuzhiyun skb_reserve(bp->rx_bufs[i], 2);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun bmac_construct_rxbuff(skb, &bp->rx_cmds[i]);
726*4882a593Smuzhiyun cp->res_count = cpu_to_le16(0);
727*4882a593Smuzhiyun cp->xfer_status = cpu_to_le16(0);
728*4882a593Smuzhiyun last = i;
729*4882a593Smuzhiyun if (++i >= N_RX_RING) i = 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (last != -1) {
733*4882a593Smuzhiyun bp->rx_fill = last;
734*4882a593Smuzhiyun bp->rx_empty = i;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun dbdma_continue(rd);
738*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (rxintcount < 10) {
741*4882a593Smuzhiyun XXDEBUG(("bmac_rxdma_intr done\n"));
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun return IRQ_HANDLED;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static int txintcount;
747*4882a593Smuzhiyun
bmac_txdma_intr(int irq,void * dev_id)748*4882a593Smuzhiyun static irqreturn_t bmac_txdma_intr(int irq, void *dev_id)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) dev_id;
751*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
752*4882a593Smuzhiyun volatile struct dbdma_cmd *cp;
753*4882a593Smuzhiyun int stat;
754*4882a593Smuzhiyun unsigned long flags;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (txintcount++ < 10) {
759*4882a593Smuzhiyun XXDEBUG(("bmac_txdma_intr\n"));
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* del_timer(&bp->tx_timeout); */
763*4882a593Smuzhiyun /* bp->timeout_active = 0; */
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun while (1) {
766*4882a593Smuzhiyun cp = &bp->tx_cmds[bp->tx_empty];
767*4882a593Smuzhiyun stat = le16_to_cpu(cp->xfer_status);
768*4882a593Smuzhiyun if (txintcount < 10) {
769*4882a593Smuzhiyun XXDEBUG(("bmac_txdma_xfer_stat=%#0x\n", stat));
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun if (!(stat & ACTIVE)) {
772*4882a593Smuzhiyun /*
773*4882a593Smuzhiyun * status field might not have been filled by DBDMA
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun if (cp == bus_to_virt(in_le32(&bp->tx_dma->cmdptr)))
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (bp->tx_bufs[bp->tx_empty]) {
780*4882a593Smuzhiyun ++dev->stats.tx_packets;
781*4882a593Smuzhiyun dev_consume_skb_irq(bp->tx_bufs[bp->tx_empty]);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun bp->tx_bufs[bp->tx_empty] = NULL;
784*4882a593Smuzhiyun bp->tx_fullup = 0;
785*4882a593Smuzhiyun netif_wake_queue(dev);
786*4882a593Smuzhiyun if (++bp->tx_empty >= N_TX_RING)
787*4882a593Smuzhiyun bp->tx_empty = 0;
788*4882a593Smuzhiyun if (bp->tx_empty == bp->tx_fill)
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (txintcount < 10) {
795*4882a593Smuzhiyun XXDEBUG(("bmac_txdma_intr done->bmac_start\n"));
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun bmac_start(dev);
799*4882a593Smuzhiyun return IRQ_HANDLED;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun #ifndef SUNHME_MULTICAST
803*4882a593Smuzhiyun /* Real fast bit-reversal algorithm, 6-bit values */
804*4882a593Smuzhiyun static int reverse6[64] = {
805*4882a593Smuzhiyun 0x0,0x20,0x10,0x30,0x8,0x28,0x18,0x38,
806*4882a593Smuzhiyun 0x4,0x24,0x14,0x34,0xc,0x2c,0x1c,0x3c,
807*4882a593Smuzhiyun 0x2,0x22,0x12,0x32,0xa,0x2a,0x1a,0x3a,
808*4882a593Smuzhiyun 0x6,0x26,0x16,0x36,0xe,0x2e,0x1e,0x3e,
809*4882a593Smuzhiyun 0x1,0x21,0x11,0x31,0x9,0x29,0x19,0x39,
810*4882a593Smuzhiyun 0x5,0x25,0x15,0x35,0xd,0x2d,0x1d,0x3d,
811*4882a593Smuzhiyun 0x3,0x23,0x13,0x33,0xb,0x2b,0x1b,0x3b,
812*4882a593Smuzhiyun 0x7,0x27,0x17,0x37,0xf,0x2f,0x1f,0x3f
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun static unsigned int
crc416(unsigned int curval,unsigned short nxtval)816*4882a593Smuzhiyun crc416(unsigned int curval, unsigned short nxtval)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun unsigned int counter, cur = curval, next = nxtval;
819*4882a593Smuzhiyun int high_crc_set, low_data_set;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Swap bytes */
822*4882a593Smuzhiyun next = ((next & 0x00FF) << 8) | (next >> 8);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* Compute bit-by-bit */
825*4882a593Smuzhiyun for (counter = 0; counter < 16; ++counter) {
826*4882a593Smuzhiyun /* is high CRC bit set? */
827*4882a593Smuzhiyun if ((cur & 0x80000000) == 0) high_crc_set = 0;
828*4882a593Smuzhiyun else high_crc_set = 1;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun cur = cur << 1;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if ((next & 0x0001) == 0) low_data_set = 0;
833*4882a593Smuzhiyun else low_data_set = 1;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun next = next >> 1;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* do the XOR */
838*4882a593Smuzhiyun if (high_crc_set ^ low_data_set) cur = cur ^ CRC32_POLY_BE;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun return cur;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static unsigned int
bmac_crc(unsigned short * address)844*4882a593Smuzhiyun bmac_crc(unsigned short *address)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun unsigned int newcrc;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun XXDEBUG(("bmac_crc: addr=%#04x, %#04x, %#04x\n", *address, address[1], address[2]));
849*4882a593Smuzhiyun newcrc = crc416(0xffffffff, *address); /* address bits 47 - 32 */
850*4882a593Smuzhiyun newcrc = crc416(newcrc, address[1]); /* address bits 31 - 16 */
851*4882a593Smuzhiyun newcrc = crc416(newcrc, address[2]); /* address bits 15 - 0 */
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return(newcrc);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /*
857*4882a593Smuzhiyun * Add requested mcast addr to BMac's hash table filter.
858*4882a593Smuzhiyun *
859*4882a593Smuzhiyun */
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static void
bmac_addhash(struct bmac_data * bp,unsigned char * addr)862*4882a593Smuzhiyun bmac_addhash(struct bmac_data *bp, unsigned char *addr)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun unsigned int crc;
865*4882a593Smuzhiyun unsigned short mask;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (!(*addr)) return;
868*4882a593Smuzhiyun crc = bmac_crc((unsigned short *)addr) & 0x3f; /* Big-endian alert! */
869*4882a593Smuzhiyun crc = reverse6[crc]; /* Hyperfast bit-reversing algorithm */
870*4882a593Smuzhiyun if (bp->hash_use_count[crc]++) return; /* This bit is already set */
871*4882a593Smuzhiyun mask = crc % 16;
872*4882a593Smuzhiyun mask = (unsigned char)1 << mask;
873*4882a593Smuzhiyun bp->hash_use_count[crc/16] |= mask;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static void
bmac_removehash(struct bmac_data * bp,unsigned char * addr)877*4882a593Smuzhiyun bmac_removehash(struct bmac_data *bp, unsigned char *addr)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun unsigned int crc;
880*4882a593Smuzhiyun unsigned char mask;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* Now, delete the address from the filter copy, as indicated */
883*4882a593Smuzhiyun crc = bmac_crc((unsigned short *)addr) & 0x3f; /* Big-endian alert! */
884*4882a593Smuzhiyun crc = reverse6[crc]; /* Hyperfast bit-reversing algorithm */
885*4882a593Smuzhiyun if (bp->hash_use_count[crc] == 0) return; /* That bit wasn't in use! */
886*4882a593Smuzhiyun if (--bp->hash_use_count[crc]) return; /* That bit is still in use */
887*4882a593Smuzhiyun mask = crc % 16;
888*4882a593Smuzhiyun mask = ((unsigned char)1 << mask) ^ 0xffff; /* To turn off bit */
889*4882a593Smuzhiyun bp->hash_table_mask[crc/16] &= mask;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /*
893*4882a593Smuzhiyun * Sync the adapter with the software copy of the multicast mask
894*4882a593Smuzhiyun * (logical address filter).
895*4882a593Smuzhiyun */
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static void
bmac_rx_off(struct net_device * dev)898*4882a593Smuzhiyun bmac_rx_off(struct net_device *dev)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun unsigned short rx_cfg;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
903*4882a593Smuzhiyun rx_cfg &= ~RxMACEnable;
904*4882a593Smuzhiyun bmwrite(dev, RXCFG, rx_cfg);
905*4882a593Smuzhiyun do {
906*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
907*4882a593Smuzhiyun } while (rx_cfg & RxMACEnable);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun unsigned short
bmac_rx_on(struct net_device * dev,int hash_enable,int promisc_enable)911*4882a593Smuzhiyun bmac_rx_on(struct net_device *dev, int hash_enable, int promisc_enable)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun unsigned short rx_cfg;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
916*4882a593Smuzhiyun rx_cfg |= RxMACEnable;
917*4882a593Smuzhiyun if (hash_enable) rx_cfg |= RxHashFilterEnable;
918*4882a593Smuzhiyun else rx_cfg &= ~RxHashFilterEnable;
919*4882a593Smuzhiyun if (promisc_enable) rx_cfg |= RxPromiscEnable;
920*4882a593Smuzhiyun else rx_cfg &= ~RxPromiscEnable;
921*4882a593Smuzhiyun bmwrite(dev, RXRST, RxResetValue);
922*4882a593Smuzhiyun bmwrite(dev, RXFIFOCSR, 0); /* first disable rxFIFO */
923*4882a593Smuzhiyun bmwrite(dev, RXFIFOCSR, RxFIFOEnable );
924*4882a593Smuzhiyun bmwrite(dev, RXCFG, rx_cfg );
925*4882a593Smuzhiyun return rx_cfg;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun static void
bmac_update_hash_table_mask(struct net_device * dev,struct bmac_data * bp)929*4882a593Smuzhiyun bmac_update_hash_table_mask(struct net_device *dev, struct bmac_data *bp)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun bmwrite(dev, BHASH3, bp->hash_table_mask[0]); /* bits 15 - 0 */
932*4882a593Smuzhiyun bmwrite(dev, BHASH2, bp->hash_table_mask[1]); /* bits 31 - 16 */
933*4882a593Smuzhiyun bmwrite(dev, BHASH1, bp->hash_table_mask[2]); /* bits 47 - 32 */
934*4882a593Smuzhiyun bmwrite(dev, BHASH0, bp->hash_table_mask[3]); /* bits 63 - 48 */
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun #if 0
938*4882a593Smuzhiyun static void
939*4882a593Smuzhiyun bmac_add_multi(struct net_device *dev,
940*4882a593Smuzhiyun struct bmac_data *bp, unsigned char *addr)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun /* XXDEBUG(("bmac: enter bmac_add_multi\n")); */
943*4882a593Smuzhiyun bmac_addhash(bp, addr);
944*4882a593Smuzhiyun bmac_rx_off(dev);
945*4882a593Smuzhiyun bmac_update_hash_table_mask(dev, bp);
946*4882a593Smuzhiyun bmac_rx_on(dev, 1, (dev->flags & IFF_PROMISC)? 1 : 0);
947*4882a593Smuzhiyun /* XXDEBUG(("bmac: exit bmac_add_multi\n")); */
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun static void
951*4882a593Smuzhiyun bmac_remove_multi(struct net_device *dev,
952*4882a593Smuzhiyun struct bmac_data *bp, unsigned char *addr)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun bmac_removehash(bp, addr);
955*4882a593Smuzhiyun bmac_rx_off(dev);
956*4882a593Smuzhiyun bmac_update_hash_table_mask(dev, bp);
957*4882a593Smuzhiyun bmac_rx_on(dev, 1, (dev->flags & IFF_PROMISC)? 1 : 0);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun #endif
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor.
962*4882a593Smuzhiyun num_addrs == -1 Promiscuous mode, receive all packets
963*4882a593Smuzhiyun num_addrs == 0 Normal mode, clear multicast list
964*4882a593Smuzhiyun num_addrs > 0 Multicast mode, receive normal and MC packets, and do
965*4882a593Smuzhiyun best-effort filtering.
966*4882a593Smuzhiyun */
bmac_set_multicast(struct net_device * dev)967*4882a593Smuzhiyun static void bmac_set_multicast(struct net_device *dev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct netdev_hw_addr *ha;
970*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
971*4882a593Smuzhiyun int num_addrs = netdev_mc_count(dev);
972*4882a593Smuzhiyun unsigned short rx_cfg;
973*4882a593Smuzhiyun int i;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (bp->sleeping)
976*4882a593Smuzhiyun return;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun XXDEBUG(("bmac: enter bmac_set_multicast, n_addrs=%d\n", num_addrs));
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 64)) {
981*4882a593Smuzhiyun for (i=0; i<4; i++) bp->hash_table_mask[i] = 0xffff;
982*4882a593Smuzhiyun bmac_update_hash_table_mask(dev, bp);
983*4882a593Smuzhiyun rx_cfg = bmac_rx_on(dev, 1, 0);
984*4882a593Smuzhiyun XXDEBUG(("bmac: all multi, rx_cfg=%#08x\n"));
985*4882a593Smuzhiyun } else if ((dev->flags & IFF_PROMISC) || (num_addrs < 0)) {
986*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
987*4882a593Smuzhiyun rx_cfg |= RxPromiscEnable;
988*4882a593Smuzhiyun bmwrite(dev, RXCFG, rx_cfg);
989*4882a593Smuzhiyun rx_cfg = bmac_rx_on(dev, 0, 1);
990*4882a593Smuzhiyun XXDEBUG(("bmac: promisc mode enabled, rx_cfg=%#08x\n", rx_cfg));
991*4882a593Smuzhiyun } else {
992*4882a593Smuzhiyun for (i=0; i<4; i++) bp->hash_table_mask[i] = 0;
993*4882a593Smuzhiyun for (i=0; i<64; i++) bp->hash_use_count[i] = 0;
994*4882a593Smuzhiyun if (num_addrs == 0) {
995*4882a593Smuzhiyun rx_cfg = bmac_rx_on(dev, 0, 0);
996*4882a593Smuzhiyun XXDEBUG(("bmac: multi disabled, rx_cfg=%#08x\n", rx_cfg));
997*4882a593Smuzhiyun } else {
998*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev)
999*4882a593Smuzhiyun bmac_addhash(bp, ha->addr);
1000*4882a593Smuzhiyun bmac_update_hash_table_mask(dev, bp);
1001*4882a593Smuzhiyun rx_cfg = bmac_rx_on(dev, 1, 0);
1002*4882a593Smuzhiyun XXDEBUG(("bmac: multi enabled, rx_cfg=%#08x\n", rx_cfg));
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun /* XXDEBUG(("bmac: exit bmac_set_multicast\n")); */
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun #else /* ifdef SUNHME_MULTICAST */
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* The version of set_multicast below was lifted from sunhme.c */
1010*4882a593Smuzhiyun
bmac_set_multicast(struct net_device * dev)1011*4882a593Smuzhiyun static void bmac_set_multicast(struct net_device *dev)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1014*4882a593Smuzhiyun unsigned short rx_cfg;
1015*4882a593Smuzhiyun u32 crc;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 64)) {
1018*4882a593Smuzhiyun bmwrite(dev, BHASH0, 0xffff);
1019*4882a593Smuzhiyun bmwrite(dev, BHASH1, 0xffff);
1020*4882a593Smuzhiyun bmwrite(dev, BHASH2, 0xffff);
1021*4882a593Smuzhiyun bmwrite(dev, BHASH3, 0xffff);
1022*4882a593Smuzhiyun } else if(dev->flags & IFF_PROMISC) {
1023*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
1024*4882a593Smuzhiyun rx_cfg |= RxPromiscEnable;
1025*4882a593Smuzhiyun bmwrite(dev, RXCFG, rx_cfg);
1026*4882a593Smuzhiyun } else {
1027*4882a593Smuzhiyun u16 hash_table[4] = { 0 };
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun rx_cfg = bmread(dev, RXCFG);
1030*4882a593Smuzhiyun rx_cfg &= ~RxPromiscEnable;
1031*4882a593Smuzhiyun bmwrite(dev, RXCFG, rx_cfg);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1034*4882a593Smuzhiyun crc = ether_crc_le(6, ha->addr);
1035*4882a593Smuzhiyun crc >>= 26;
1036*4882a593Smuzhiyun hash_table[crc >> 4] |= 1 << (crc & 0xf);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun bmwrite(dev, BHASH0, hash_table[0]);
1039*4882a593Smuzhiyun bmwrite(dev, BHASH1, hash_table[1]);
1040*4882a593Smuzhiyun bmwrite(dev, BHASH2, hash_table[2]);
1041*4882a593Smuzhiyun bmwrite(dev, BHASH3, hash_table[3]);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun #endif /* SUNHME_MULTICAST */
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static int miscintcount;
1047*4882a593Smuzhiyun
bmac_misc_intr(int irq,void * dev_id)1048*4882a593Smuzhiyun static irqreturn_t bmac_misc_intr(int irq, void *dev_id)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) dev_id;
1051*4882a593Smuzhiyun unsigned int status = bmread(dev, STATUS);
1052*4882a593Smuzhiyun if (miscintcount++ < 10) {
1053*4882a593Smuzhiyun XXDEBUG(("bmac_misc_intr\n"));
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun /* XXDEBUG(("bmac_misc_intr, status=%#08x\n", status)); */
1056*4882a593Smuzhiyun /* bmac_txdma_intr_inner(irq, dev_id); */
1057*4882a593Smuzhiyun /* if (status & FrameReceived) dev->stats.rx_dropped++; */
1058*4882a593Smuzhiyun if (status & RxErrorMask) dev->stats.rx_errors++;
1059*4882a593Smuzhiyun if (status & RxCRCCntExp) dev->stats.rx_crc_errors++;
1060*4882a593Smuzhiyun if (status & RxLenCntExp) dev->stats.rx_length_errors++;
1061*4882a593Smuzhiyun if (status & RxOverFlow) dev->stats.rx_over_errors++;
1062*4882a593Smuzhiyun if (status & RxAlignCntExp) dev->stats.rx_frame_errors++;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* if (status & FrameSent) dev->stats.tx_dropped++; */
1065*4882a593Smuzhiyun if (status & TxErrorMask) dev->stats.tx_errors++;
1066*4882a593Smuzhiyun if (status & TxUnderrun) dev->stats.tx_fifo_errors++;
1067*4882a593Smuzhiyun if (status & TxNormalCollExp) dev->stats.collisions++;
1068*4882a593Smuzhiyun return IRQ_HANDLED;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /*
1072*4882a593Smuzhiyun * Procedure for reading EEPROM
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun #define SROMAddressLength 5
1075*4882a593Smuzhiyun #define DataInOn 0x0008
1076*4882a593Smuzhiyun #define DataInOff 0x0000
1077*4882a593Smuzhiyun #define Clk 0x0002
1078*4882a593Smuzhiyun #define ChipSelect 0x0001
1079*4882a593Smuzhiyun #define SDIShiftCount 3
1080*4882a593Smuzhiyun #define SD0ShiftCount 2
1081*4882a593Smuzhiyun #define DelayValue 1000 /* number of microseconds */
1082*4882a593Smuzhiyun #define SROMStartOffset 10 /* this is in words */
1083*4882a593Smuzhiyun #define SROMReadCount 3 /* number of words to read from SROM */
1084*4882a593Smuzhiyun #define SROMAddressBits 6
1085*4882a593Smuzhiyun #define EnetAddressOffset 20
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static unsigned char
bmac_clock_out_bit(struct net_device * dev)1088*4882a593Smuzhiyun bmac_clock_out_bit(struct net_device *dev)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun unsigned short data;
1091*4882a593Smuzhiyun unsigned short val;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun bmwrite(dev, SROMCSR, ChipSelect | Clk);
1094*4882a593Smuzhiyun udelay(DelayValue);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun data = bmread(dev, SROMCSR);
1097*4882a593Smuzhiyun udelay(DelayValue);
1098*4882a593Smuzhiyun val = (data >> SD0ShiftCount) & 1;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun bmwrite(dev, SROMCSR, ChipSelect);
1101*4882a593Smuzhiyun udelay(DelayValue);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun return val;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun static void
bmac_clock_in_bit(struct net_device * dev,unsigned int val)1107*4882a593Smuzhiyun bmac_clock_in_bit(struct net_device *dev, unsigned int val)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun unsigned short data;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (val != 0 && val != 1) return;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun data = (val << SDIShiftCount);
1114*4882a593Smuzhiyun bmwrite(dev, SROMCSR, data | ChipSelect );
1115*4882a593Smuzhiyun udelay(DelayValue);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun bmwrite(dev, SROMCSR, data | ChipSelect | Clk );
1118*4882a593Smuzhiyun udelay(DelayValue);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun bmwrite(dev, SROMCSR, data | ChipSelect);
1121*4882a593Smuzhiyun udelay(DelayValue);
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static void
reset_and_select_srom(struct net_device * dev)1125*4882a593Smuzhiyun reset_and_select_srom(struct net_device *dev)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun /* first reset */
1128*4882a593Smuzhiyun bmwrite(dev, SROMCSR, 0);
1129*4882a593Smuzhiyun udelay(DelayValue);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* send it the read command (110) */
1132*4882a593Smuzhiyun bmac_clock_in_bit(dev, 1);
1133*4882a593Smuzhiyun bmac_clock_in_bit(dev, 1);
1134*4882a593Smuzhiyun bmac_clock_in_bit(dev, 0);
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static unsigned short
read_srom(struct net_device * dev,unsigned int addr,unsigned int addr_len)1138*4882a593Smuzhiyun read_srom(struct net_device *dev, unsigned int addr, unsigned int addr_len)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun unsigned short data, val;
1141*4882a593Smuzhiyun int i;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* send out the address we want to read from */
1144*4882a593Smuzhiyun for (i = 0; i < addr_len; i++) {
1145*4882a593Smuzhiyun val = addr >> (addr_len-i-1);
1146*4882a593Smuzhiyun bmac_clock_in_bit(dev, val & 1);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Now read in the 16-bit data */
1150*4882a593Smuzhiyun data = 0;
1151*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
1152*4882a593Smuzhiyun val = bmac_clock_out_bit(dev);
1153*4882a593Smuzhiyun data <<= 1;
1154*4882a593Smuzhiyun data |= val;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun bmwrite(dev, SROMCSR, 0);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun return data;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /*
1162*4882a593Smuzhiyun * It looks like Cogent and SMC use different methods for calculating
1163*4882a593Smuzhiyun * checksums. What a pain..
1164*4882a593Smuzhiyun */
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun static int
bmac_verify_checksum(struct net_device * dev)1167*4882a593Smuzhiyun bmac_verify_checksum(struct net_device *dev)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun unsigned short data, storedCS;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun reset_and_select_srom(dev);
1172*4882a593Smuzhiyun data = read_srom(dev, 3, SROMAddressBits);
1173*4882a593Smuzhiyun storedCS = ((data >> 8) & 0x0ff) | ((data << 8) & 0xff00);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun return 0;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static void
bmac_get_station_address(struct net_device * dev,unsigned char * ea)1180*4882a593Smuzhiyun bmac_get_station_address(struct net_device *dev, unsigned char *ea)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun int i;
1183*4882a593Smuzhiyun unsigned short data;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun reset_and_select_srom(dev);
1188*4882a593Smuzhiyun data = read_srom(dev, i + EnetAddressOffset/2, SROMAddressBits);
1189*4882a593Smuzhiyun ea[2*i] = bitrev8(data & 0x0ff);
1190*4882a593Smuzhiyun ea[2*i+1] = bitrev8((data >> 8) & 0x0ff);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
bmac_reset_and_enable(struct net_device * dev)1194*4882a593Smuzhiyun static void bmac_reset_and_enable(struct net_device *dev)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1197*4882a593Smuzhiyun unsigned long flags;
1198*4882a593Smuzhiyun struct sk_buff *skb;
1199*4882a593Smuzhiyun unsigned char *data;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
1202*4882a593Smuzhiyun bmac_enable_and_reset_chip(dev);
1203*4882a593Smuzhiyun bmac_init_tx_ring(bp);
1204*4882a593Smuzhiyun bmac_init_rx_ring(dev);
1205*4882a593Smuzhiyun bmac_init_chip(dev);
1206*4882a593Smuzhiyun bmac_start_chip(dev);
1207*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, EnableNormal);
1208*4882a593Smuzhiyun bp->sleeping = 0;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /*
1211*4882a593Smuzhiyun * It seems that the bmac can't receive until it's transmitted
1212*4882a593Smuzhiyun * a packet. So we give it a dummy packet to transmit.
1213*4882a593Smuzhiyun */
1214*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, ETHERMINPACKET);
1215*4882a593Smuzhiyun if (skb != NULL) {
1216*4882a593Smuzhiyun data = skb_put_zero(skb, ETHERMINPACKET);
1217*4882a593Smuzhiyun memcpy(data, dev->dev_addr, ETH_ALEN);
1218*4882a593Smuzhiyun memcpy(data + ETH_ALEN, dev->dev_addr, ETH_ALEN);
1219*4882a593Smuzhiyun bmac_transmit_packet(skb, dev);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun static const struct ethtool_ops bmac_ethtool_ops = {
1225*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun static const struct net_device_ops bmac_netdev_ops = {
1229*4882a593Smuzhiyun .ndo_open = bmac_open,
1230*4882a593Smuzhiyun .ndo_stop = bmac_close,
1231*4882a593Smuzhiyun .ndo_start_xmit = bmac_output,
1232*4882a593Smuzhiyun .ndo_set_rx_mode = bmac_set_multicast,
1233*4882a593Smuzhiyun .ndo_set_mac_address = bmac_set_address,
1234*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1235*4882a593Smuzhiyun };
1236*4882a593Smuzhiyun
bmac_probe(struct macio_dev * mdev,const struct of_device_id * match)1237*4882a593Smuzhiyun static int bmac_probe(struct macio_dev *mdev, const struct of_device_id *match)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun int j, rev, ret;
1240*4882a593Smuzhiyun struct bmac_data *bp;
1241*4882a593Smuzhiyun const unsigned char *prop_addr;
1242*4882a593Smuzhiyun unsigned char addr[6];
1243*4882a593Smuzhiyun struct net_device *dev;
1244*4882a593Smuzhiyun int is_bmac_plus = ((int)match->data) != 0;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if (macio_resource_count(mdev) != 3 || macio_irq_count(mdev) != 3) {
1247*4882a593Smuzhiyun printk(KERN_ERR "BMAC: can't use, need 3 addrs and 3 intrs\n");
1248*4882a593Smuzhiyun return -ENODEV;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun prop_addr = of_get_property(macio_get_of_node(mdev),
1251*4882a593Smuzhiyun "mac-address", NULL);
1252*4882a593Smuzhiyun if (prop_addr == NULL) {
1253*4882a593Smuzhiyun prop_addr = of_get_property(macio_get_of_node(mdev),
1254*4882a593Smuzhiyun "local-mac-address", NULL);
1255*4882a593Smuzhiyun if (prop_addr == NULL) {
1256*4882a593Smuzhiyun printk(KERN_ERR "BMAC: Can't get mac-address\n");
1257*4882a593Smuzhiyun return -ENODEV;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun memcpy(addr, prop_addr, sizeof(addr));
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun dev = alloc_etherdev(PRIV_BYTES);
1263*4882a593Smuzhiyun if (!dev)
1264*4882a593Smuzhiyun return -ENOMEM;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun bp = netdev_priv(dev);
1267*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &mdev->ofdev.dev);
1268*4882a593Smuzhiyun macio_set_drvdata(mdev, dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun bp->mdev = mdev;
1271*4882a593Smuzhiyun spin_lock_init(&bp->lock);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (macio_request_resources(mdev, "bmac")) {
1274*4882a593Smuzhiyun printk(KERN_ERR "BMAC: can't request IO resource !\n");
1275*4882a593Smuzhiyun goto out_free;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun dev->base_addr = (unsigned long)
1279*4882a593Smuzhiyun ioremap(macio_resource_start(mdev, 0), macio_resource_len(mdev, 0));
1280*4882a593Smuzhiyun if (dev->base_addr == 0)
1281*4882a593Smuzhiyun goto out_release;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun dev->irq = macio_irq(mdev, 0);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun bmac_enable_and_reset_chip(dev);
1286*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, DisableAll);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun rev = addr[0] == 0 && addr[1] == 0xA0;
1289*4882a593Smuzhiyun for (j = 0; j < 6; ++j)
1290*4882a593Smuzhiyun dev->dev_addr[j] = rev ? bitrev8(addr[j]): addr[j];
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /* Enable chip without interrupts for now */
1293*4882a593Smuzhiyun bmac_enable_and_reset_chip(dev);
1294*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, DisableAll);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun dev->netdev_ops = &bmac_netdev_ops;
1297*4882a593Smuzhiyun dev->ethtool_ops = &bmac_ethtool_ops;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun bmac_get_station_address(dev, addr);
1300*4882a593Smuzhiyun if (bmac_verify_checksum(dev) != 0)
1301*4882a593Smuzhiyun goto err_out_iounmap;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun bp->is_bmac_plus = is_bmac_plus;
1304*4882a593Smuzhiyun bp->tx_dma = ioremap(macio_resource_start(mdev, 1), macio_resource_len(mdev, 1));
1305*4882a593Smuzhiyun if (!bp->tx_dma)
1306*4882a593Smuzhiyun goto err_out_iounmap;
1307*4882a593Smuzhiyun bp->tx_dma_intr = macio_irq(mdev, 1);
1308*4882a593Smuzhiyun bp->rx_dma = ioremap(macio_resource_start(mdev, 2), macio_resource_len(mdev, 2));
1309*4882a593Smuzhiyun if (!bp->rx_dma)
1310*4882a593Smuzhiyun goto err_out_iounmap_tx;
1311*4882a593Smuzhiyun bp->rx_dma_intr = macio_irq(mdev, 2);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun bp->tx_cmds = (volatile struct dbdma_cmd *) DBDMA_ALIGN(bp + 1);
1314*4882a593Smuzhiyun bp->rx_cmds = bp->tx_cmds + N_TX_RING + 1;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun bp->queue = (struct sk_buff_head *)(bp->rx_cmds + N_RX_RING + 1);
1317*4882a593Smuzhiyun skb_queue_head_init(bp->queue);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun timer_setup(&bp->tx_timeout, bmac_tx_timeout, 0);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun ret = request_irq(dev->irq, bmac_misc_intr, 0, "BMAC-misc", dev);
1322*4882a593Smuzhiyun if (ret) {
1323*4882a593Smuzhiyun printk(KERN_ERR "BMAC: can't get irq %d\n", dev->irq);
1324*4882a593Smuzhiyun goto err_out_iounmap_rx;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun ret = request_irq(bp->tx_dma_intr, bmac_txdma_intr, 0, "BMAC-txdma", dev);
1327*4882a593Smuzhiyun if (ret) {
1328*4882a593Smuzhiyun printk(KERN_ERR "BMAC: can't get irq %d\n", bp->tx_dma_intr);
1329*4882a593Smuzhiyun goto err_out_irq0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun ret = request_irq(bp->rx_dma_intr, bmac_rxdma_intr, 0, "BMAC-rxdma", dev);
1332*4882a593Smuzhiyun if (ret) {
1333*4882a593Smuzhiyun printk(KERN_ERR "BMAC: can't get irq %d\n", bp->rx_dma_intr);
1334*4882a593Smuzhiyun goto err_out_irq1;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* Mask chip interrupts and disable chip, will be
1338*4882a593Smuzhiyun * re-enabled on open()
1339*4882a593Smuzhiyun */
1340*4882a593Smuzhiyun disable_irq(dev->irq);
1341*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun if (register_netdev(dev) != 0) {
1344*4882a593Smuzhiyun printk(KERN_ERR "BMAC: Ethernet registration failed\n");
1345*4882a593Smuzhiyun goto err_out_irq2;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun printk(KERN_INFO "%s: BMAC%s at %pM",
1349*4882a593Smuzhiyun dev->name, (is_bmac_plus ? "+" : ""), dev->dev_addr);
1350*4882a593Smuzhiyun XXDEBUG((", base_addr=%#0lx", dev->base_addr));
1351*4882a593Smuzhiyun printk("\n");
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun return 0;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun err_out_irq2:
1356*4882a593Smuzhiyun free_irq(bp->rx_dma_intr, dev);
1357*4882a593Smuzhiyun err_out_irq1:
1358*4882a593Smuzhiyun free_irq(bp->tx_dma_intr, dev);
1359*4882a593Smuzhiyun err_out_irq0:
1360*4882a593Smuzhiyun free_irq(dev->irq, dev);
1361*4882a593Smuzhiyun err_out_iounmap_rx:
1362*4882a593Smuzhiyun iounmap(bp->rx_dma);
1363*4882a593Smuzhiyun err_out_iounmap_tx:
1364*4882a593Smuzhiyun iounmap(bp->tx_dma);
1365*4882a593Smuzhiyun err_out_iounmap:
1366*4882a593Smuzhiyun iounmap((void __iomem *)dev->base_addr);
1367*4882a593Smuzhiyun out_release:
1368*4882a593Smuzhiyun macio_release_resources(mdev);
1369*4882a593Smuzhiyun out_free:
1370*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
1371*4882a593Smuzhiyun free_netdev(dev);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun return -ENODEV;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
bmac_open(struct net_device * dev)1376*4882a593Smuzhiyun static int bmac_open(struct net_device *dev)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1379*4882a593Smuzhiyun /* XXDEBUG(("bmac: enter open\n")); */
1380*4882a593Smuzhiyun /* reset the chip */
1381*4882a593Smuzhiyun bp->opened = 1;
1382*4882a593Smuzhiyun bmac_reset_and_enable(dev);
1383*4882a593Smuzhiyun enable_irq(dev->irq);
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
bmac_close(struct net_device * dev)1387*4882a593Smuzhiyun static int bmac_close(struct net_device *dev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1390*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
1391*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
1392*4882a593Smuzhiyun unsigned short config;
1393*4882a593Smuzhiyun int i;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun bp->sleeping = 1;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* disable rx and tx */
1398*4882a593Smuzhiyun config = bmread(dev, RXCFG);
1399*4882a593Smuzhiyun bmwrite(dev, RXCFG, (config & ~RxMACEnable));
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun config = bmread(dev, TXCFG);
1402*4882a593Smuzhiyun bmwrite(dev, TXCFG, (config & ~TxMACEnable));
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun bmwrite(dev, INTDISABLE, DisableAll); /* disable all intrs */
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* disable rx and tx dma */
1407*4882a593Smuzhiyun rd->control = cpu_to_le32(DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
1408*4882a593Smuzhiyun td->control = cpu_to_le32(DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* free some skb's */
1411*4882a593Smuzhiyun XXDEBUG(("bmac: free rx bufs\n"));
1412*4882a593Smuzhiyun for (i=0; i<N_RX_RING; i++) {
1413*4882a593Smuzhiyun if (bp->rx_bufs[i] != NULL) {
1414*4882a593Smuzhiyun dev_kfree_skb(bp->rx_bufs[i]);
1415*4882a593Smuzhiyun bp->rx_bufs[i] = NULL;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun XXDEBUG(("bmac: free tx bufs\n"));
1419*4882a593Smuzhiyun for (i = 0; i<N_TX_RING; i++) {
1420*4882a593Smuzhiyun if (bp->tx_bufs[i] != NULL) {
1421*4882a593Smuzhiyun dev_kfree_skb(bp->tx_bufs[i]);
1422*4882a593Smuzhiyun bp->tx_bufs[i] = NULL;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun XXDEBUG(("bmac: all bufs freed\n"));
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun bp->opened = 0;
1428*4882a593Smuzhiyun disable_irq(dev->irq);
1429*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun return 0;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun static void
bmac_start(struct net_device * dev)1435*4882a593Smuzhiyun bmac_start(struct net_device *dev)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1438*4882a593Smuzhiyun int i;
1439*4882a593Smuzhiyun struct sk_buff *skb;
1440*4882a593Smuzhiyun unsigned long flags;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (bp->sleeping)
1443*4882a593Smuzhiyun return;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
1446*4882a593Smuzhiyun while (1) {
1447*4882a593Smuzhiyun i = bp->tx_fill + 1;
1448*4882a593Smuzhiyun if (i >= N_TX_RING)
1449*4882a593Smuzhiyun i = 0;
1450*4882a593Smuzhiyun if (i == bp->tx_empty)
1451*4882a593Smuzhiyun break;
1452*4882a593Smuzhiyun skb = skb_dequeue(bp->queue);
1453*4882a593Smuzhiyun if (skb == NULL)
1454*4882a593Smuzhiyun break;
1455*4882a593Smuzhiyun bmac_transmit_packet(skb, dev);
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun static netdev_tx_t
bmac_output(struct sk_buff * skb,struct net_device * dev)1461*4882a593Smuzhiyun bmac_output(struct sk_buff *skb, struct net_device *dev)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1464*4882a593Smuzhiyun skb_queue_tail(bp->queue, skb);
1465*4882a593Smuzhiyun bmac_start(dev);
1466*4882a593Smuzhiyun return NETDEV_TX_OK;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
bmac_tx_timeout(struct timer_list * t)1469*4882a593Smuzhiyun static void bmac_tx_timeout(struct timer_list *t)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun struct bmac_data *bp = from_timer(bp, t, tx_timeout);
1472*4882a593Smuzhiyun struct net_device *dev = macio_get_drvdata(bp->mdev);
1473*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *td = bp->tx_dma;
1474*4882a593Smuzhiyun volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
1475*4882a593Smuzhiyun volatile struct dbdma_cmd *cp;
1476*4882a593Smuzhiyun unsigned long flags;
1477*4882a593Smuzhiyun unsigned short config, oldConfig;
1478*4882a593Smuzhiyun int i;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun XXDEBUG(("bmac: tx_timeout called\n"));
1481*4882a593Smuzhiyun spin_lock_irqsave(&bp->lock, flags);
1482*4882a593Smuzhiyun bp->timeout_active = 0;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* update various counters */
1485*4882a593Smuzhiyun /* bmac_handle_misc_intrs(bp, 0); */
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun cp = &bp->tx_cmds[bp->tx_empty];
1488*4882a593Smuzhiyun /* XXDEBUG((KERN_DEBUG "bmac: tx dmastat=%x %x runt=%d pr=%x fs=%x fc=%x\n", */
1489*4882a593Smuzhiyun /* le32_to_cpu(td->status), le16_to_cpu(cp->xfer_status), bp->tx_bad_runt, */
1490*4882a593Smuzhiyun /* mb->pr, mb->xmtfs, mb->fifofc)); */
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* turn off both tx and rx and reset the chip */
1493*4882a593Smuzhiyun config = bmread(dev, RXCFG);
1494*4882a593Smuzhiyun bmwrite(dev, RXCFG, (config & ~RxMACEnable));
1495*4882a593Smuzhiyun config = bmread(dev, TXCFG);
1496*4882a593Smuzhiyun bmwrite(dev, TXCFG, (config & ~TxMACEnable));
1497*4882a593Smuzhiyun out_le32(&td->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE|ACTIVE|DEAD));
1498*4882a593Smuzhiyun printk(KERN_ERR "bmac: transmit timeout - resetting\n");
1499*4882a593Smuzhiyun bmac_enable_and_reset_chip(dev);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* restart rx dma */
1502*4882a593Smuzhiyun cp = bus_to_virt(le32_to_cpu(rd->cmdptr));
1503*4882a593Smuzhiyun out_le32(&rd->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE|ACTIVE|DEAD));
1504*4882a593Smuzhiyun out_le16(&cp->xfer_status, 0);
1505*4882a593Smuzhiyun out_le32(&rd->cmdptr, virt_to_bus(cp));
1506*4882a593Smuzhiyun out_le32(&rd->control, DBDMA_SET(RUN|WAKE));
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* fix up the transmit side */
1509*4882a593Smuzhiyun XXDEBUG((KERN_DEBUG "bmac: tx empty=%d fill=%d fullup=%d\n",
1510*4882a593Smuzhiyun bp->tx_empty, bp->tx_fill, bp->tx_fullup));
1511*4882a593Smuzhiyun i = bp->tx_empty;
1512*4882a593Smuzhiyun ++dev->stats.tx_errors;
1513*4882a593Smuzhiyun if (i != bp->tx_fill) {
1514*4882a593Smuzhiyun dev_kfree_skb(bp->tx_bufs[i]);
1515*4882a593Smuzhiyun bp->tx_bufs[i] = NULL;
1516*4882a593Smuzhiyun if (++i >= N_TX_RING) i = 0;
1517*4882a593Smuzhiyun bp->tx_empty = i;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun bp->tx_fullup = 0;
1520*4882a593Smuzhiyun netif_wake_queue(dev);
1521*4882a593Smuzhiyun if (i != bp->tx_fill) {
1522*4882a593Smuzhiyun cp = &bp->tx_cmds[i];
1523*4882a593Smuzhiyun out_le16(&cp->xfer_status, 0);
1524*4882a593Smuzhiyun out_le16(&cp->command, OUTPUT_LAST);
1525*4882a593Smuzhiyun out_le32(&td->cmdptr, virt_to_bus(cp));
1526*4882a593Smuzhiyun out_le32(&td->control, DBDMA_SET(RUN));
1527*4882a593Smuzhiyun /* bmac_set_timeout(dev); */
1528*4882a593Smuzhiyun XXDEBUG((KERN_DEBUG "bmac: starting %d\n", i));
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* turn it back on */
1532*4882a593Smuzhiyun oldConfig = bmread(dev, RXCFG);
1533*4882a593Smuzhiyun bmwrite(dev, RXCFG, oldConfig | RxMACEnable );
1534*4882a593Smuzhiyun oldConfig = bmread(dev, TXCFG);
1535*4882a593Smuzhiyun bmwrite(dev, TXCFG, oldConfig | TxMACEnable );
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun spin_unlock_irqrestore(&bp->lock, flags);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun #if 0
1541*4882a593Smuzhiyun static void dump_dbdma(volatile struct dbdma_cmd *cp,int count)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun int i,*ip;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun for (i=0;i< count;i++) {
1546*4882a593Smuzhiyun ip = (int*)(cp+i);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun printk("dbdma req 0x%x addr 0x%x baddr 0x%x xfer/res 0x%x\n",
1549*4882a593Smuzhiyun le32_to_cpup(ip+0),
1550*4882a593Smuzhiyun le32_to_cpup(ip+1),
1551*4882a593Smuzhiyun le32_to_cpup(ip+2),
1552*4882a593Smuzhiyun le32_to_cpup(ip+3));
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun #endif
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun #if 0
1559*4882a593Smuzhiyun static int
1560*4882a593Smuzhiyun bmac_proc_info(char *buffer, char **start, off_t offset, int length)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun int len = 0;
1563*4882a593Smuzhiyun off_t pos = 0;
1564*4882a593Smuzhiyun off_t begin = 0;
1565*4882a593Smuzhiyun int i;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (bmac_devs == NULL)
1568*4882a593Smuzhiyun return -ENOSYS;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun len += sprintf(buffer, "BMAC counters & registers\n");
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun for (i = 0; i<N_REG_ENTRIES; i++) {
1573*4882a593Smuzhiyun len += sprintf(buffer + len, "%s: %#08x\n",
1574*4882a593Smuzhiyun reg_entries[i].name,
1575*4882a593Smuzhiyun bmread(bmac_devs, reg_entries[i].reg_offset));
1576*4882a593Smuzhiyun pos = begin + len;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun if (pos < offset) {
1579*4882a593Smuzhiyun len = 0;
1580*4882a593Smuzhiyun begin = pos;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (pos > offset+length) break;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun *start = buffer + (offset - begin);
1587*4882a593Smuzhiyun len -= (offset - begin);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun if (len > length) len = length;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun return len;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun #endif
1594*4882a593Smuzhiyun
bmac_remove(struct macio_dev * mdev)1595*4882a593Smuzhiyun static int bmac_remove(struct macio_dev *mdev)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun struct net_device *dev = macio_get_drvdata(mdev);
1598*4882a593Smuzhiyun struct bmac_data *bp = netdev_priv(dev);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun unregister_netdev(dev);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun free_irq(dev->irq, dev);
1603*4882a593Smuzhiyun free_irq(bp->tx_dma_intr, dev);
1604*4882a593Smuzhiyun free_irq(bp->rx_dma_intr, dev);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun iounmap((void __iomem *)dev->base_addr);
1607*4882a593Smuzhiyun iounmap(bp->tx_dma);
1608*4882a593Smuzhiyun iounmap(bp->rx_dma);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun macio_release_resources(mdev);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun free_netdev(dev);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun return 0;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun static const struct of_device_id bmac_match[] =
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun .name = "bmac",
1621*4882a593Smuzhiyun .data = (void *)0,
1622*4882a593Smuzhiyun },
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun .type = "network",
1625*4882a593Smuzhiyun .compatible = "bmac+",
1626*4882a593Smuzhiyun .data = (void *)1,
1627*4882a593Smuzhiyun },
1628*4882a593Smuzhiyun {},
1629*4882a593Smuzhiyun };
1630*4882a593Smuzhiyun MODULE_DEVICE_TABLE (of, bmac_match);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun static struct macio_driver bmac_driver =
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun .driver = {
1635*4882a593Smuzhiyun .name = "bmac",
1636*4882a593Smuzhiyun .owner = THIS_MODULE,
1637*4882a593Smuzhiyun .of_match_table = bmac_match,
1638*4882a593Smuzhiyun },
1639*4882a593Smuzhiyun .probe = bmac_probe,
1640*4882a593Smuzhiyun .remove = bmac_remove,
1641*4882a593Smuzhiyun #ifdef CONFIG_PM
1642*4882a593Smuzhiyun .suspend = bmac_suspend,
1643*4882a593Smuzhiyun .resume = bmac_resume,
1644*4882a593Smuzhiyun #endif
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun
bmac_init(void)1648*4882a593Smuzhiyun static int __init bmac_init(void)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun if (bmac_emergency_rxbuf == NULL) {
1651*4882a593Smuzhiyun bmac_emergency_rxbuf = kmalloc(RX_BUFLEN, GFP_KERNEL);
1652*4882a593Smuzhiyun if (bmac_emergency_rxbuf == NULL)
1653*4882a593Smuzhiyun return -ENOMEM;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun return macio_register_driver(&bmac_driver);
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
bmac_exit(void)1659*4882a593Smuzhiyun static void __exit bmac_exit(void)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun macio_unregister_driver(&bmac_driver);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun kfree(bmac_emergency_rxbuf);
1664*4882a593Smuzhiyun bmac_emergency_rxbuf = NULL;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun MODULE_AUTHOR("Randy Gobbel/Paul Mackerras");
1668*4882a593Smuzhiyun MODULE_DESCRIPTION("PowerMac BMAC ethernet driver.");
1669*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun module_init(bmac_init);
1672*4882a593Smuzhiyun module_exit(bmac_exit);
1673