xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/apm/xgene-v2/mac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Applied Micro X-Gene SoC Ethernet v2 Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2017, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author(s): Iyappan Subramanian <isubramanian@apm.com>
7*4882a593Smuzhiyun  *	      Keyur Chudgar <kchudgar@apm.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "main.h"
11*4882a593Smuzhiyun 
xge_mac_reset(struct xge_pdata * pdata)12*4882a593Smuzhiyun void xge_mac_reset(struct xge_pdata *pdata)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	xge_wr_csr(pdata, MAC_CONFIG_1, SOFT_RESET);
15*4882a593Smuzhiyun 	xge_wr_csr(pdata, MAC_CONFIG_1, 0);
16*4882a593Smuzhiyun }
17*4882a593Smuzhiyun 
xge_mac_set_speed(struct xge_pdata * pdata)18*4882a593Smuzhiyun void xge_mac_set_speed(struct xge_pdata *pdata)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u32 icm0, icm2, ecm0, mc2;
21*4882a593Smuzhiyun 	u32 intf_ctrl, rgmii;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	icm0 = xge_rd_csr(pdata, ICM_CONFIG0_REG_0);
24*4882a593Smuzhiyun 	icm2 = xge_rd_csr(pdata, ICM_CONFIG2_REG_0);
25*4882a593Smuzhiyun 	ecm0 = xge_rd_csr(pdata, ECM_CONFIG0_REG_0);
26*4882a593Smuzhiyun 	rgmii = xge_rd_csr(pdata, RGMII_REG_0);
27*4882a593Smuzhiyun 	mc2 = xge_rd_csr(pdata, MAC_CONFIG_2);
28*4882a593Smuzhiyun 	intf_ctrl = xge_rd_csr(pdata, INTERFACE_CONTROL);
29*4882a593Smuzhiyun 	icm2 |= CFG_WAITASYNCRD_EN;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	switch (pdata->phy_speed) {
32*4882a593Smuzhiyun 	case SPEED_10:
33*4882a593Smuzhiyun 		SET_REG_BITS(&mc2, INTF_MODE, 1);
34*4882a593Smuzhiyun 		SET_REG_BITS(&intf_ctrl, HD_MODE, 0);
35*4882a593Smuzhiyun 		SET_REG_BITS(&icm0, CFG_MACMODE, 0);
36*4882a593Smuzhiyun 		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 500);
37*4882a593Smuzhiyun 		SET_REG_BIT(&rgmii, CFG_SPEED_125, 0);
38*4882a593Smuzhiyun 		break;
39*4882a593Smuzhiyun 	case SPEED_100:
40*4882a593Smuzhiyun 		SET_REG_BITS(&mc2, INTF_MODE, 1);
41*4882a593Smuzhiyun 		SET_REG_BITS(&intf_ctrl, HD_MODE, 1);
42*4882a593Smuzhiyun 		SET_REG_BITS(&icm0, CFG_MACMODE, 1);
43*4882a593Smuzhiyun 		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 80);
44*4882a593Smuzhiyun 		SET_REG_BIT(&rgmii, CFG_SPEED_125, 0);
45*4882a593Smuzhiyun 		break;
46*4882a593Smuzhiyun 	default:
47*4882a593Smuzhiyun 		SET_REG_BITS(&mc2, INTF_MODE, 2);
48*4882a593Smuzhiyun 		SET_REG_BITS(&intf_ctrl, HD_MODE, 2);
49*4882a593Smuzhiyun 		SET_REG_BITS(&icm0, CFG_MACMODE, 2);
50*4882a593Smuzhiyun 		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 16);
51*4882a593Smuzhiyun 		SET_REG_BIT(&rgmii, CFG_SPEED_125, 1);
52*4882a593Smuzhiyun 		break;
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	mc2 |= FULL_DUPLEX | CRC_EN | PAD_CRC;
56*4882a593Smuzhiyun 	SET_REG_BITS(&ecm0, CFG_WFIFOFULLTHR, 0x32);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	xge_wr_csr(pdata, MAC_CONFIG_2, mc2);
59*4882a593Smuzhiyun 	xge_wr_csr(pdata, INTERFACE_CONTROL, intf_ctrl);
60*4882a593Smuzhiyun 	xge_wr_csr(pdata, RGMII_REG_0, rgmii);
61*4882a593Smuzhiyun 	xge_wr_csr(pdata, ICM_CONFIG0_REG_0, icm0);
62*4882a593Smuzhiyun 	xge_wr_csr(pdata, ICM_CONFIG2_REG_0, icm2);
63*4882a593Smuzhiyun 	xge_wr_csr(pdata, ECM_CONFIG0_REG_0, ecm0);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
xge_mac_set_station_addr(struct xge_pdata * pdata)66*4882a593Smuzhiyun void xge_mac_set_station_addr(struct xge_pdata *pdata)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u8 *dev_addr = pdata->ndev->dev_addr;
69*4882a593Smuzhiyun 	u32 addr0, addr1;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	addr0 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
72*4882a593Smuzhiyun 		(dev_addr[1] << 8) | dev_addr[0];
73*4882a593Smuzhiyun 	addr1 = (dev_addr[5] << 24) | (dev_addr[4] << 16);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	xge_wr_csr(pdata, STATION_ADDR0, addr0);
76*4882a593Smuzhiyun 	xge_wr_csr(pdata, STATION_ADDR1, addr1);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
xge_mac_init(struct xge_pdata * pdata)79*4882a593Smuzhiyun void xge_mac_init(struct xge_pdata *pdata)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	xge_mac_reset(pdata);
82*4882a593Smuzhiyun 	xge_mac_set_speed(pdata);
83*4882a593Smuzhiyun 	xge_mac_set_station_addr(pdata);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
xge_mac_enable(struct xge_pdata * pdata)86*4882a593Smuzhiyun void xge_mac_enable(struct xge_pdata *pdata)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u32 data;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	data = xge_rd_csr(pdata, MAC_CONFIG_1);
91*4882a593Smuzhiyun 	data |= TX_EN | RX_EN;
92*4882a593Smuzhiyun 	xge_wr_csr(pdata, MAC_CONFIG_1, data);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	data = xge_rd_csr(pdata, MAC_CONFIG_1);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
xge_mac_disable(struct xge_pdata * pdata)97*4882a593Smuzhiyun void xge_mac_disable(struct xge_pdata *pdata)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	u32 data;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	data = xge_rd_csr(pdata, MAC_CONFIG_1);
102*4882a593Smuzhiyun 	data &= ~(TX_EN | RX_EN);
103*4882a593Smuzhiyun 	xge_wr_csr(pdata, MAC_CONFIG_1, data);
104*4882a593Smuzhiyun }
105