1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AMD 10Gb Ethernet driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is available to you under your choice of the following two
5*4882a593Smuzhiyun * licenses:
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * License 1: GPLv2
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file is free software; you may copy, redistribute and/or modify
12*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
13*4882a593Smuzhiyun * the Free Software Foundation, either version 2 of the License, or (at
14*4882a593Smuzhiyun * your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but
17*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19*4882a593Smuzhiyun * General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
22*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
25*4882a593Smuzhiyun * permission notice:
26*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys
29*4882a593Smuzhiyun * and you.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product
32*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed
33*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby
34*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software
35*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software
36*4882a593Smuzhiyun * without restriction, including without limitation the rights to use,
37*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished
39*4882a593Smuzhiyun * to do so, subject to the following conditions:
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included
42*4882a593Smuzhiyun * in all copies or substantial portions of the Software.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE.
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * License 2: Modified BSD
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
60*4882a593Smuzhiyun * All rights reserved.
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
63*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
64*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
65*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
66*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
67*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
68*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
69*4882a593Smuzhiyun * * Neither the name of Advanced Micro Devices, Inc. nor the
70*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
71*4882a593Smuzhiyun * derived from this software without specific prior written permission.
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83*4882a593Smuzhiyun *
84*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
85*4882a593Smuzhiyun * permission notice:
86*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys
89*4882a593Smuzhiyun * and you.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product
92*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed
93*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby
94*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software
95*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software
96*4882a593Smuzhiyun * without restriction, including without limitation the rights to use,
97*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished
99*4882a593Smuzhiyun * to do so, subject to the following conditions:
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included
102*4882a593Smuzhiyun * in all copies or substantial portions of the Software.
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #ifndef __XGBE_H__
118*4882a593Smuzhiyun #define __XGBE_H__
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #include <linux/dma-mapping.h>
121*4882a593Smuzhiyun #include <linux/netdevice.h>
122*4882a593Smuzhiyun #include <linux/workqueue.h>
123*4882a593Smuzhiyun #include <linux/phy.h>
124*4882a593Smuzhiyun #include <linux/if_vlan.h>
125*4882a593Smuzhiyun #include <linux/bitops.h>
126*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
127*4882a593Smuzhiyun #include <linux/timecounter.h>
128*4882a593Smuzhiyun #include <linux/net_tstamp.h>
129*4882a593Smuzhiyun #include <net/dcbnl.h>
130*4882a593Smuzhiyun #include <linux/completion.h>
131*4882a593Smuzhiyun #include <linux/cpumask.h>
132*4882a593Smuzhiyun #include <linux/interrupt.h>
133*4882a593Smuzhiyun #include <linux/dcache.h>
134*4882a593Smuzhiyun #include <linux/ethtool.h>
135*4882a593Smuzhiyun #include <linux/list.h>
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define XGBE_DRV_NAME "amd-xgbe"
138*4882a593Smuzhiyun #define XGBE_DRV_DESC "AMD 10 Gigabit Ethernet Driver"
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Descriptor related defines */
141*4882a593Smuzhiyun #define XGBE_TX_DESC_CNT 512
142*4882a593Smuzhiyun #define XGBE_TX_DESC_MIN_FREE (XGBE_TX_DESC_CNT >> 3)
143*4882a593Smuzhiyun #define XGBE_TX_DESC_MAX_PROC (XGBE_TX_DESC_CNT >> 1)
144*4882a593Smuzhiyun #define XGBE_RX_DESC_CNT 512
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define XGBE_TX_DESC_CNT_MIN 64
147*4882a593Smuzhiyun #define XGBE_TX_DESC_CNT_MAX 4096
148*4882a593Smuzhiyun #define XGBE_RX_DESC_CNT_MIN 64
149*4882a593Smuzhiyun #define XGBE_RX_DESC_CNT_MAX 4096
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define XGBE_TX_MAX_BUF_SIZE (0x3fff & ~(64 - 1))
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Descriptors required for maximum contiguous TSO/GSO packet */
154*4882a593Smuzhiyun #define XGBE_TX_MAX_SPLIT ((GSO_MAX_SIZE / XGBE_TX_MAX_BUF_SIZE) + 1)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Maximum possible descriptors needed for an SKB:
157*4882a593Smuzhiyun * - Maximum number of SKB frags
158*4882a593Smuzhiyun * - Maximum descriptors for contiguous TSO/GSO packet
159*4882a593Smuzhiyun * - Possible context descriptor
160*4882a593Smuzhiyun * - Possible TSO header descriptor
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun #define XGBE_TX_MAX_DESCS (MAX_SKB_FRAGS + XGBE_TX_MAX_SPLIT + 2)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define XGBE_RX_MIN_BUF_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
165*4882a593Smuzhiyun #define XGBE_RX_BUF_ALIGN 64
166*4882a593Smuzhiyun #define XGBE_SKB_ALLOC_SIZE 256
167*4882a593Smuzhiyun #define XGBE_SPH_HDSMS_SIZE 2 /* Keep in sync with SKB_ALLOC_SIZE */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define XGBE_MAX_DMA_CHANNELS 16
170*4882a593Smuzhiyun #define XGBE_MAX_QUEUES 16
171*4882a593Smuzhiyun #define XGBE_PRIORITY_QUEUES 8
172*4882a593Smuzhiyun #define XGBE_DMA_STOP_TIMEOUT 1
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* DMA cache settings - Outer sharable, write-back, write-allocate */
175*4882a593Smuzhiyun #define XGBE_DMA_OS_ARCR 0x002b2b2b
176*4882a593Smuzhiyun #define XGBE_DMA_OS_AWCR 0x2f2f2f2f
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* DMA cache settings - System, no caches used */
179*4882a593Smuzhiyun #define XGBE_DMA_SYS_ARCR 0x00303030
180*4882a593Smuzhiyun #define XGBE_DMA_SYS_AWCR 0x30303030
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* DMA cache settings - PCI device */
183*4882a593Smuzhiyun #define XGBE_DMA_PCI_ARCR 0x000f0f0f
184*4882a593Smuzhiyun #define XGBE_DMA_PCI_AWCR 0x0f0f0f0f
185*4882a593Smuzhiyun #define XGBE_DMA_PCI_AWARCR 0x00000f0f
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* DMA channel interrupt modes */
188*4882a593Smuzhiyun #define XGBE_IRQ_MODE_EDGE 0
189*4882a593Smuzhiyun #define XGBE_IRQ_MODE_LEVEL 1
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define XGMAC_MIN_PACKET 60
192*4882a593Smuzhiyun #define XGMAC_STD_PACKET_MTU 1500
193*4882a593Smuzhiyun #define XGMAC_MAX_STD_PACKET 1518
194*4882a593Smuzhiyun #define XGMAC_JUMBO_PACKET_MTU 9000
195*4882a593Smuzhiyun #define XGMAC_MAX_JUMBO_PACKET 9018
196*4882a593Smuzhiyun #define XGMAC_ETH_PREAMBLE (12 + 8) /* Inter-frame gap + preamble */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define XGMAC_PFC_DATA_LEN 46
199*4882a593Smuzhiyun #define XGMAC_PFC_DELAYS 14000
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define XGMAC_PRIO_QUEUES(_cnt) \
202*4882a593Smuzhiyun min_t(unsigned int, IEEE_8021QAZ_MAX_TCS, (_cnt))
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Common property names */
205*4882a593Smuzhiyun #define XGBE_MAC_ADDR_PROPERTY "mac-address"
206*4882a593Smuzhiyun #define XGBE_PHY_MODE_PROPERTY "phy-mode"
207*4882a593Smuzhiyun #define XGBE_DMA_IRQS_PROPERTY "amd,per-channel-interrupt"
208*4882a593Smuzhiyun #define XGBE_SPEEDSET_PROPERTY "amd,speed-set"
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Device-tree clock names */
211*4882a593Smuzhiyun #define XGBE_DMA_CLOCK "dma_clk"
212*4882a593Smuzhiyun #define XGBE_PTP_CLOCK "ptp_clk"
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* ACPI property names */
215*4882a593Smuzhiyun #define XGBE_ACPI_DMA_FREQ "amd,dma-freq"
216*4882a593Smuzhiyun #define XGBE_ACPI_PTP_FREQ "amd,ptp-freq"
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* PCI BAR mapping */
219*4882a593Smuzhiyun #define XGBE_XGMAC_BAR 0
220*4882a593Smuzhiyun #define XGBE_XPCS_BAR 1
221*4882a593Smuzhiyun #define XGBE_MAC_PROP_OFFSET 0x1d000
222*4882a593Smuzhiyun #define XGBE_I2C_CTRL_OFFSET 0x1e000
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* PCI MSI/MSIx support */
225*4882a593Smuzhiyun #define XGBE_MSI_BASE_COUNT 4
226*4882a593Smuzhiyun #define XGBE_MSI_MIN_COUNT (XGBE_MSI_BASE_COUNT + 1)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* PCI clock frequencies */
229*4882a593Smuzhiyun #define XGBE_V2_DMA_CLOCK_FREQ 500000000 /* 500 MHz */
230*4882a593Smuzhiyun #define XGBE_V2_PTP_CLOCK_FREQ 125000000 /* 125 MHz */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Timestamp support - values based on 50MHz PTP clock
233*4882a593Smuzhiyun * 50MHz => 20 nsec
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun #define XGBE_TSTAMP_SSINC 20
236*4882a593Smuzhiyun #define XGBE_TSTAMP_SNSINC 0
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Driver PMT macros */
239*4882a593Smuzhiyun #define XGMAC_DRIVER_CONTEXT 1
240*4882a593Smuzhiyun #define XGMAC_IOCTL_CONTEXT 2
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define XGMAC_FIFO_MIN_ALLOC 2048
243*4882a593Smuzhiyun #define XGMAC_FIFO_UNIT 256
244*4882a593Smuzhiyun #define XGMAC_FIFO_ALIGN(_x) \
245*4882a593Smuzhiyun (((_x) + XGMAC_FIFO_UNIT - 1) & ~(XGMAC_FIFO_UNIT - 1))
246*4882a593Smuzhiyun #define XGMAC_FIFO_FC_OFF 2048
247*4882a593Smuzhiyun #define XGMAC_FIFO_FC_MIN 4096
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define XGBE_TC_MIN_QUANTUM 10
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Helper macro for descriptor handling
252*4882a593Smuzhiyun * Always use XGBE_GET_DESC_DATA to access the descriptor data
253*4882a593Smuzhiyun * since the index is free-running and needs to be and-ed
254*4882a593Smuzhiyun * with the descriptor count value of the ring to index to
255*4882a593Smuzhiyun * the proper descriptor data.
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun #define XGBE_GET_DESC_DATA(_ring, _idx) \
258*4882a593Smuzhiyun ((_ring)->rdata + \
259*4882a593Smuzhiyun ((_idx) & ((_ring)->rdesc_count - 1)))
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Default coalescing parameters */
262*4882a593Smuzhiyun #define XGMAC_INIT_DMA_TX_USECS 1000
263*4882a593Smuzhiyun #define XGMAC_INIT_DMA_TX_FRAMES 25
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define XGMAC_MAX_DMA_RIWT 0xff
266*4882a593Smuzhiyun #define XGMAC_INIT_DMA_RX_USECS 30
267*4882a593Smuzhiyun #define XGMAC_INIT_DMA_RX_FRAMES 25
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Flow control queue count */
270*4882a593Smuzhiyun #define XGMAC_MAX_FLOW_CONTROL_QUEUES 8
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Flow control threshold units */
273*4882a593Smuzhiyun #define XGMAC_FLOW_CONTROL_UNIT 512
274*4882a593Smuzhiyun #define XGMAC_FLOW_CONTROL_ALIGN(_x) \
275*4882a593Smuzhiyun (((_x) + XGMAC_FLOW_CONTROL_UNIT - 1) & ~(XGMAC_FLOW_CONTROL_UNIT - 1))
276*4882a593Smuzhiyun #define XGMAC_FLOW_CONTROL_VALUE(_x) \
277*4882a593Smuzhiyun (((_x) < 1024) ? 0 : ((_x) / XGMAC_FLOW_CONTROL_UNIT) - 2)
278*4882a593Smuzhiyun #define XGMAC_FLOW_CONTROL_MAX 33280
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Maximum MAC address hash table size (256 bits = 8 bytes) */
281*4882a593Smuzhiyun #define XGBE_MAC_HASH_TABLE_SIZE 8
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Receive Side Scaling */
284*4882a593Smuzhiyun #define XGBE_RSS_HASH_KEY_SIZE 40
285*4882a593Smuzhiyun #define XGBE_RSS_MAX_TABLE_SIZE 256
286*4882a593Smuzhiyun #define XGBE_RSS_LOOKUP_TABLE_TYPE 0
287*4882a593Smuzhiyun #define XGBE_RSS_HASH_KEY_TYPE 1
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Auto-negotiation */
290*4882a593Smuzhiyun #define XGBE_AN_MS_TIMEOUT 500
291*4882a593Smuzhiyun #define XGBE_LINK_TIMEOUT 5
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define XGBE_SGMII_AN_LINK_STATUS BIT(1)
294*4882a593Smuzhiyun #define XGBE_SGMII_AN_LINK_SPEED (BIT(2) | BIT(3))
295*4882a593Smuzhiyun #define XGBE_SGMII_AN_LINK_SPEED_100 0x04
296*4882a593Smuzhiyun #define XGBE_SGMII_AN_LINK_SPEED_1000 0x08
297*4882a593Smuzhiyun #define XGBE_SGMII_AN_LINK_DUPLEX BIT(4)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* ECC correctable error notification window (seconds) */
300*4882a593Smuzhiyun #define XGBE_ECC_LIMIT 60
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* MDIO port types */
303*4882a593Smuzhiyun #define XGMAC_MAX_C22_PORT 3
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Link mode bit operations */
306*4882a593Smuzhiyun #define XGBE_ZERO_SUP(_ls) \
307*4882a593Smuzhiyun ethtool_link_ksettings_zero_link_mode((_ls), supported)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define XGBE_SET_SUP(_ls, _mode) \
310*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode((_ls), supported, _mode)
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define XGBE_CLR_SUP(_ls, _mode) \
313*4882a593Smuzhiyun ethtool_link_ksettings_del_link_mode((_ls), supported, _mode)
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define XGBE_IS_SUP(_ls, _mode) \
316*4882a593Smuzhiyun ethtool_link_ksettings_test_link_mode((_ls), supported, _mode)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define XGBE_ZERO_ADV(_ls) \
319*4882a593Smuzhiyun ethtool_link_ksettings_zero_link_mode((_ls), advertising)
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define XGBE_SET_ADV(_ls, _mode) \
322*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode((_ls), advertising, _mode)
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define XGBE_CLR_ADV(_ls, _mode) \
325*4882a593Smuzhiyun ethtool_link_ksettings_del_link_mode((_ls), advertising, _mode)
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define XGBE_ADV(_ls, _mode) \
328*4882a593Smuzhiyun ethtool_link_ksettings_test_link_mode((_ls), advertising, _mode)
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define XGBE_ZERO_LP_ADV(_ls) \
331*4882a593Smuzhiyun ethtool_link_ksettings_zero_link_mode((_ls), lp_advertising)
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun #define XGBE_SET_LP_ADV(_ls, _mode) \
334*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode((_ls), lp_advertising, _mode)
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define XGBE_CLR_LP_ADV(_ls, _mode) \
337*4882a593Smuzhiyun ethtool_link_ksettings_del_link_mode((_ls), lp_advertising, _mode)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define XGBE_LP_ADV(_ls, _mode) \
340*4882a593Smuzhiyun ethtool_link_ksettings_test_link_mode((_ls), lp_advertising, _mode)
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define XGBE_LM_COPY(_dst, _dname, _src, _sname) \
343*4882a593Smuzhiyun bitmap_copy((_dst)->link_modes._dname, \
344*4882a593Smuzhiyun (_src)->link_modes._sname, \
345*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS)
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun struct xgbe_prv_data;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun struct xgbe_packet_data {
350*4882a593Smuzhiyun struct sk_buff *skb;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun unsigned int attributes;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun unsigned int errors;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun unsigned int rdesc_count;
357*4882a593Smuzhiyun unsigned int length;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun unsigned int header_len;
360*4882a593Smuzhiyun unsigned int tcp_header_len;
361*4882a593Smuzhiyun unsigned int tcp_payload_len;
362*4882a593Smuzhiyun unsigned short mss;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun unsigned short vlan_ctag;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun u64 rx_tstamp;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun u32 rss_hash;
369*4882a593Smuzhiyun enum pkt_hash_types rss_hash_type;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun unsigned int tx_packets;
372*4882a593Smuzhiyun unsigned int tx_bytes;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Common Rx and Tx descriptor mapping */
376*4882a593Smuzhiyun struct xgbe_ring_desc {
377*4882a593Smuzhiyun __le32 desc0;
378*4882a593Smuzhiyun __le32 desc1;
379*4882a593Smuzhiyun __le32 desc2;
380*4882a593Smuzhiyun __le32 desc3;
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Page allocation related values */
384*4882a593Smuzhiyun struct xgbe_page_alloc {
385*4882a593Smuzhiyun struct page *pages;
386*4882a593Smuzhiyun unsigned int pages_len;
387*4882a593Smuzhiyun unsigned int pages_offset;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun dma_addr_t pages_dma;
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Ring entry buffer data */
393*4882a593Smuzhiyun struct xgbe_buffer_data {
394*4882a593Smuzhiyun struct xgbe_page_alloc pa;
395*4882a593Smuzhiyun struct xgbe_page_alloc pa_unmap;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun dma_addr_t dma_base;
398*4882a593Smuzhiyun unsigned long dma_off;
399*4882a593Smuzhiyun unsigned int dma_len;
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Tx-related ring data */
403*4882a593Smuzhiyun struct xgbe_tx_ring_data {
404*4882a593Smuzhiyun unsigned int packets; /* BQL packet count */
405*4882a593Smuzhiyun unsigned int bytes; /* BQL byte count */
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Rx-related ring data */
409*4882a593Smuzhiyun struct xgbe_rx_ring_data {
410*4882a593Smuzhiyun struct xgbe_buffer_data hdr; /* Header locations */
411*4882a593Smuzhiyun struct xgbe_buffer_data buf; /* Payload locations */
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun unsigned short hdr_len; /* Length of received header */
414*4882a593Smuzhiyun unsigned short len; /* Length of received packet */
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Structure used to hold information related to the descriptor
418*4882a593Smuzhiyun * and the packet associated with the descriptor (always use
419*4882a593Smuzhiyun * use the XGBE_GET_DESC_DATA macro to access this data from the ring)
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun struct xgbe_ring_data {
422*4882a593Smuzhiyun struct xgbe_ring_desc *rdesc; /* Virtual address of descriptor */
423*4882a593Smuzhiyun dma_addr_t rdesc_dma; /* DMA address of descriptor */
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun struct sk_buff *skb; /* Virtual address of SKB */
426*4882a593Smuzhiyun dma_addr_t skb_dma; /* DMA address of SKB data */
427*4882a593Smuzhiyun unsigned int skb_dma_len; /* Length of SKB DMA area */
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun struct xgbe_tx_ring_data tx; /* Tx-related data */
430*4882a593Smuzhiyun struct xgbe_rx_ring_data rx; /* Rx-related data */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun unsigned int mapped_as_page;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* Incomplete receive save location. If the budget is exhausted
435*4882a593Smuzhiyun * or the last descriptor (last normal descriptor or a following
436*4882a593Smuzhiyun * context descriptor) has not been DMA'd yet the current state
437*4882a593Smuzhiyun * of the receive processing needs to be saved.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun unsigned int state_saved;
440*4882a593Smuzhiyun struct {
441*4882a593Smuzhiyun struct sk_buff *skb;
442*4882a593Smuzhiyun unsigned int len;
443*4882a593Smuzhiyun unsigned int error;
444*4882a593Smuzhiyun } state;
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun struct xgbe_ring {
448*4882a593Smuzhiyun /* Ring lock - used just for TX rings at the moment */
449*4882a593Smuzhiyun spinlock_t lock;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Per packet related information */
452*4882a593Smuzhiyun struct xgbe_packet_data packet_data;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Virtual/DMA addresses and count of allocated descriptor memory */
455*4882a593Smuzhiyun struct xgbe_ring_desc *rdesc;
456*4882a593Smuzhiyun dma_addr_t rdesc_dma;
457*4882a593Smuzhiyun unsigned int rdesc_count;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* Array of descriptor data corresponding the descriptor memory
460*4882a593Smuzhiyun * (always use the XGBE_GET_DESC_DATA macro to access this data)
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun struct xgbe_ring_data *rdata;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Page allocation for RX buffers */
465*4882a593Smuzhiyun struct xgbe_page_alloc rx_hdr_pa;
466*4882a593Smuzhiyun struct xgbe_page_alloc rx_buf_pa;
467*4882a593Smuzhiyun int node;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* Ring index values
470*4882a593Smuzhiyun * cur - Tx: index of descriptor to be used for current transfer
471*4882a593Smuzhiyun * Rx: index of descriptor to check for packet availability
472*4882a593Smuzhiyun * dirty - Tx: index of descriptor to check for transfer complete
473*4882a593Smuzhiyun * Rx: index of descriptor to check for buffer reallocation
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun unsigned int cur;
476*4882a593Smuzhiyun unsigned int dirty;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Coalesce frame count used for interrupt bit setting */
479*4882a593Smuzhiyun unsigned int coalesce_count;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun union {
482*4882a593Smuzhiyun struct {
483*4882a593Smuzhiyun unsigned int queue_stopped;
484*4882a593Smuzhiyun unsigned int xmit_more;
485*4882a593Smuzhiyun unsigned short cur_mss;
486*4882a593Smuzhiyun unsigned short cur_vlan_ctag;
487*4882a593Smuzhiyun } tx;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun } ____cacheline_aligned;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Structure used to describe the descriptor rings associated with
492*4882a593Smuzhiyun * a DMA channel.
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun struct xgbe_channel {
495*4882a593Smuzhiyun char name[16];
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Address of private data area for device */
498*4882a593Smuzhiyun struct xgbe_prv_data *pdata;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Queue index and base address of queue's DMA registers */
501*4882a593Smuzhiyun unsigned int queue_index;
502*4882a593Smuzhiyun void __iomem *dma_regs;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Per channel interrupt irq number */
505*4882a593Smuzhiyun int dma_irq;
506*4882a593Smuzhiyun char dma_irq_name[IFNAMSIZ + 32];
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Netdev related settings */
509*4882a593Smuzhiyun struct napi_struct napi;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Per channel interrupt enablement tracker */
512*4882a593Smuzhiyun unsigned int curr_ier;
513*4882a593Smuzhiyun unsigned int saved_ier;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun unsigned int tx_timer_active;
516*4882a593Smuzhiyun struct timer_list tx_timer;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun struct xgbe_ring *tx_ring;
519*4882a593Smuzhiyun struct xgbe_ring *rx_ring;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun int node;
522*4882a593Smuzhiyun cpumask_t affinity_mask;
523*4882a593Smuzhiyun } ____cacheline_aligned;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun enum xgbe_state {
526*4882a593Smuzhiyun XGBE_DOWN,
527*4882a593Smuzhiyun XGBE_LINK_INIT,
528*4882a593Smuzhiyun XGBE_LINK_ERR,
529*4882a593Smuzhiyun XGBE_STOPPED,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun enum xgbe_int {
533*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_TI,
534*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_TPS,
535*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_TBU,
536*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_RI,
537*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_RBU,
538*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_RPS,
539*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_TI_RI,
540*4882a593Smuzhiyun XGMAC_INT_DMA_CH_SR_FBE,
541*4882a593Smuzhiyun XGMAC_INT_DMA_ALL,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun enum xgbe_int_state {
545*4882a593Smuzhiyun XGMAC_INT_STATE_SAVE,
546*4882a593Smuzhiyun XGMAC_INT_STATE_RESTORE,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun enum xgbe_ecc_sec {
550*4882a593Smuzhiyun XGBE_ECC_SEC_TX,
551*4882a593Smuzhiyun XGBE_ECC_SEC_RX,
552*4882a593Smuzhiyun XGBE_ECC_SEC_DESC,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun enum xgbe_speed {
556*4882a593Smuzhiyun XGBE_SPEED_1000 = 0,
557*4882a593Smuzhiyun XGBE_SPEED_2500,
558*4882a593Smuzhiyun XGBE_SPEED_10000,
559*4882a593Smuzhiyun XGBE_SPEEDS,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun enum xgbe_xpcs_access {
563*4882a593Smuzhiyun XGBE_XPCS_ACCESS_V1 = 0,
564*4882a593Smuzhiyun XGBE_XPCS_ACCESS_V2,
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun enum xgbe_an_mode {
568*4882a593Smuzhiyun XGBE_AN_MODE_CL73 = 0,
569*4882a593Smuzhiyun XGBE_AN_MODE_CL73_REDRV,
570*4882a593Smuzhiyun XGBE_AN_MODE_CL37,
571*4882a593Smuzhiyun XGBE_AN_MODE_CL37_SGMII,
572*4882a593Smuzhiyun XGBE_AN_MODE_NONE,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun enum xgbe_an {
576*4882a593Smuzhiyun XGBE_AN_READY = 0,
577*4882a593Smuzhiyun XGBE_AN_PAGE_RECEIVED,
578*4882a593Smuzhiyun XGBE_AN_INCOMPAT_LINK,
579*4882a593Smuzhiyun XGBE_AN_COMPLETE,
580*4882a593Smuzhiyun XGBE_AN_NO_LINK,
581*4882a593Smuzhiyun XGBE_AN_ERROR,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun enum xgbe_rx {
585*4882a593Smuzhiyun XGBE_RX_BPA = 0,
586*4882a593Smuzhiyun XGBE_RX_XNP,
587*4882a593Smuzhiyun XGBE_RX_COMPLETE,
588*4882a593Smuzhiyun XGBE_RX_ERROR,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun enum xgbe_mode {
592*4882a593Smuzhiyun XGBE_MODE_KX_1000 = 0,
593*4882a593Smuzhiyun XGBE_MODE_KX_2500,
594*4882a593Smuzhiyun XGBE_MODE_KR,
595*4882a593Smuzhiyun XGBE_MODE_X,
596*4882a593Smuzhiyun XGBE_MODE_SGMII_100,
597*4882a593Smuzhiyun XGBE_MODE_SGMII_1000,
598*4882a593Smuzhiyun XGBE_MODE_SFI,
599*4882a593Smuzhiyun XGBE_MODE_UNKNOWN,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun enum xgbe_speedset {
603*4882a593Smuzhiyun XGBE_SPEEDSET_1000_10000 = 0,
604*4882a593Smuzhiyun XGBE_SPEEDSET_2500_10000,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun enum xgbe_mdio_mode {
608*4882a593Smuzhiyun XGBE_MDIO_MODE_NONE = 0,
609*4882a593Smuzhiyun XGBE_MDIO_MODE_CL22,
610*4882a593Smuzhiyun XGBE_MDIO_MODE_CL45,
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun struct xgbe_phy {
614*4882a593Smuzhiyun struct ethtool_link_ksettings lks;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun int address;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun int autoneg;
619*4882a593Smuzhiyun int speed;
620*4882a593Smuzhiyun int duplex;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun int link;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun int pause_autoneg;
625*4882a593Smuzhiyun int tx_pause;
626*4882a593Smuzhiyun int rx_pause;
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun enum xgbe_i2c_cmd {
630*4882a593Smuzhiyun XGBE_I2C_CMD_READ = 0,
631*4882a593Smuzhiyun XGBE_I2C_CMD_WRITE,
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun struct xgbe_i2c_op {
635*4882a593Smuzhiyun enum xgbe_i2c_cmd cmd;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun unsigned int target;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun void *buf;
640*4882a593Smuzhiyun unsigned int len;
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun struct xgbe_i2c_op_state {
644*4882a593Smuzhiyun struct xgbe_i2c_op *op;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun unsigned int tx_len;
647*4882a593Smuzhiyun unsigned char *tx_buf;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun unsigned int rx_len;
650*4882a593Smuzhiyun unsigned char *rx_buf;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun unsigned int tx_abort_source;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun int ret;
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun struct xgbe_i2c {
658*4882a593Smuzhiyun unsigned int started;
659*4882a593Smuzhiyun unsigned int max_speed_mode;
660*4882a593Smuzhiyun unsigned int rx_fifo_size;
661*4882a593Smuzhiyun unsigned int tx_fifo_size;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun struct xgbe_i2c_op_state op_state;
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun struct xgbe_mmc_stats {
667*4882a593Smuzhiyun /* Tx Stats */
668*4882a593Smuzhiyun u64 txoctetcount_gb;
669*4882a593Smuzhiyun u64 txframecount_gb;
670*4882a593Smuzhiyun u64 txbroadcastframes_g;
671*4882a593Smuzhiyun u64 txmulticastframes_g;
672*4882a593Smuzhiyun u64 tx64octets_gb;
673*4882a593Smuzhiyun u64 tx65to127octets_gb;
674*4882a593Smuzhiyun u64 tx128to255octets_gb;
675*4882a593Smuzhiyun u64 tx256to511octets_gb;
676*4882a593Smuzhiyun u64 tx512to1023octets_gb;
677*4882a593Smuzhiyun u64 tx1024tomaxoctets_gb;
678*4882a593Smuzhiyun u64 txunicastframes_gb;
679*4882a593Smuzhiyun u64 txmulticastframes_gb;
680*4882a593Smuzhiyun u64 txbroadcastframes_gb;
681*4882a593Smuzhiyun u64 txunderflowerror;
682*4882a593Smuzhiyun u64 txoctetcount_g;
683*4882a593Smuzhiyun u64 txframecount_g;
684*4882a593Smuzhiyun u64 txpauseframes;
685*4882a593Smuzhiyun u64 txvlanframes_g;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* Rx Stats */
688*4882a593Smuzhiyun u64 rxframecount_gb;
689*4882a593Smuzhiyun u64 rxoctetcount_gb;
690*4882a593Smuzhiyun u64 rxoctetcount_g;
691*4882a593Smuzhiyun u64 rxbroadcastframes_g;
692*4882a593Smuzhiyun u64 rxmulticastframes_g;
693*4882a593Smuzhiyun u64 rxcrcerror;
694*4882a593Smuzhiyun u64 rxrunterror;
695*4882a593Smuzhiyun u64 rxjabbererror;
696*4882a593Smuzhiyun u64 rxundersize_g;
697*4882a593Smuzhiyun u64 rxoversize_g;
698*4882a593Smuzhiyun u64 rx64octets_gb;
699*4882a593Smuzhiyun u64 rx65to127octets_gb;
700*4882a593Smuzhiyun u64 rx128to255octets_gb;
701*4882a593Smuzhiyun u64 rx256to511octets_gb;
702*4882a593Smuzhiyun u64 rx512to1023octets_gb;
703*4882a593Smuzhiyun u64 rx1024tomaxoctets_gb;
704*4882a593Smuzhiyun u64 rxunicastframes_g;
705*4882a593Smuzhiyun u64 rxlengtherror;
706*4882a593Smuzhiyun u64 rxoutofrangetype;
707*4882a593Smuzhiyun u64 rxpauseframes;
708*4882a593Smuzhiyun u64 rxfifooverflow;
709*4882a593Smuzhiyun u64 rxvlanframes_gb;
710*4882a593Smuzhiyun u64 rxwatchdogerror;
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun struct xgbe_ext_stats {
714*4882a593Smuzhiyun u64 tx_tso_packets;
715*4882a593Smuzhiyun u64 rx_split_header_packets;
716*4882a593Smuzhiyun u64 rx_buffer_unavailable;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun u64 txq_packets[XGBE_MAX_DMA_CHANNELS];
719*4882a593Smuzhiyun u64 txq_bytes[XGBE_MAX_DMA_CHANNELS];
720*4882a593Smuzhiyun u64 rxq_packets[XGBE_MAX_DMA_CHANNELS];
721*4882a593Smuzhiyun u64 rxq_bytes[XGBE_MAX_DMA_CHANNELS];
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun u64 tx_vxlan_packets;
724*4882a593Smuzhiyun u64 rx_vxlan_packets;
725*4882a593Smuzhiyun u64 rx_csum_errors;
726*4882a593Smuzhiyun u64 rx_vxlan_csum_errors;
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun struct xgbe_hw_if {
730*4882a593Smuzhiyun int (*tx_complete)(struct xgbe_ring_desc *);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun int (*set_mac_address)(struct xgbe_prv_data *, u8 *addr);
733*4882a593Smuzhiyun int (*config_rx_mode)(struct xgbe_prv_data *);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun int (*enable_rx_csum)(struct xgbe_prv_data *);
736*4882a593Smuzhiyun int (*disable_rx_csum)(struct xgbe_prv_data *);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun int (*enable_rx_vlan_stripping)(struct xgbe_prv_data *);
739*4882a593Smuzhiyun int (*disable_rx_vlan_stripping)(struct xgbe_prv_data *);
740*4882a593Smuzhiyun int (*enable_rx_vlan_filtering)(struct xgbe_prv_data *);
741*4882a593Smuzhiyun int (*disable_rx_vlan_filtering)(struct xgbe_prv_data *);
742*4882a593Smuzhiyun int (*update_vlan_hash_table)(struct xgbe_prv_data *);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun int (*read_mmd_regs)(struct xgbe_prv_data *, int, int);
745*4882a593Smuzhiyun void (*write_mmd_regs)(struct xgbe_prv_data *, int, int, int);
746*4882a593Smuzhiyun int (*set_speed)(struct xgbe_prv_data *, int);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun int (*set_ext_mii_mode)(struct xgbe_prv_data *, unsigned int,
749*4882a593Smuzhiyun enum xgbe_mdio_mode);
750*4882a593Smuzhiyun int (*read_ext_mii_regs)(struct xgbe_prv_data *, int, int);
751*4882a593Smuzhiyun int (*write_ext_mii_regs)(struct xgbe_prv_data *, int, int, u16);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun int (*set_gpio)(struct xgbe_prv_data *, unsigned int);
754*4882a593Smuzhiyun int (*clr_gpio)(struct xgbe_prv_data *, unsigned int);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun void (*enable_tx)(struct xgbe_prv_data *);
757*4882a593Smuzhiyun void (*disable_tx)(struct xgbe_prv_data *);
758*4882a593Smuzhiyun void (*enable_rx)(struct xgbe_prv_data *);
759*4882a593Smuzhiyun void (*disable_rx)(struct xgbe_prv_data *);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun void (*powerup_tx)(struct xgbe_prv_data *);
762*4882a593Smuzhiyun void (*powerdown_tx)(struct xgbe_prv_data *);
763*4882a593Smuzhiyun void (*powerup_rx)(struct xgbe_prv_data *);
764*4882a593Smuzhiyun void (*powerdown_rx)(struct xgbe_prv_data *);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun int (*init)(struct xgbe_prv_data *);
767*4882a593Smuzhiyun int (*exit)(struct xgbe_prv_data *);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun int (*enable_int)(struct xgbe_channel *, enum xgbe_int);
770*4882a593Smuzhiyun int (*disable_int)(struct xgbe_channel *, enum xgbe_int);
771*4882a593Smuzhiyun void (*dev_xmit)(struct xgbe_channel *);
772*4882a593Smuzhiyun int (*dev_read)(struct xgbe_channel *);
773*4882a593Smuzhiyun void (*tx_desc_init)(struct xgbe_channel *);
774*4882a593Smuzhiyun void (*rx_desc_init)(struct xgbe_channel *);
775*4882a593Smuzhiyun void (*tx_desc_reset)(struct xgbe_ring_data *);
776*4882a593Smuzhiyun void (*rx_desc_reset)(struct xgbe_prv_data *, struct xgbe_ring_data *,
777*4882a593Smuzhiyun unsigned int);
778*4882a593Smuzhiyun int (*is_last_desc)(struct xgbe_ring_desc *);
779*4882a593Smuzhiyun int (*is_context_desc)(struct xgbe_ring_desc *);
780*4882a593Smuzhiyun void (*tx_start_xmit)(struct xgbe_channel *, struct xgbe_ring *);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* For FLOW ctrl */
783*4882a593Smuzhiyun int (*config_tx_flow_control)(struct xgbe_prv_data *);
784*4882a593Smuzhiyun int (*config_rx_flow_control)(struct xgbe_prv_data *);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* For RX coalescing */
787*4882a593Smuzhiyun int (*config_rx_coalesce)(struct xgbe_prv_data *);
788*4882a593Smuzhiyun int (*config_tx_coalesce)(struct xgbe_prv_data *);
789*4882a593Smuzhiyun unsigned int (*usec_to_riwt)(struct xgbe_prv_data *, unsigned int);
790*4882a593Smuzhiyun unsigned int (*riwt_to_usec)(struct xgbe_prv_data *, unsigned int);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* For RX and TX threshold config */
793*4882a593Smuzhiyun int (*config_rx_threshold)(struct xgbe_prv_data *, unsigned int);
794*4882a593Smuzhiyun int (*config_tx_threshold)(struct xgbe_prv_data *, unsigned int);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* For RX and TX Store and Forward Mode config */
797*4882a593Smuzhiyun int (*config_rsf_mode)(struct xgbe_prv_data *, unsigned int);
798*4882a593Smuzhiyun int (*config_tsf_mode)(struct xgbe_prv_data *, unsigned int);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* For TX DMA Operate on Second Frame config */
801*4882a593Smuzhiyun int (*config_osp_mode)(struct xgbe_prv_data *);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* For MMC statistics */
804*4882a593Smuzhiyun void (*rx_mmc_int)(struct xgbe_prv_data *);
805*4882a593Smuzhiyun void (*tx_mmc_int)(struct xgbe_prv_data *);
806*4882a593Smuzhiyun void (*read_mmc_stats)(struct xgbe_prv_data *);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* For Timestamp config */
809*4882a593Smuzhiyun int (*config_tstamp)(struct xgbe_prv_data *, unsigned int);
810*4882a593Smuzhiyun void (*update_tstamp_addend)(struct xgbe_prv_data *, unsigned int);
811*4882a593Smuzhiyun void (*set_tstamp_time)(struct xgbe_prv_data *, unsigned int sec,
812*4882a593Smuzhiyun unsigned int nsec);
813*4882a593Smuzhiyun u64 (*get_tstamp_time)(struct xgbe_prv_data *);
814*4882a593Smuzhiyun u64 (*get_tx_tstamp)(struct xgbe_prv_data *);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* For Data Center Bridging config */
817*4882a593Smuzhiyun void (*config_tc)(struct xgbe_prv_data *);
818*4882a593Smuzhiyun void (*config_dcb_tc)(struct xgbe_prv_data *);
819*4882a593Smuzhiyun void (*config_dcb_pfc)(struct xgbe_prv_data *);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* For Receive Side Scaling */
822*4882a593Smuzhiyun int (*enable_rss)(struct xgbe_prv_data *);
823*4882a593Smuzhiyun int (*disable_rss)(struct xgbe_prv_data *);
824*4882a593Smuzhiyun int (*set_rss_hash_key)(struct xgbe_prv_data *, const u8 *);
825*4882a593Smuzhiyun int (*set_rss_lookup_table)(struct xgbe_prv_data *, const u32 *);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* For ECC */
828*4882a593Smuzhiyun void (*disable_ecc_ded)(struct xgbe_prv_data *);
829*4882a593Smuzhiyun void (*disable_ecc_sec)(struct xgbe_prv_data *, enum xgbe_ecc_sec);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* For VXLAN */
832*4882a593Smuzhiyun void (*enable_vxlan)(struct xgbe_prv_data *);
833*4882a593Smuzhiyun void (*disable_vxlan)(struct xgbe_prv_data *);
834*4882a593Smuzhiyun void (*set_vxlan_id)(struct xgbe_prv_data *);
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* This structure represents implementation specific routines for an
838*4882a593Smuzhiyun * implementation of a PHY. All routines are required unless noted below.
839*4882a593Smuzhiyun * Optional routines:
840*4882a593Smuzhiyun * an_pre, an_post
841*4882a593Smuzhiyun * kr_training_pre, kr_training_post
842*4882a593Smuzhiyun * module_info, module_eeprom
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun struct xgbe_phy_impl_if {
845*4882a593Smuzhiyun /* Perform Setup/teardown actions */
846*4882a593Smuzhiyun int (*init)(struct xgbe_prv_data *);
847*4882a593Smuzhiyun void (*exit)(struct xgbe_prv_data *);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* Perform start/stop specific actions */
850*4882a593Smuzhiyun int (*reset)(struct xgbe_prv_data *);
851*4882a593Smuzhiyun int (*start)(struct xgbe_prv_data *);
852*4882a593Smuzhiyun void (*stop)(struct xgbe_prv_data *);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Return the link status */
855*4882a593Smuzhiyun int (*link_status)(struct xgbe_prv_data *, int *);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Indicate if a particular speed is valid */
858*4882a593Smuzhiyun bool (*valid_speed)(struct xgbe_prv_data *, int);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Check if the specified mode can/should be used */
861*4882a593Smuzhiyun bool (*use_mode)(struct xgbe_prv_data *, enum xgbe_mode);
862*4882a593Smuzhiyun /* Switch the PHY into various modes */
863*4882a593Smuzhiyun void (*set_mode)(struct xgbe_prv_data *, enum xgbe_mode);
864*4882a593Smuzhiyun /* Retrieve mode needed for a specific speed */
865*4882a593Smuzhiyun enum xgbe_mode (*get_mode)(struct xgbe_prv_data *, int);
866*4882a593Smuzhiyun /* Retrieve new/next mode when trying to auto-negotiate */
867*4882a593Smuzhiyun enum xgbe_mode (*switch_mode)(struct xgbe_prv_data *);
868*4882a593Smuzhiyun /* Retrieve current mode */
869*4882a593Smuzhiyun enum xgbe_mode (*cur_mode)(struct xgbe_prv_data *);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* Retrieve current auto-negotiation mode */
872*4882a593Smuzhiyun enum xgbe_an_mode (*an_mode)(struct xgbe_prv_data *);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Configure auto-negotiation settings */
875*4882a593Smuzhiyun int (*an_config)(struct xgbe_prv_data *);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Set/override auto-negotiation advertisement settings */
878*4882a593Smuzhiyun void (*an_advertising)(struct xgbe_prv_data *,
879*4882a593Smuzhiyun struct ethtool_link_ksettings *);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Process results of auto-negotiation */
882*4882a593Smuzhiyun enum xgbe_mode (*an_outcome)(struct xgbe_prv_data *);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Pre/Post auto-negotiation support */
885*4882a593Smuzhiyun void (*an_pre)(struct xgbe_prv_data *);
886*4882a593Smuzhiyun void (*an_post)(struct xgbe_prv_data *);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Pre/Post KR training enablement support */
889*4882a593Smuzhiyun void (*kr_training_pre)(struct xgbe_prv_data *);
890*4882a593Smuzhiyun void (*kr_training_post)(struct xgbe_prv_data *);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* SFP module related info */
893*4882a593Smuzhiyun int (*module_info)(struct xgbe_prv_data *pdata,
894*4882a593Smuzhiyun struct ethtool_modinfo *modinfo);
895*4882a593Smuzhiyun int (*module_eeprom)(struct xgbe_prv_data *pdata,
896*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun struct xgbe_phy_if {
900*4882a593Smuzhiyun /* For PHY setup/teardown */
901*4882a593Smuzhiyun int (*phy_init)(struct xgbe_prv_data *);
902*4882a593Smuzhiyun void (*phy_exit)(struct xgbe_prv_data *);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* For PHY support when setting device up/down */
905*4882a593Smuzhiyun int (*phy_reset)(struct xgbe_prv_data *);
906*4882a593Smuzhiyun int (*phy_start)(struct xgbe_prv_data *);
907*4882a593Smuzhiyun void (*phy_stop)(struct xgbe_prv_data *);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* For PHY support while device is up */
910*4882a593Smuzhiyun void (*phy_status)(struct xgbe_prv_data *);
911*4882a593Smuzhiyun int (*phy_config_aneg)(struct xgbe_prv_data *);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* For PHY settings validation */
914*4882a593Smuzhiyun bool (*phy_valid_speed)(struct xgbe_prv_data *, int);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* For single interrupt support */
917*4882a593Smuzhiyun irqreturn_t (*an_isr)(struct xgbe_prv_data *);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* For ethtool PHY support */
920*4882a593Smuzhiyun int (*module_info)(struct xgbe_prv_data *pdata,
921*4882a593Smuzhiyun struct ethtool_modinfo *modinfo);
922*4882a593Smuzhiyun int (*module_eeprom)(struct xgbe_prv_data *pdata,
923*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* PHY implementation specific services */
926*4882a593Smuzhiyun struct xgbe_phy_impl_if phy_impl;
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun struct xgbe_i2c_if {
930*4882a593Smuzhiyun /* For initial I2C setup */
931*4882a593Smuzhiyun int (*i2c_init)(struct xgbe_prv_data *);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* For I2C support when setting device up/down */
934*4882a593Smuzhiyun int (*i2c_start)(struct xgbe_prv_data *);
935*4882a593Smuzhiyun void (*i2c_stop)(struct xgbe_prv_data *);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* For performing I2C operations */
938*4882a593Smuzhiyun int (*i2c_xfer)(struct xgbe_prv_data *, struct xgbe_i2c_op *);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* For single interrupt support */
941*4882a593Smuzhiyun irqreturn_t (*i2c_isr)(struct xgbe_prv_data *);
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun struct xgbe_desc_if {
945*4882a593Smuzhiyun int (*alloc_ring_resources)(struct xgbe_prv_data *);
946*4882a593Smuzhiyun void (*free_ring_resources)(struct xgbe_prv_data *);
947*4882a593Smuzhiyun int (*map_tx_skb)(struct xgbe_channel *, struct sk_buff *);
948*4882a593Smuzhiyun int (*map_rx_buffer)(struct xgbe_prv_data *, struct xgbe_ring *,
949*4882a593Smuzhiyun struct xgbe_ring_data *);
950*4882a593Smuzhiyun void (*unmap_rdata)(struct xgbe_prv_data *, struct xgbe_ring_data *);
951*4882a593Smuzhiyun void (*wrapper_tx_desc_init)(struct xgbe_prv_data *);
952*4882a593Smuzhiyun void (*wrapper_rx_desc_init)(struct xgbe_prv_data *);
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /* This structure contains flags that indicate what hardware features
956*4882a593Smuzhiyun * or configurations are present in the device.
957*4882a593Smuzhiyun */
958*4882a593Smuzhiyun struct xgbe_hw_features {
959*4882a593Smuzhiyun /* HW Version */
960*4882a593Smuzhiyun unsigned int version;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* HW Feature Register0 */
963*4882a593Smuzhiyun unsigned int gmii; /* 1000 Mbps support */
964*4882a593Smuzhiyun unsigned int vlhash; /* VLAN Hash Filter */
965*4882a593Smuzhiyun unsigned int sma; /* SMA(MDIO) Interface */
966*4882a593Smuzhiyun unsigned int rwk; /* PMT remote wake-up packet */
967*4882a593Smuzhiyun unsigned int mgk; /* PMT magic packet */
968*4882a593Smuzhiyun unsigned int mmc; /* RMON module */
969*4882a593Smuzhiyun unsigned int aoe; /* ARP Offload */
970*4882a593Smuzhiyun unsigned int ts; /* IEEE 1588-2008 Advanced Timestamp */
971*4882a593Smuzhiyun unsigned int eee; /* Energy Efficient Ethernet */
972*4882a593Smuzhiyun unsigned int tx_coe; /* Tx Checksum Offload */
973*4882a593Smuzhiyun unsigned int rx_coe; /* Rx Checksum Offload */
974*4882a593Smuzhiyun unsigned int addn_mac; /* Additional MAC Addresses */
975*4882a593Smuzhiyun unsigned int ts_src; /* Timestamp Source */
976*4882a593Smuzhiyun unsigned int sa_vlan_ins; /* Source Address or VLAN Insertion */
977*4882a593Smuzhiyun unsigned int vxn; /* VXLAN/NVGRE */
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* HW Feature Register1 */
980*4882a593Smuzhiyun unsigned int rx_fifo_size; /* MTL Receive FIFO Size */
981*4882a593Smuzhiyun unsigned int tx_fifo_size; /* MTL Transmit FIFO Size */
982*4882a593Smuzhiyun unsigned int adv_ts_hi; /* Advance Timestamping High Word */
983*4882a593Smuzhiyun unsigned int dma_width; /* DMA width */
984*4882a593Smuzhiyun unsigned int dcb; /* DCB Feature */
985*4882a593Smuzhiyun unsigned int sph; /* Split Header Feature */
986*4882a593Smuzhiyun unsigned int tso; /* TCP Segmentation Offload */
987*4882a593Smuzhiyun unsigned int dma_debug; /* DMA Debug Registers */
988*4882a593Smuzhiyun unsigned int rss; /* Receive Side Scaling */
989*4882a593Smuzhiyun unsigned int tc_cnt; /* Number of Traffic Classes */
990*4882a593Smuzhiyun unsigned int hash_table_size; /* Hash Table Size */
991*4882a593Smuzhiyun unsigned int l3l4_filter_num; /* Number of L3-L4 Filters */
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* HW Feature Register2 */
994*4882a593Smuzhiyun unsigned int rx_q_cnt; /* Number of MTL Receive Queues */
995*4882a593Smuzhiyun unsigned int tx_q_cnt; /* Number of MTL Transmit Queues */
996*4882a593Smuzhiyun unsigned int rx_ch_cnt; /* Number of DMA Receive Channels */
997*4882a593Smuzhiyun unsigned int tx_ch_cnt; /* Number of DMA Transmit Channels */
998*4882a593Smuzhiyun unsigned int pps_out_num; /* Number of PPS outputs */
999*4882a593Smuzhiyun unsigned int aux_snap_num; /* Number of Aux snapshot inputs */
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun struct xgbe_version_data {
1003*4882a593Smuzhiyun void (*init_function_ptrs_phy_impl)(struct xgbe_phy_if *);
1004*4882a593Smuzhiyun enum xgbe_xpcs_access xpcs_access;
1005*4882a593Smuzhiyun unsigned int mmc_64bit;
1006*4882a593Smuzhiyun unsigned int tx_max_fifo_size;
1007*4882a593Smuzhiyun unsigned int rx_max_fifo_size;
1008*4882a593Smuzhiyun unsigned int tx_tstamp_workaround;
1009*4882a593Smuzhiyun unsigned int ecc_support;
1010*4882a593Smuzhiyun unsigned int i2c_support;
1011*4882a593Smuzhiyun unsigned int irq_reissue_support;
1012*4882a593Smuzhiyun unsigned int tx_desc_prefetch;
1013*4882a593Smuzhiyun unsigned int rx_desc_prefetch;
1014*4882a593Smuzhiyun unsigned int an_cdr_workaround;
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun struct xgbe_prv_data {
1018*4882a593Smuzhiyun struct net_device *netdev;
1019*4882a593Smuzhiyun struct pci_dev *pcidev;
1020*4882a593Smuzhiyun struct platform_device *platdev;
1021*4882a593Smuzhiyun struct acpi_device *adev;
1022*4882a593Smuzhiyun struct device *dev;
1023*4882a593Smuzhiyun struct platform_device *phy_platdev;
1024*4882a593Smuzhiyun struct device *phy_dev;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Version related data */
1027*4882a593Smuzhiyun struct xgbe_version_data *vdata;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* ACPI or DT flag */
1030*4882a593Smuzhiyun unsigned int use_acpi;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* XGMAC/XPCS related mmio registers */
1033*4882a593Smuzhiyun void __iomem *xgmac_regs; /* XGMAC CSRs */
1034*4882a593Smuzhiyun void __iomem *xpcs_regs; /* XPCS MMD registers */
1035*4882a593Smuzhiyun void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
1036*4882a593Smuzhiyun void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
1037*4882a593Smuzhiyun void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
1038*4882a593Smuzhiyun void __iomem *xprop_regs; /* XGBE property registers */
1039*4882a593Smuzhiyun void __iomem *xi2c_regs; /* XGBE I2C CSRs */
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* Port property registers */
1042*4882a593Smuzhiyun unsigned int pp0;
1043*4882a593Smuzhiyun unsigned int pp1;
1044*4882a593Smuzhiyun unsigned int pp2;
1045*4882a593Smuzhiyun unsigned int pp3;
1046*4882a593Smuzhiyun unsigned int pp4;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* Overall device lock */
1049*4882a593Smuzhiyun spinlock_t lock;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* XPCS indirect addressing lock */
1052*4882a593Smuzhiyun spinlock_t xpcs_lock;
1053*4882a593Smuzhiyun unsigned int xpcs_window_def_reg;
1054*4882a593Smuzhiyun unsigned int xpcs_window_sel_reg;
1055*4882a593Smuzhiyun unsigned int xpcs_window;
1056*4882a593Smuzhiyun unsigned int xpcs_window_size;
1057*4882a593Smuzhiyun unsigned int xpcs_window_mask;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* RSS addressing mutex */
1060*4882a593Smuzhiyun struct mutex rss_mutex;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Flags representing xgbe_state */
1063*4882a593Smuzhiyun unsigned long dev_state;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* ECC support */
1066*4882a593Smuzhiyun unsigned long tx_sec_period;
1067*4882a593Smuzhiyun unsigned long tx_ded_period;
1068*4882a593Smuzhiyun unsigned long rx_sec_period;
1069*4882a593Smuzhiyun unsigned long rx_ded_period;
1070*4882a593Smuzhiyun unsigned long desc_sec_period;
1071*4882a593Smuzhiyun unsigned long desc_ded_period;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun unsigned int tx_sec_count;
1074*4882a593Smuzhiyun unsigned int tx_ded_count;
1075*4882a593Smuzhiyun unsigned int rx_sec_count;
1076*4882a593Smuzhiyun unsigned int rx_ded_count;
1077*4882a593Smuzhiyun unsigned int desc_ded_count;
1078*4882a593Smuzhiyun unsigned int desc_sec_count;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun int dev_irq;
1081*4882a593Smuzhiyun int ecc_irq;
1082*4882a593Smuzhiyun int i2c_irq;
1083*4882a593Smuzhiyun int channel_irq[XGBE_MAX_DMA_CHANNELS];
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun unsigned int per_channel_irq;
1086*4882a593Smuzhiyun unsigned int irq_count;
1087*4882a593Smuzhiyun unsigned int channel_irq_count;
1088*4882a593Smuzhiyun unsigned int channel_irq_mode;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun char ecc_name[IFNAMSIZ + 32];
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun struct xgbe_hw_if hw_if;
1093*4882a593Smuzhiyun struct xgbe_phy_if phy_if;
1094*4882a593Smuzhiyun struct xgbe_desc_if desc_if;
1095*4882a593Smuzhiyun struct xgbe_i2c_if i2c_if;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* AXI DMA settings */
1098*4882a593Smuzhiyun unsigned int coherent;
1099*4882a593Smuzhiyun unsigned int arcr;
1100*4882a593Smuzhiyun unsigned int awcr;
1101*4882a593Smuzhiyun unsigned int awarcr;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Service routine support */
1104*4882a593Smuzhiyun struct workqueue_struct *dev_workqueue;
1105*4882a593Smuzhiyun struct work_struct service_work;
1106*4882a593Smuzhiyun struct timer_list service_timer;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Rings for Tx/Rx on a DMA channel */
1109*4882a593Smuzhiyun struct xgbe_channel *channel[XGBE_MAX_DMA_CHANNELS];
1110*4882a593Smuzhiyun unsigned int tx_max_channel_count;
1111*4882a593Smuzhiyun unsigned int rx_max_channel_count;
1112*4882a593Smuzhiyun unsigned int channel_count;
1113*4882a593Smuzhiyun unsigned int tx_ring_count;
1114*4882a593Smuzhiyun unsigned int tx_desc_count;
1115*4882a593Smuzhiyun unsigned int rx_ring_count;
1116*4882a593Smuzhiyun unsigned int rx_desc_count;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun unsigned int new_tx_ring_count;
1119*4882a593Smuzhiyun unsigned int new_rx_ring_count;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun unsigned int tx_max_q_count;
1122*4882a593Smuzhiyun unsigned int rx_max_q_count;
1123*4882a593Smuzhiyun unsigned int tx_q_count;
1124*4882a593Smuzhiyun unsigned int rx_q_count;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Tx/Rx common settings */
1127*4882a593Smuzhiyun unsigned int blen;
1128*4882a593Smuzhiyun unsigned int pbl;
1129*4882a593Smuzhiyun unsigned int aal;
1130*4882a593Smuzhiyun unsigned int rd_osr_limit;
1131*4882a593Smuzhiyun unsigned int wr_osr_limit;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* Tx settings */
1134*4882a593Smuzhiyun unsigned int tx_sf_mode;
1135*4882a593Smuzhiyun unsigned int tx_threshold;
1136*4882a593Smuzhiyun unsigned int tx_osp_mode;
1137*4882a593Smuzhiyun unsigned int tx_max_fifo_size;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* Rx settings */
1140*4882a593Smuzhiyun unsigned int rx_sf_mode;
1141*4882a593Smuzhiyun unsigned int rx_threshold;
1142*4882a593Smuzhiyun unsigned int rx_max_fifo_size;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* Tx coalescing settings */
1145*4882a593Smuzhiyun unsigned int tx_usecs;
1146*4882a593Smuzhiyun unsigned int tx_frames;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Rx coalescing settings */
1149*4882a593Smuzhiyun unsigned int rx_riwt;
1150*4882a593Smuzhiyun unsigned int rx_usecs;
1151*4882a593Smuzhiyun unsigned int rx_frames;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* Current Rx buffer size */
1154*4882a593Smuzhiyun unsigned int rx_buf_size;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Flow control settings */
1157*4882a593Smuzhiyun unsigned int pause_autoneg;
1158*4882a593Smuzhiyun unsigned int tx_pause;
1159*4882a593Smuzhiyun unsigned int rx_pause;
1160*4882a593Smuzhiyun unsigned int rx_rfa[XGBE_MAX_QUEUES];
1161*4882a593Smuzhiyun unsigned int rx_rfd[XGBE_MAX_QUEUES];
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* Receive Side Scaling settings */
1164*4882a593Smuzhiyun u8 rss_key[XGBE_RSS_HASH_KEY_SIZE];
1165*4882a593Smuzhiyun u32 rss_table[XGBE_RSS_MAX_TABLE_SIZE];
1166*4882a593Smuzhiyun u32 rss_options;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* VXLAN settings */
1169*4882a593Smuzhiyun u16 vxlan_port;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* Netdev related settings */
1172*4882a593Smuzhiyun unsigned char mac_addr[ETH_ALEN];
1173*4882a593Smuzhiyun netdev_features_t netdev_features;
1174*4882a593Smuzhiyun struct napi_struct napi;
1175*4882a593Smuzhiyun struct xgbe_mmc_stats mmc_stats;
1176*4882a593Smuzhiyun struct xgbe_ext_stats ext_stats;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* Filtering support */
1179*4882a593Smuzhiyun unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /* Device clocks */
1182*4882a593Smuzhiyun struct clk *sysclk;
1183*4882a593Smuzhiyun unsigned long sysclk_rate;
1184*4882a593Smuzhiyun struct clk *ptpclk;
1185*4882a593Smuzhiyun unsigned long ptpclk_rate;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* Timestamp support */
1188*4882a593Smuzhiyun spinlock_t tstamp_lock;
1189*4882a593Smuzhiyun struct ptp_clock_info ptp_clock_info;
1190*4882a593Smuzhiyun struct ptp_clock *ptp_clock;
1191*4882a593Smuzhiyun struct hwtstamp_config tstamp_config;
1192*4882a593Smuzhiyun struct cyclecounter tstamp_cc;
1193*4882a593Smuzhiyun struct timecounter tstamp_tc;
1194*4882a593Smuzhiyun unsigned int tstamp_addend;
1195*4882a593Smuzhiyun struct work_struct tx_tstamp_work;
1196*4882a593Smuzhiyun struct sk_buff *tx_tstamp_skb;
1197*4882a593Smuzhiyun u64 tx_tstamp;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun /* DCB support */
1200*4882a593Smuzhiyun struct ieee_ets *ets;
1201*4882a593Smuzhiyun struct ieee_pfc *pfc;
1202*4882a593Smuzhiyun unsigned int q2tc_map[XGBE_MAX_QUEUES];
1203*4882a593Smuzhiyun unsigned int prio2q_map[IEEE_8021QAZ_MAX_TCS];
1204*4882a593Smuzhiyun unsigned int pfcq[XGBE_MAX_QUEUES];
1205*4882a593Smuzhiyun unsigned int pfc_rfa;
1206*4882a593Smuzhiyun u8 num_tcs;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Hardware features of the device */
1209*4882a593Smuzhiyun struct xgbe_hw_features hw_feat;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /* Device work structures */
1212*4882a593Smuzhiyun struct work_struct restart_work;
1213*4882a593Smuzhiyun struct work_struct stopdev_work;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Keeps track of power mode */
1216*4882a593Smuzhiyun unsigned int power_down;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Network interface message level setting */
1219*4882a593Smuzhiyun u32 msg_enable;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Current PHY settings */
1222*4882a593Smuzhiyun phy_interface_t phy_mode;
1223*4882a593Smuzhiyun int phy_link;
1224*4882a593Smuzhiyun int phy_speed;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* MDIO/PHY related settings */
1227*4882a593Smuzhiyun unsigned int phy_started;
1228*4882a593Smuzhiyun void *phy_data;
1229*4882a593Smuzhiyun struct xgbe_phy phy;
1230*4882a593Smuzhiyun int mdio_mmd;
1231*4882a593Smuzhiyun unsigned long link_check;
1232*4882a593Smuzhiyun struct completion mdio_complete;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun unsigned int kr_redrv;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun char an_name[IFNAMSIZ + 32];
1237*4882a593Smuzhiyun struct workqueue_struct *an_workqueue;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun int an_irq;
1240*4882a593Smuzhiyun struct work_struct an_irq_work;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Auto-negotiation state machine support */
1243*4882a593Smuzhiyun unsigned int an_int;
1244*4882a593Smuzhiyun unsigned int an_status;
1245*4882a593Smuzhiyun struct mutex an_mutex;
1246*4882a593Smuzhiyun enum xgbe_an an_result;
1247*4882a593Smuzhiyun enum xgbe_an an_state;
1248*4882a593Smuzhiyun enum xgbe_rx kr_state;
1249*4882a593Smuzhiyun enum xgbe_rx kx_state;
1250*4882a593Smuzhiyun struct work_struct an_work;
1251*4882a593Smuzhiyun unsigned int an_again;
1252*4882a593Smuzhiyun unsigned int an_supported;
1253*4882a593Smuzhiyun unsigned int parallel_detect;
1254*4882a593Smuzhiyun unsigned int fec_ability;
1255*4882a593Smuzhiyun unsigned long an_start;
1256*4882a593Smuzhiyun enum xgbe_an_mode an_mode;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /* I2C support */
1259*4882a593Smuzhiyun struct xgbe_i2c i2c;
1260*4882a593Smuzhiyun struct mutex i2c_mutex;
1261*4882a593Smuzhiyun struct completion i2c_complete;
1262*4882a593Smuzhiyun char i2c_name[IFNAMSIZ + 32];
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun unsigned int lpm_ctrl; /* CTRL1 for resume */
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun unsigned int isr_as_tasklet;
1267*4882a593Smuzhiyun struct tasklet_struct tasklet_dev;
1268*4882a593Smuzhiyun struct tasklet_struct tasklet_ecc;
1269*4882a593Smuzhiyun struct tasklet_struct tasklet_i2c;
1270*4882a593Smuzhiyun struct tasklet_struct tasklet_an;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun struct dentry *xgbe_debugfs;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun unsigned int debugfs_xgmac_reg;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun unsigned int debugfs_xpcs_mmd;
1277*4882a593Smuzhiyun unsigned int debugfs_xpcs_reg;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun unsigned int debugfs_xprop_reg;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun unsigned int debugfs_xi2c_reg;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun bool debugfs_an_cdr_workaround;
1284*4882a593Smuzhiyun bool debugfs_an_cdr_track_early;
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Function prototypes*/
1288*4882a593Smuzhiyun struct xgbe_prv_data *xgbe_alloc_pdata(struct device *);
1289*4882a593Smuzhiyun void xgbe_free_pdata(struct xgbe_prv_data *);
1290*4882a593Smuzhiyun void xgbe_set_counts(struct xgbe_prv_data *);
1291*4882a593Smuzhiyun int xgbe_config_netdev(struct xgbe_prv_data *);
1292*4882a593Smuzhiyun void xgbe_deconfig_netdev(struct xgbe_prv_data *);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun int xgbe_platform_init(void);
1295*4882a593Smuzhiyun void xgbe_platform_exit(void);
1296*4882a593Smuzhiyun #ifdef CONFIG_PCI
1297*4882a593Smuzhiyun int xgbe_pci_init(void);
1298*4882a593Smuzhiyun void xgbe_pci_exit(void);
1299*4882a593Smuzhiyun #else
xgbe_pci_init(void)1300*4882a593Smuzhiyun static inline int xgbe_pci_init(void) { return 0; }
xgbe_pci_exit(void)1301*4882a593Smuzhiyun static inline void xgbe_pci_exit(void) { }
1302*4882a593Smuzhiyun #endif
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *);
1305*4882a593Smuzhiyun void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *);
1306*4882a593Smuzhiyun void xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if *);
1307*4882a593Smuzhiyun void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *);
1308*4882a593Smuzhiyun void xgbe_init_function_ptrs_desc(struct xgbe_desc_if *);
1309*4882a593Smuzhiyun void xgbe_init_function_ptrs_i2c(struct xgbe_i2c_if *);
1310*4882a593Smuzhiyun const struct net_device_ops *xgbe_get_netdev_ops(void);
1311*4882a593Smuzhiyun const struct ethtool_ops *xgbe_get_ethtool_ops(void);
1312*4882a593Smuzhiyun const struct udp_tunnel_nic_info *xgbe_get_udp_tunnel_info(void);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun #ifdef CONFIG_AMD_XGBE_DCB
1315*4882a593Smuzhiyun const struct dcbnl_rtnl_ops *xgbe_get_dcbnl_ops(void);
1316*4882a593Smuzhiyun #endif
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun void xgbe_ptp_register(struct xgbe_prv_data *);
1319*4882a593Smuzhiyun void xgbe_ptp_unregister(struct xgbe_prv_data *);
1320*4882a593Smuzhiyun void xgbe_dump_tx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
1321*4882a593Smuzhiyun unsigned int, unsigned int, unsigned int);
1322*4882a593Smuzhiyun void xgbe_dump_rx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
1323*4882a593Smuzhiyun unsigned int);
1324*4882a593Smuzhiyun void xgbe_print_pkt(struct net_device *, struct sk_buff *, bool);
1325*4882a593Smuzhiyun void xgbe_get_all_hw_features(struct xgbe_prv_data *);
1326*4882a593Smuzhiyun int xgbe_powerup(struct net_device *, unsigned int);
1327*4882a593Smuzhiyun int xgbe_powerdown(struct net_device *, unsigned int);
1328*4882a593Smuzhiyun void xgbe_init_rx_coalesce(struct xgbe_prv_data *);
1329*4882a593Smuzhiyun void xgbe_init_tx_coalesce(struct xgbe_prv_data *);
1330*4882a593Smuzhiyun void xgbe_restart_dev(struct xgbe_prv_data *pdata);
1331*4882a593Smuzhiyun void xgbe_full_restart_dev(struct xgbe_prv_data *pdata);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1334*4882a593Smuzhiyun void xgbe_debugfs_init(struct xgbe_prv_data *);
1335*4882a593Smuzhiyun void xgbe_debugfs_exit(struct xgbe_prv_data *);
1336*4882a593Smuzhiyun void xgbe_debugfs_rename(struct xgbe_prv_data *pdata);
1337*4882a593Smuzhiyun #else
xgbe_debugfs_init(struct xgbe_prv_data * pdata)1338*4882a593Smuzhiyun static inline void xgbe_debugfs_init(struct xgbe_prv_data *pdata) {}
xgbe_debugfs_exit(struct xgbe_prv_data * pdata)1339*4882a593Smuzhiyun static inline void xgbe_debugfs_exit(struct xgbe_prv_data *pdata) {}
xgbe_debugfs_rename(struct xgbe_prv_data * pdata)1340*4882a593Smuzhiyun static inline void xgbe_debugfs_rename(struct xgbe_prv_data *pdata) {}
1341*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /* NOTE: Uncomment for function trace log messages in KERNEL LOG */
1344*4882a593Smuzhiyun #if 0
1345*4882a593Smuzhiyun #define YDEBUG
1346*4882a593Smuzhiyun #define YDEBUG_MDIO
1347*4882a593Smuzhiyun #endif
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* For debug prints */
1350*4882a593Smuzhiyun #ifdef YDEBUG
1351*4882a593Smuzhiyun #define DBGPR(x...) pr_alert(x)
1352*4882a593Smuzhiyun #else
1353*4882a593Smuzhiyun #define DBGPR(x...) do { } while (0)
1354*4882a593Smuzhiyun #endif
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun #ifdef YDEBUG_MDIO
1357*4882a593Smuzhiyun #define DBGPR_MDIO(x...) pr_alert(x)
1358*4882a593Smuzhiyun #else
1359*4882a593Smuzhiyun #define DBGPR_MDIO(x...) do { } while (0)
1360*4882a593Smuzhiyun #endif
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun #endif
1363