xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/amd/xgbe/xgbe-phy-v2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * AMD 10Gb Ethernet driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is available to you under your choice of the following two
5*4882a593Smuzhiyun  * licenses:
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * License 1: GPLv2
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2016 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is free software; you may copy, redistribute and/or modify
12*4882a593Smuzhiyun  * it under the terms of the GNU General Public License as published by
13*4882a593Smuzhiyun  * the Free Software Foundation, either version 2 of the License, or (at
14*4882a593Smuzhiyun  * your option) any later version.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
17*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19*4882a593Smuzhiyun  * General Public License for more details.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
22*4882a593Smuzhiyun  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file incorporates work covered by the following copyright and
25*4882a593Smuzhiyun  * permission notice:
26*4882a593Smuzhiyun  *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
27*4882a593Smuzhiyun  *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28*4882a593Smuzhiyun  *     Inc. unless otherwise expressly agreed to in writing between Synopsys
29*4882a593Smuzhiyun  *     and you.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  *     The Software IS NOT an item of Licensed Software or Licensed Product
32*4882a593Smuzhiyun  *     under any End User Software License Agreement or Agreement for Licensed
33*4882a593Smuzhiyun  *     Product with Synopsys or any supplement thereto.  Permission is hereby
34*4882a593Smuzhiyun  *     granted, free of charge, to any person obtaining a copy of this software
35*4882a593Smuzhiyun  *     annotated with this license and the Software, to deal in the Software
36*4882a593Smuzhiyun  *     without restriction, including without limitation the rights to use,
37*4882a593Smuzhiyun  *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38*4882a593Smuzhiyun  *     of the Software, and to permit persons to whom the Software is furnished
39*4882a593Smuzhiyun  *     to do so, subject to the following conditions:
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  *     The above copyright notice and this permission notice shall be included
42*4882a593Smuzhiyun  *     in all copies or substantial portions of the Software.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45*4882a593Smuzhiyun  *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46*4882a593Smuzhiyun  *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47*4882a593Smuzhiyun  *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48*4882a593Smuzhiyun  *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49*4882a593Smuzhiyun  *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50*4882a593Smuzhiyun  *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51*4882a593Smuzhiyun  *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52*4882a593Smuzhiyun  *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53*4882a593Smuzhiyun  *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54*4882a593Smuzhiyun  *     THE POSSIBILITY OF SUCH DAMAGE.
55*4882a593Smuzhiyun  *
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * License 2: Modified BSD
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  * Copyright (c) 2016 Advanced Micro Devices, Inc.
60*4882a593Smuzhiyun  * All rights reserved.
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
63*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions are met:
64*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
65*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
66*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copyright
67*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in the
68*4882a593Smuzhiyun  *       documentation and/or other materials provided with the distribution.
69*4882a593Smuzhiyun  *     * Neither the name of Advanced Micro Devices, Inc. nor the
70*4882a593Smuzhiyun  *       names of its contributors may be used to endorse or promote products
71*4882a593Smuzhiyun  *       derived from this software without specific prior written permission.
72*4882a593Smuzhiyun  *
73*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75*4882a593Smuzhiyun  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76*4882a593Smuzhiyun  * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77*4882a593Smuzhiyun  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78*4882a593Smuzhiyun  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79*4882a593Smuzhiyun  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80*4882a593Smuzhiyun  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82*4882a593Smuzhiyun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * This file incorporates work covered by the following copyright and
85*4882a593Smuzhiyun  * permission notice:
86*4882a593Smuzhiyun  *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
87*4882a593Smuzhiyun  *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88*4882a593Smuzhiyun  *     Inc. unless otherwise expressly agreed to in writing between Synopsys
89*4882a593Smuzhiyun  *     and you.
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  *     The Software IS NOT an item of Licensed Software or Licensed Product
92*4882a593Smuzhiyun  *     under any End User Software License Agreement or Agreement for Licensed
93*4882a593Smuzhiyun  *     Product with Synopsys or any supplement thereto.  Permission is hereby
94*4882a593Smuzhiyun  *     granted, free of charge, to any person obtaining a copy of this software
95*4882a593Smuzhiyun  *     annotated with this license and the Software, to deal in the Software
96*4882a593Smuzhiyun  *     without restriction, including without limitation the rights to use,
97*4882a593Smuzhiyun  *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98*4882a593Smuzhiyun  *     of the Software, and to permit persons to whom the Software is furnished
99*4882a593Smuzhiyun  *     to do so, subject to the following conditions:
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  *     The above copyright notice and this permission notice shall be included
102*4882a593Smuzhiyun  *     in all copies or substantial portions of the Software.
103*4882a593Smuzhiyun  *
104*4882a593Smuzhiyun  *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105*4882a593Smuzhiyun  *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106*4882a593Smuzhiyun  *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107*4882a593Smuzhiyun  *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108*4882a593Smuzhiyun  *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109*4882a593Smuzhiyun  *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110*4882a593Smuzhiyun  *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111*4882a593Smuzhiyun  *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112*4882a593Smuzhiyun  *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113*4882a593Smuzhiyun  *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114*4882a593Smuzhiyun  *     THE POSSIBILITY OF SUCH DAMAGE.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #include <linux/module.h>
118*4882a593Smuzhiyun #include <linux/device.h>
119*4882a593Smuzhiyun #include <linux/kmod.h>
120*4882a593Smuzhiyun #include <linux/mdio.h>
121*4882a593Smuzhiyun #include <linux/phy.h>
122*4882a593Smuzhiyun #include <linux/ethtool.h>
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #include "xgbe.h"
125*4882a593Smuzhiyun #include "xgbe-common.h"
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define XGBE_PHY_PORT_SPEED_100		BIT(0)
128*4882a593Smuzhiyun #define XGBE_PHY_PORT_SPEED_1000	BIT(1)
129*4882a593Smuzhiyun #define XGBE_PHY_PORT_SPEED_2500	BIT(2)
130*4882a593Smuzhiyun #define XGBE_PHY_PORT_SPEED_10000	BIT(3)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define XGBE_MUTEX_RELEASE		0x80000000
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define XGBE_SFP_DIRECT			7
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* I2C target addresses */
137*4882a593Smuzhiyun #define XGBE_SFP_SERIAL_ID_ADDRESS	0x50
138*4882a593Smuzhiyun #define XGBE_SFP_DIAG_INFO_ADDRESS	0x51
139*4882a593Smuzhiyun #define XGBE_SFP_PHY_ADDRESS		0x56
140*4882a593Smuzhiyun #define XGBE_GPIO_ADDRESS_PCA9555	0x20
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* SFP sideband signal indicators */
143*4882a593Smuzhiyun #define XGBE_GPIO_NO_TX_FAULT		BIT(0)
144*4882a593Smuzhiyun #define XGBE_GPIO_NO_RATE_SELECT	BIT(1)
145*4882a593Smuzhiyun #define XGBE_GPIO_NO_MOD_ABSENT		BIT(2)
146*4882a593Smuzhiyun #define XGBE_GPIO_NO_RX_LOS		BIT(3)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Rate-change complete wait/retry count */
149*4882a593Smuzhiyun #define XGBE_RATECHANGE_COUNT		500
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* CDR delay values for KR support (in usec) */
152*4882a593Smuzhiyun #define XGBE_CDR_DELAY_INIT		10000
153*4882a593Smuzhiyun #define XGBE_CDR_DELAY_INC		10000
154*4882a593Smuzhiyun #define XGBE_CDR_DELAY_MAX		100000
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* RRC frequency during link status check */
157*4882a593Smuzhiyun #define XGBE_RRC_FREQUENCY		10
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun enum xgbe_port_mode {
160*4882a593Smuzhiyun 	XGBE_PORT_MODE_RSVD = 0,
161*4882a593Smuzhiyun 	XGBE_PORT_MODE_BACKPLANE,
162*4882a593Smuzhiyun 	XGBE_PORT_MODE_BACKPLANE_2500,
163*4882a593Smuzhiyun 	XGBE_PORT_MODE_1000BASE_T,
164*4882a593Smuzhiyun 	XGBE_PORT_MODE_1000BASE_X,
165*4882a593Smuzhiyun 	XGBE_PORT_MODE_NBASE_T,
166*4882a593Smuzhiyun 	XGBE_PORT_MODE_10GBASE_T,
167*4882a593Smuzhiyun 	XGBE_PORT_MODE_10GBASE_R,
168*4882a593Smuzhiyun 	XGBE_PORT_MODE_SFP,
169*4882a593Smuzhiyun 	XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG,
170*4882a593Smuzhiyun 	XGBE_PORT_MODE_MAX,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun enum xgbe_conn_type {
174*4882a593Smuzhiyun 	XGBE_CONN_TYPE_NONE = 0,
175*4882a593Smuzhiyun 	XGBE_CONN_TYPE_SFP,
176*4882a593Smuzhiyun 	XGBE_CONN_TYPE_MDIO,
177*4882a593Smuzhiyun 	XGBE_CONN_TYPE_RSVD1,
178*4882a593Smuzhiyun 	XGBE_CONN_TYPE_BACKPLANE,
179*4882a593Smuzhiyun 	XGBE_CONN_TYPE_MAX,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* SFP/SFP+ related definitions */
183*4882a593Smuzhiyun enum xgbe_sfp_comm {
184*4882a593Smuzhiyun 	XGBE_SFP_COMM_DIRECT = 0,
185*4882a593Smuzhiyun 	XGBE_SFP_COMM_PCA9545,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun enum xgbe_sfp_cable {
189*4882a593Smuzhiyun 	XGBE_SFP_CABLE_UNKNOWN = 0,
190*4882a593Smuzhiyun 	XGBE_SFP_CABLE_ACTIVE,
191*4882a593Smuzhiyun 	XGBE_SFP_CABLE_PASSIVE,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun enum xgbe_sfp_base {
195*4882a593Smuzhiyun 	XGBE_SFP_BASE_UNKNOWN = 0,
196*4882a593Smuzhiyun 	XGBE_SFP_BASE_1000_T,
197*4882a593Smuzhiyun 	XGBE_SFP_BASE_1000_SX,
198*4882a593Smuzhiyun 	XGBE_SFP_BASE_1000_LX,
199*4882a593Smuzhiyun 	XGBE_SFP_BASE_1000_CX,
200*4882a593Smuzhiyun 	XGBE_SFP_BASE_10000_SR,
201*4882a593Smuzhiyun 	XGBE_SFP_BASE_10000_LR,
202*4882a593Smuzhiyun 	XGBE_SFP_BASE_10000_LRM,
203*4882a593Smuzhiyun 	XGBE_SFP_BASE_10000_ER,
204*4882a593Smuzhiyun 	XGBE_SFP_BASE_10000_CR,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun enum xgbe_sfp_speed {
208*4882a593Smuzhiyun 	XGBE_SFP_SPEED_UNKNOWN = 0,
209*4882a593Smuzhiyun 	XGBE_SFP_SPEED_100_1000,
210*4882a593Smuzhiyun 	XGBE_SFP_SPEED_1000,
211*4882a593Smuzhiyun 	XGBE_SFP_SPEED_10000,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* SFP Serial ID Base ID values relative to an offset of 0 */
215*4882a593Smuzhiyun #define XGBE_SFP_BASE_ID			0
216*4882a593Smuzhiyun #define XGBE_SFP_ID_SFP				0x03
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define XGBE_SFP_BASE_EXT_ID			1
219*4882a593Smuzhiyun #define XGBE_SFP_EXT_ID_SFP			0x04
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define XGBE_SFP_BASE_10GBE_CC			3
222*4882a593Smuzhiyun #define XGBE_SFP_BASE_10GBE_CC_SR		BIT(4)
223*4882a593Smuzhiyun #define XGBE_SFP_BASE_10GBE_CC_LR		BIT(5)
224*4882a593Smuzhiyun #define XGBE_SFP_BASE_10GBE_CC_LRM		BIT(6)
225*4882a593Smuzhiyun #define XGBE_SFP_BASE_10GBE_CC_ER		BIT(7)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define XGBE_SFP_BASE_1GBE_CC			6
228*4882a593Smuzhiyun #define XGBE_SFP_BASE_1GBE_CC_SX		BIT(0)
229*4882a593Smuzhiyun #define XGBE_SFP_BASE_1GBE_CC_LX		BIT(1)
230*4882a593Smuzhiyun #define XGBE_SFP_BASE_1GBE_CC_CX		BIT(2)
231*4882a593Smuzhiyun #define XGBE_SFP_BASE_1GBE_CC_T			BIT(3)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define XGBE_SFP_BASE_CABLE			8
234*4882a593Smuzhiyun #define XGBE_SFP_BASE_CABLE_PASSIVE		BIT(2)
235*4882a593Smuzhiyun #define XGBE_SFP_BASE_CABLE_ACTIVE		BIT(3)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define XGBE_SFP_BASE_BR			12
238*4882a593Smuzhiyun #define XGBE_SFP_BASE_BR_1GBE_MIN		0x0a
239*4882a593Smuzhiyun #define XGBE_SFP_BASE_BR_1GBE_MAX		0x0d
240*4882a593Smuzhiyun #define XGBE_SFP_BASE_BR_10GBE_MIN		0x64
241*4882a593Smuzhiyun #define XGBE_SFP_BASE_BR_10GBE_MAX		0x68
242*4882a593Smuzhiyun #define XGBE_MOLEX_SFP_BASE_BR_10GBE_MAX	0x78
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define XGBE_SFP_BASE_CU_CABLE_LEN		18
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_NAME		20
247*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_NAME_LEN		16
248*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_PN			40
249*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_PN_LEN		16
250*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_REV		56
251*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_REV_LEN		4
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define XGBE_SFP_BASE_CC			63
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* SFP Serial ID Extended ID values relative to an offset of 64 */
256*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_SN			4
257*4882a593Smuzhiyun #define XGBE_SFP_BASE_VENDOR_SN_LEN		16
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define XGBE_SFP_EXTD_OPT1			1
260*4882a593Smuzhiyun #define XGBE_SFP_EXTD_OPT1_RX_LOS		BIT(1)
261*4882a593Smuzhiyun #define XGBE_SFP_EXTD_OPT1_TX_FAULT		BIT(3)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define XGBE_SFP_EXTD_DIAG			28
264*4882a593Smuzhiyun #define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE		BIT(2)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define XGBE_SFP_EXTD_SFF_8472			30
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define XGBE_SFP_EXTD_CC			31
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun struct xgbe_sfp_eeprom {
271*4882a593Smuzhiyun 	u8 base[64];
272*4882a593Smuzhiyun 	u8 extd[32];
273*4882a593Smuzhiyun 	u8 vendor[32];
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define XGBE_SFP_DIAGS_SUPPORTED(_x)			\
277*4882a593Smuzhiyun 	((_x)->extd[XGBE_SFP_EXTD_SFF_8472] &&		\
278*4882a593Smuzhiyun 	 !((_x)->extd[XGBE_SFP_EXTD_DIAG] & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define XGBE_SFP_EEPROM_BASE_LEN	256
281*4882a593Smuzhiyun #define XGBE_SFP_EEPROM_DIAG_LEN	256
282*4882a593Smuzhiyun #define XGBE_SFP_EEPROM_MAX		(XGBE_SFP_EEPROM_BASE_LEN +	\
283*4882a593Smuzhiyun 					 XGBE_SFP_EEPROM_DIAG_LEN)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define XGBE_BEL_FUSE_VENDOR	"BEL-FUSE        "
286*4882a593Smuzhiyun #define XGBE_BEL_FUSE_PARTNO	"1GBT-SFP06      "
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define XGBE_MOLEX_VENDOR	"Molex Inc.      "
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun struct xgbe_sfp_ascii {
291*4882a593Smuzhiyun 	union {
292*4882a593Smuzhiyun 		char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
293*4882a593Smuzhiyun 		char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
294*4882a593Smuzhiyun 		char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
295*4882a593Smuzhiyun 		char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
296*4882a593Smuzhiyun 	} u;
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* MDIO PHY reset types */
300*4882a593Smuzhiyun enum xgbe_mdio_reset {
301*4882a593Smuzhiyun 	XGBE_MDIO_RESET_NONE = 0,
302*4882a593Smuzhiyun 	XGBE_MDIO_RESET_I2C_GPIO,
303*4882a593Smuzhiyun 	XGBE_MDIO_RESET_INT_GPIO,
304*4882a593Smuzhiyun 	XGBE_MDIO_RESET_MAX,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Re-driver related definitions */
308*4882a593Smuzhiyun enum xgbe_phy_redrv_if {
309*4882a593Smuzhiyun 	XGBE_PHY_REDRV_IF_MDIO = 0,
310*4882a593Smuzhiyun 	XGBE_PHY_REDRV_IF_I2C,
311*4882a593Smuzhiyun 	XGBE_PHY_REDRV_IF_MAX,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun enum xgbe_phy_redrv_model {
315*4882a593Smuzhiyun 	XGBE_PHY_REDRV_MODEL_4223 = 0,
316*4882a593Smuzhiyun 	XGBE_PHY_REDRV_MODEL_4227,
317*4882a593Smuzhiyun 	XGBE_PHY_REDRV_MODEL_MAX,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun enum xgbe_phy_redrv_mode {
321*4882a593Smuzhiyun 	XGBE_PHY_REDRV_MODE_CX = 5,
322*4882a593Smuzhiyun 	XGBE_PHY_REDRV_MODE_SR = 9,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define XGBE_PHY_REDRV_MODE_REG	0x12b0
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* PHY related configuration information */
328*4882a593Smuzhiyun struct xgbe_phy_data {
329*4882a593Smuzhiyun 	enum xgbe_port_mode port_mode;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	unsigned int port_id;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	unsigned int port_speeds;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	enum xgbe_conn_type conn_type;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	enum xgbe_mode cur_mode;
338*4882a593Smuzhiyun 	enum xgbe_mode start_mode;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	unsigned int rrc_count;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	unsigned int mdio_addr;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* SFP Support */
345*4882a593Smuzhiyun 	enum xgbe_sfp_comm sfp_comm;
346*4882a593Smuzhiyun 	unsigned int sfp_mux_address;
347*4882a593Smuzhiyun 	unsigned int sfp_mux_channel;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	unsigned int sfp_gpio_address;
350*4882a593Smuzhiyun 	unsigned int sfp_gpio_mask;
351*4882a593Smuzhiyun 	unsigned int sfp_gpio_inputs;
352*4882a593Smuzhiyun 	unsigned int sfp_gpio_rx_los;
353*4882a593Smuzhiyun 	unsigned int sfp_gpio_tx_fault;
354*4882a593Smuzhiyun 	unsigned int sfp_gpio_mod_absent;
355*4882a593Smuzhiyun 	unsigned int sfp_gpio_rate_select;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	unsigned int sfp_rx_los;
358*4882a593Smuzhiyun 	unsigned int sfp_tx_fault;
359*4882a593Smuzhiyun 	unsigned int sfp_mod_absent;
360*4882a593Smuzhiyun 	unsigned int sfp_changed;
361*4882a593Smuzhiyun 	unsigned int sfp_phy_avail;
362*4882a593Smuzhiyun 	unsigned int sfp_cable_len;
363*4882a593Smuzhiyun 	enum xgbe_sfp_base sfp_base;
364*4882a593Smuzhiyun 	enum xgbe_sfp_cable sfp_cable;
365*4882a593Smuzhiyun 	enum xgbe_sfp_speed sfp_speed;
366*4882a593Smuzhiyun 	struct xgbe_sfp_eeprom sfp_eeprom;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* External PHY support */
369*4882a593Smuzhiyun 	enum xgbe_mdio_mode phydev_mode;
370*4882a593Smuzhiyun 	struct mii_bus *mii;
371*4882a593Smuzhiyun 	struct phy_device *phydev;
372*4882a593Smuzhiyun 	enum xgbe_mdio_reset mdio_reset;
373*4882a593Smuzhiyun 	unsigned int mdio_reset_addr;
374*4882a593Smuzhiyun 	unsigned int mdio_reset_gpio;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Re-driver support */
377*4882a593Smuzhiyun 	unsigned int redrv;
378*4882a593Smuzhiyun 	unsigned int redrv_if;
379*4882a593Smuzhiyun 	unsigned int redrv_addr;
380*4882a593Smuzhiyun 	unsigned int redrv_lane;
381*4882a593Smuzhiyun 	unsigned int redrv_model;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* KR AN support */
384*4882a593Smuzhiyun 	unsigned int phy_cdr_notrack;
385*4882a593Smuzhiyun 	unsigned int phy_cdr_delay;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
389*4882a593Smuzhiyun static DEFINE_MUTEX(xgbe_phy_comm_lock);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
392*4882a593Smuzhiyun 
xgbe_phy_i2c_xfer(struct xgbe_prv_data * pdata,struct xgbe_i2c_op * i2c_op)393*4882a593Smuzhiyun static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
394*4882a593Smuzhiyun 			     struct xgbe_i2c_op *i2c_op)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
xgbe_phy_redrv_write(struct xgbe_prv_data * pdata,unsigned int reg,unsigned int val)399*4882a593Smuzhiyun static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
400*4882a593Smuzhiyun 				unsigned int val)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
403*4882a593Smuzhiyun 	struct xgbe_i2c_op i2c_op;
404*4882a593Smuzhiyun 	__be16 *redrv_val;
405*4882a593Smuzhiyun 	u8 redrv_data[5], csum;
406*4882a593Smuzhiyun 	unsigned int i, retry;
407*4882a593Smuzhiyun 	int ret;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* High byte of register contains read/write indicator */
410*4882a593Smuzhiyun 	redrv_data[0] = ((reg >> 8) & 0xff) << 1;
411*4882a593Smuzhiyun 	redrv_data[1] = reg & 0xff;
412*4882a593Smuzhiyun 	redrv_val = (__be16 *)&redrv_data[2];
413*4882a593Smuzhiyun 	*redrv_val = cpu_to_be16(val);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Calculate 1 byte checksum */
416*4882a593Smuzhiyun 	csum = 0;
417*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
418*4882a593Smuzhiyun 		csum += redrv_data[i];
419*4882a593Smuzhiyun 		if (redrv_data[i] > csum)
420*4882a593Smuzhiyun 			csum++;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	redrv_data[4] = ~csum;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	retry = 1;
425*4882a593Smuzhiyun again1:
426*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_WRITE;
427*4882a593Smuzhiyun 	i2c_op.target = phy_data->redrv_addr;
428*4882a593Smuzhiyun 	i2c_op.len = sizeof(redrv_data);
429*4882a593Smuzhiyun 	i2c_op.buf = redrv_data;
430*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
431*4882a593Smuzhiyun 	if (ret) {
432*4882a593Smuzhiyun 		if ((ret == -EAGAIN) && retry--)
433*4882a593Smuzhiyun 			goto again1;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		return ret;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	retry = 1;
439*4882a593Smuzhiyun again2:
440*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_READ;
441*4882a593Smuzhiyun 	i2c_op.target = phy_data->redrv_addr;
442*4882a593Smuzhiyun 	i2c_op.len = 1;
443*4882a593Smuzhiyun 	i2c_op.buf = redrv_data;
444*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
445*4882a593Smuzhiyun 	if (ret) {
446*4882a593Smuzhiyun 		if ((ret == -EAGAIN) && retry--)
447*4882a593Smuzhiyun 			goto again2;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 		return ret;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (redrv_data[0] != 0xff) {
453*4882a593Smuzhiyun 		netif_dbg(pdata, drv, pdata->netdev,
454*4882a593Smuzhiyun 			  "Redriver write checksum error\n");
455*4882a593Smuzhiyun 		ret = -EIO;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
xgbe_phy_i2c_write(struct xgbe_prv_data * pdata,unsigned int target,void * val,unsigned int val_len)461*4882a593Smuzhiyun static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
462*4882a593Smuzhiyun 			      void *val, unsigned int val_len)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct xgbe_i2c_op i2c_op;
465*4882a593Smuzhiyun 	int retry, ret;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	retry = 1;
468*4882a593Smuzhiyun again:
469*4882a593Smuzhiyun 	/* Write the specfied register */
470*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_WRITE;
471*4882a593Smuzhiyun 	i2c_op.target = target;
472*4882a593Smuzhiyun 	i2c_op.len = val_len;
473*4882a593Smuzhiyun 	i2c_op.buf = val;
474*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
475*4882a593Smuzhiyun 	if ((ret == -EAGAIN) && retry--)
476*4882a593Smuzhiyun 		goto again;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return ret;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
xgbe_phy_i2c_read(struct xgbe_prv_data * pdata,unsigned int target,void * reg,unsigned int reg_len,void * val,unsigned int val_len)481*4882a593Smuzhiyun static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
482*4882a593Smuzhiyun 			     void *reg, unsigned int reg_len,
483*4882a593Smuzhiyun 			     void *val, unsigned int val_len)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct xgbe_i2c_op i2c_op;
486*4882a593Smuzhiyun 	int retry, ret;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	retry = 1;
489*4882a593Smuzhiyun again1:
490*4882a593Smuzhiyun 	/* Set the specified register to read */
491*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_WRITE;
492*4882a593Smuzhiyun 	i2c_op.target = target;
493*4882a593Smuzhiyun 	i2c_op.len = reg_len;
494*4882a593Smuzhiyun 	i2c_op.buf = reg;
495*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
496*4882a593Smuzhiyun 	if (ret) {
497*4882a593Smuzhiyun 		if ((ret == -EAGAIN) && retry--)
498*4882a593Smuzhiyun 			goto again1;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		return ret;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	retry = 1;
504*4882a593Smuzhiyun again2:
505*4882a593Smuzhiyun 	/* Read the specfied register */
506*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_READ;
507*4882a593Smuzhiyun 	i2c_op.target = target;
508*4882a593Smuzhiyun 	i2c_op.len = val_len;
509*4882a593Smuzhiyun 	i2c_op.buf = val;
510*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
511*4882a593Smuzhiyun 	if ((ret == -EAGAIN) && retry--)
512*4882a593Smuzhiyun 		goto again2;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
xgbe_phy_sfp_put_mux(struct xgbe_prv_data * pdata)517*4882a593Smuzhiyun static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
520*4882a593Smuzhiyun 	struct xgbe_i2c_op i2c_op;
521*4882a593Smuzhiyun 	u8 mux_channel;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
524*4882a593Smuzhiyun 		return 0;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* Select no mux channels */
527*4882a593Smuzhiyun 	mux_channel = 0;
528*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_WRITE;
529*4882a593Smuzhiyun 	i2c_op.target = phy_data->sfp_mux_address;
530*4882a593Smuzhiyun 	i2c_op.len = sizeof(mux_channel);
531*4882a593Smuzhiyun 	i2c_op.buf = &mux_channel;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return xgbe_phy_i2c_xfer(pdata, &i2c_op);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
xgbe_phy_sfp_get_mux(struct xgbe_prv_data * pdata)536*4882a593Smuzhiyun static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
539*4882a593Smuzhiyun 	struct xgbe_i2c_op i2c_op;
540*4882a593Smuzhiyun 	u8 mux_channel;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
543*4882a593Smuzhiyun 		return 0;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Select desired mux channel */
546*4882a593Smuzhiyun 	mux_channel = 1 << phy_data->sfp_mux_channel;
547*4882a593Smuzhiyun 	i2c_op.cmd = XGBE_I2C_CMD_WRITE;
548*4882a593Smuzhiyun 	i2c_op.target = phy_data->sfp_mux_address;
549*4882a593Smuzhiyun 	i2c_op.len = sizeof(mux_channel);
550*4882a593Smuzhiyun 	i2c_op.buf = &mux_channel;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return xgbe_phy_i2c_xfer(pdata, &i2c_op);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
xgbe_phy_put_comm_ownership(struct xgbe_prv_data * pdata)555*4882a593Smuzhiyun static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	mutex_unlock(&xgbe_phy_comm_lock);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
xgbe_phy_get_comm_ownership(struct xgbe_prv_data * pdata)560*4882a593Smuzhiyun static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
563*4882a593Smuzhiyun 	unsigned long timeout;
564*4882a593Smuzhiyun 	unsigned int mutex_id;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
567*4882a593Smuzhiyun 	 * the driver needs to take the software mutex and then the hardware
568*4882a593Smuzhiyun 	 * mutexes before being able to use the busses.
569*4882a593Smuzhiyun 	 */
570*4882a593Smuzhiyun 	mutex_lock(&xgbe_phy_comm_lock);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* Clear the mutexes */
573*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
574*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Mutex formats are the same for I2C and MDIO/GPIO */
577*4882a593Smuzhiyun 	mutex_id = 0;
578*4882a593Smuzhiyun 	XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
579*4882a593Smuzhiyun 	XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	timeout = jiffies + (5 * HZ);
582*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
583*4882a593Smuzhiyun 		/* Must be all zeroes in order to obtain the mutex */
584*4882a593Smuzhiyun 		if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
585*4882a593Smuzhiyun 		    XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
586*4882a593Smuzhiyun 			usleep_range(100, 200);
587*4882a593Smuzhiyun 			continue;
588*4882a593Smuzhiyun 		}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* Obtain the mutex */
591*4882a593Smuzhiyun 		XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
592*4882a593Smuzhiyun 		XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		return 0;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	mutex_unlock(&xgbe_phy_comm_lock);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return -ETIMEDOUT;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
xgbe_phy_mdio_mii_write(struct xgbe_prv_data * pdata,int addr,int reg,u16 val)604*4882a593Smuzhiyun static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
605*4882a593Smuzhiyun 				   int reg, u16 val)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (reg & MII_ADDR_C45) {
610*4882a593Smuzhiyun 		if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
611*4882a593Smuzhiyun 			return -ENOTSUPP;
612*4882a593Smuzhiyun 	} else {
613*4882a593Smuzhiyun 		if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
614*4882a593Smuzhiyun 			return -ENOTSUPP;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
xgbe_phy_i2c_mii_write(struct xgbe_prv_data * pdata,int reg,u16 val)620*4882a593Smuzhiyun static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	__be16 *mii_val;
623*4882a593Smuzhiyun 	u8 mii_data[3];
624*4882a593Smuzhiyun 	int ret;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	ret = xgbe_phy_sfp_get_mux(pdata);
627*4882a593Smuzhiyun 	if (ret)
628*4882a593Smuzhiyun 		return ret;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	mii_data[0] = reg & 0xff;
631*4882a593Smuzhiyun 	mii_val = (__be16 *)&mii_data[1];
632*4882a593Smuzhiyun 	*mii_val = cpu_to_be16(val);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
635*4882a593Smuzhiyun 				 mii_data, sizeof(mii_data));
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	xgbe_phy_sfp_put_mux(pdata);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	return ret;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
xgbe_phy_mii_write(struct mii_bus * mii,int addr,int reg,u16 val)642*4882a593Smuzhiyun static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = mii->priv;
645*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
646*4882a593Smuzhiyun 	int ret;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
649*4882a593Smuzhiyun 	if (ret)
650*4882a593Smuzhiyun 		return ret;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
653*4882a593Smuzhiyun 		ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
654*4882a593Smuzhiyun 	else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
655*4882a593Smuzhiyun 		ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
656*4882a593Smuzhiyun 	else
657*4882a593Smuzhiyun 		ret = -ENOTSUPP;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	return ret;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
xgbe_phy_mdio_mii_read(struct xgbe_prv_data * pdata,int addr,int reg)664*4882a593Smuzhiyun static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
665*4882a593Smuzhiyun 				  int reg)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (reg & MII_ADDR_C45) {
670*4882a593Smuzhiyun 		if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
671*4882a593Smuzhiyun 			return -ENOTSUPP;
672*4882a593Smuzhiyun 	} else {
673*4882a593Smuzhiyun 		if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
674*4882a593Smuzhiyun 			return -ENOTSUPP;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
xgbe_phy_i2c_mii_read(struct xgbe_prv_data * pdata,int reg)680*4882a593Smuzhiyun static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	__be16 mii_val;
683*4882a593Smuzhiyun 	u8 mii_reg;
684*4882a593Smuzhiyun 	int ret;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	ret = xgbe_phy_sfp_get_mux(pdata);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	mii_reg = reg;
691*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
692*4882a593Smuzhiyun 				&mii_reg, sizeof(mii_reg),
693*4882a593Smuzhiyun 				&mii_val, sizeof(mii_val));
694*4882a593Smuzhiyun 	if (!ret)
695*4882a593Smuzhiyun 		ret = be16_to_cpu(mii_val);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	xgbe_phy_sfp_put_mux(pdata);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return ret;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
xgbe_phy_mii_read(struct mii_bus * mii,int addr,int reg)702*4882a593Smuzhiyun static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = mii->priv;
705*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
706*4882a593Smuzhiyun 	int ret;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
709*4882a593Smuzhiyun 	if (ret)
710*4882a593Smuzhiyun 		return ret;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
713*4882a593Smuzhiyun 		ret = xgbe_phy_i2c_mii_read(pdata, reg);
714*4882a593Smuzhiyun 	else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
715*4882a593Smuzhiyun 		ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		ret = -ENOTSUPP;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return ret;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
xgbe_phy_sfp_phy_settings(struct xgbe_prv_data * pdata)724*4882a593Smuzhiyun static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
727*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (!phy_data->sfp_mod_absent && !phy_data->sfp_changed)
730*4882a593Smuzhiyun 		return;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	XGBE_ZERO_SUP(lks);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (phy_data->sfp_mod_absent) {
735*4882a593Smuzhiyun 		pdata->phy.speed = SPEED_UNKNOWN;
736*4882a593Smuzhiyun 		pdata->phy.duplex = DUPLEX_UNKNOWN;
737*4882a593Smuzhiyun 		pdata->phy.autoneg = AUTONEG_ENABLE;
738*4882a593Smuzhiyun 		pdata->phy.pause_autoneg = AUTONEG_ENABLE;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
741*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
742*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
743*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
744*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, FIBRE);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		XGBE_LM_COPY(lks, advertising, lks, supported);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		return;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	switch (phy_data->sfp_base) {
752*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_T:
753*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_SX:
754*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_LX:
755*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_CX:
756*4882a593Smuzhiyun 		pdata->phy.speed = SPEED_UNKNOWN;
757*4882a593Smuzhiyun 		pdata->phy.duplex = DUPLEX_UNKNOWN;
758*4882a593Smuzhiyun 		pdata->phy.autoneg = AUTONEG_ENABLE;
759*4882a593Smuzhiyun 		pdata->phy.pause_autoneg = AUTONEG_ENABLE;
760*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
761*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
762*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
763*4882a593Smuzhiyun 		if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T) {
764*4882a593Smuzhiyun 			if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
765*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 100baseT_Full);
766*4882a593Smuzhiyun 			if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
767*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 1000baseT_Full);
768*4882a593Smuzhiyun 		} else {
769*4882a593Smuzhiyun 			if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
770*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 1000baseX_Full);
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 		break;
773*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_SR:
774*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_LR:
775*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_LRM:
776*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_ER:
777*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_CR:
778*4882a593Smuzhiyun 		pdata->phy.speed = SPEED_10000;
779*4882a593Smuzhiyun 		pdata->phy.duplex = DUPLEX_FULL;
780*4882a593Smuzhiyun 		pdata->phy.autoneg = AUTONEG_DISABLE;
781*4882a593Smuzhiyun 		pdata->phy.pause_autoneg = AUTONEG_DISABLE;
782*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
783*4882a593Smuzhiyun 			switch (phy_data->sfp_base) {
784*4882a593Smuzhiyun 			case XGBE_SFP_BASE_10000_SR:
785*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseSR_Full);
786*4882a593Smuzhiyun 				break;
787*4882a593Smuzhiyun 			case XGBE_SFP_BASE_10000_LR:
788*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseLR_Full);
789*4882a593Smuzhiyun 				break;
790*4882a593Smuzhiyun 			case XGBE_SFP_BASE_10000_LRM:
791*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseLRM_Full);
792*4882a593Smuzhiyun 				break;
793*4882a593Smuzhiyun 			case XGBE_SFP_BASE_10000_ER:
794*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseER_Full);
795*4882a593Smuzhiyun 				break;
796*4882a593Smuzhiyun 			case XGBE_SFP_BASE_10000_CR:
797*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseCR_Full);
798*4882a593Smuzhiyun 				break;
799*4882a593Smuzhiyun 			default:
800*4882a593Smuzhiyun 				break;
801*4882a593Smuzhiyun 			}
802*4882a593Smuzhiyun 		}
803*4882a593Smuzhiyun 		break;
804*4882a593Smuzhiyun 	default:
805*4882a593Smuzhiyun 		pdata->phy.speed = SPEED_UNKNOWN;
806*4882a593Smuzhiyun 		pdata->phy.duplex = DUPLEX_UNKNOWN;
807*4882a593Smuzhiyun 		pdata->phy.autoneg = AUTONEG_DISABLE;
808*4882a593Smuzhiyun 		pdata->phy.pause_autoneg = AUTONEG_DISABLE;
809*4882a593Smuzhiyun 		break;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	switch (phy_data->sfp_base) {
813*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_T:
814*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_CX:
815*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_CR:
816*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	default:
819*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, FIBRE);
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	XGBE_LM_COPY(lks, advertising, lks, supported);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom * sfp_eeprom,enum xgbe_sfp_speed sfp_speed)826*4882a593Smuzhiyun static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
827*4882a593Smuzhiyun 				  enum xgbe_sfp_speed sfp_speed)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	u8 *sfp_base, min, max;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	sfp_base = sfp_eeprom->base;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	switch (sfp_speed) {
834*4882a593Smuzhiyun 	case XGBE_SFP_SPEED_1000:
835*4882a593Smuzhiyun 		min = XGBE_SFP_BASE_BR_1GBE_MIN;
836*4882a593Smuzhiyun 		max = XGBE_SFP_BASE_BR_1GBE_MAX;
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	case XGBE_SFP_SPEED_10000:
839*4882a593Smuzhiyun 		min = XGBE_SFP_BASE_BR_10GBE_MIN;
840*4882a593Smuzhiyun 		if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
841*4882a593Smuzhiyun 			   XGBE_MOLEX_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN) == 0)
842*4882a593Smuzhiyun 			max = XGBE_MOLEX_SFP_BASE_BR_10GBE_MAX;
843*4882a593Smuzhiyun 		else
844*4882a593Smuzhiyun 			max = XGBE_SFP_BASE_BR_10GBE_MAX;
845*4882a593Smuzhiyun 		break;
846*4882a593Smuzhiyun 	default:
847*4882a593Smuzhiyun 		return false;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
851*4882a593Smuzhiyun 		(sfp_base[XGBE_SFP_BASE_BR] <= max));
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
xgbe_phy_free_phy_device(struct xgbe_prv_data * pdata)854*4882a593Smuzhiyun static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (phy_data->phydev) {
859*4882a593Smuzhiyun 		phy_detach(phy_data->phydev);
860*4882a593Smuzhiyun 		phy_device_remove(phy_data->phydev);
861*4882a593Smuzhiyun 		phy_device_free(phy_data->phydev);
862*4882a593Smuzhiyun 		phy_data->phydev = NULL;
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data * pdata)866*4882a593Smuzhiyun static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
869*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
870*4882a593Smuzhiyun 	unsigned int phy_id = phy_data->phydev->phy_id;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
873*4882a593Smuzhiyun 		return false;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
876*4882a593Smuzhiyun 		return false;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* Enable Base-T AN */
879*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x16, 0x0001);
880*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, 0x9140);
881*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x16, 0x0000);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
884*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1b, 0x9084);
885*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x09, 0x0e00);
886*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, 0x8140);
887*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x04, 0x0d01);
888*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, 0x9140);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	linkmode_set_bit_array(phy_10_100_features_array,
891*4882a593Smuzhiyun 			       ARRAY_SIZE(phy_10_100_features_array),
892*4882a593Smuzhiyun 			       supported);
893*4882a593Smuzhiyun 	linkmode_set_bit_array(phy_gbit_features_array,
894*4882a593Smuzhiyun 			       ARRAY_SIZE(phy_gbit_features_array),
895*4882a593Smuzhiyun 			       supported);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	linkmode_copy(phy_data->phydev->supported, supported);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	phy_support_asym_pause(phy_data->phydev);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev,
902*4882a593Smuzhiyun 		  "Finisar PHY quirk in place\n");
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return true;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
xgbe_phy_belfuse_phy_quirks(struct xgbe_prv_data * pdata)907*4882a593Smuzhiyun static bool xgbe_phy_belfuse_phy_quirks(struct xgbe_prv_data *pdata)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
910*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
911*4882a593Smuzhiyun 	struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
912*4882a593Smuzhiyun 	unsigned int phy_id = phy_data->phydev->phy_id;
913*4882a593Smuzhiyun 	int reg;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
916*4882a593Smuzhiyun 		return false;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
919*4882a593Smuzhiyun 		   XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
920*4882a593Smuzhiyun 		return false;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* For Bel-Fuse, use the extra AN flag */
923*4882a593Smuzhiyun 	pdata->an_again = 1;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
926*4882a593Smuzhiyun 		   XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN))
927*4882a593Smuzhiyun 		return false;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if ((phy_id & 0xfffffff0) != 0x03625d10)
930*4882a593Smuzhiyun 		return false;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Reset PHY - wait for self-clearing reset bit to clear */
933*4882a593Smuzhiyun 	genphy_soft_reset(phy_data->phydev);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Disable RGMII mode */
936*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x18, 0x7007);
937*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x18);
938*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x18, reg & ~0x0080);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Enable fiber register bank */
941*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x7c00);
942*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x1c);
943*4882a593Smuzhiyun 	reg &= 0x03ff;
944*4882a593Smuzhiyun 	reg &= ~0x0001;
945*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0001);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* Power down SerDes */
948*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x00);
949*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, reg | 0x00800);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Configure SGMII-to-Copper mode */
952*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x7c00);
953*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x1c);
954*4882a593Smuzhiyun 	reg &= 0x03ff;
955*4882a593Smuzhiyun 	reg &= ~0x0006;
956*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg | 0x0004);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* Power up SerDes */
959*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x00);
960*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* Enable copper register bank */
963*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x7c00);
964*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x1c);
965*4882a593Smuzhiyun 	reg &= 0x03ff;
966*4882a593Smuzhiyun 	reg &= ~0x0001;
967*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x1c, 0x8000 | 0x7c00 | reg);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* Power up SerDes */
970*4882a593Smuzhiyun 	reg = phy_read(phy_data->phydev, 0x00);
971*4882a593Smuzhiyun 	phy_write(phy_data->phydev, 0x00, reg & ~0x00800);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	linkmode_set_bit_array(phy_10_100_features_array,
974*4882a593Smuzhiyun 			       ARRAY_SIZE(phy_10_100_features_array),
975*4882a593Smuzhiyun 			       supported);
976*4882a593Smuzhiyun 	linkmode_set_bit_array(phy_gbit_features_array,
977*4882a593Smuzhiyun 			       ARRAY_SIZE(phy_gbit_features_array),
978*4882a593Smuzhiyun 			       supported);
979*4882a593Smuzhiyun 	linkmode_copy(phy_data->phydev->supported, supported);
980*4882a593Smuzhiyun 	phy_support_asym_pause(phy_data->phydev);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev,
983*4882a593Smuzhiyun 		  "BelFuse PHY quirk in place\n");
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return true;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
xgbe_phy_external_phy_quirks(struct xgbe_prv_data * pdata)988*4882a593Smuzhiyun static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	if (xgbe_phy_belfuse_phy_quirks(pdata))
991*4882a593Smuzhiyun 		return;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (xgbe_phy_finisar_phy_quirks(pdata))
994*4882a593Smuzhiyun 		return;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
xgbe_phy_find_phy_device(struct xgbe_prv_data * pdata)997*4882a593Smuzhiyun static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1000*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1001*4882a593Smuzhiyun 	struct phy_device *phydev;
1002*4882a593Smuzhiyun 	int ret;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* If we already have a PHY, just return */
1005*4882a593Smuzhiyun 	if (phy_data->phydev)
1006*4882a593Smuzhiyun 		return 0;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* Clear the extra AN flag */
1009*4882a593Smuzhiyun 	pdata->an_again = 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* Check for the use of an external PHY */
1012*4882a593Smuzhiyun 	if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
1013*4882a593Smuzhiyun 		return 0;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* For SFP, only use an external PHY if available */
1016*4882a593Smuzhiyun 	if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
1017*4882a593Smuzhiyun 	    !phy_data->sfp_phy_avail)
1018*4882a593Smuzhiyun 		return 0;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Set the proper MDIO mode for the PHY */
1021*4882a593Smuzhiyun 	ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
1022*4882a593Smuzhiyun 					    phy_data->phydev_mode);
1023*4882a593Smuzhiyun 	if (ret) {
1024*4882a593Smuzhiyun 		netdev_err(pdata->netdev,
1025*4882a593Smuzhiyun 			   "mdio port/clause not compatible (%u/%u)\n",
1026*4882a593Smuzhiyun 			   phy_data->mdio_addr, phy_data->phydev_mode);
1027*4882a593Smuzhiyun 		return ret;
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Create and connect to the PHY device */
1031*4882a593Smuzhiyun 	phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
1032*4882a593Smuzhiyun 				(phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
1033*4882a593Smuzhiyun 	if (IS_ERR(phydev)) {
1034*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "get_phy_device failed\n");
1035*4882a593Smuzhiyun 		return -ENODEV;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
1038*4882a593Smuzhiyun 		  phydev->phy_id);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/*TODO: If c45, add request_module based on one of the MMD ids? */
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	ret = phy_device_register(phydev);
1043*4882a593Smuzhiyun 	if (ret) {
1044*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "phy_device_register failed\n");
1045*4882a593Smuzhiyun 		phy_device_free(phydev);
1046*4882a593Smuzhiyun 		return ret;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
1050*4882a593Smuzhiyun 				PHY_INTERFACE_MODE_SGMII);
1051*4882a593Smuzhiyun 	if (ret) {
1052*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "phy_attach_direct failed\n");
1053*4882a593Smuzhiyun 		phy_device_remove(phydev);
1054*4882a593Smuzhiyun 		phy_device_free(phydev);
1055*4882a593Smuzhiyun 		return ret;
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 	phy_data->phydev = phydev;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	xgbe_phy_external_phy_quirks(pdata);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	linkmode_and(phydev->advertising, phydev->advertising,
1062*4882a593Smuzhiyun 		     lks->link_modes.advertising);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	phy_start_aneg(phy_data->phydev);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
xgbe_phy_sfp_external_phy(struct xgbe_prv_data * pdata)1069*4882a593Smuzhiyun static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1072*4882a593Smuzhiyun 	int ret;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (!phy_data->sfp_changed)
1075*4882a593Smuzhiyun 		return;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	phy_data->sfp_phy_avail = 0;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
1080*4882a593Smuzhiyun 		return;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	/* Check access to the PHY by reading CTRL1 */
1083*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
1084*4882a593Smuzhiyun 	if (ret < 0)
1085*4882a593Smuzhiyun 		return;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* Successfully accessed the PHY */
1088*4882a593Smuzhiyun 	phy_data->sfp_phy_avail = 1;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
xgbe_phy_check_sfp_rx_los(struct xgbe_phy_data * phy_data)1091*4882a593Smuzhiyun static bool xgbe_phy_check_sfp_rx_los(struct xgbe_phy_data *phy_data)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	u8 *sfp_extd = phy_data->sfp_eeprom.extd;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_RX_LOS))
1096*4882a593Smuzhiyun 		return false;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS)
1099*4882a593Smuzhiyun 		return false;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_rx_los))
1102*4882a593Smuzhiyun 		return true;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	return false;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
xgbe_phy_check_sfp_tx_fault(struct xgbe_phy_data * phy_data)1107*4882a593Smuzhiyun static bool xgbe_phy_check_sfp_tx_fault(struct xgbe_phy_data *phy_data)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	u8 *sfp_extd = phy_data->sfp_eeprom.extd;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	if (!(sfp_extd[XGBE_SFP_EXTD_OPT1] & XGBE_SFP_EXTD_OPT1_TX_FAULT))
1112*4882a593Smuzhiyun 		return false;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT)
1115*4882a593Smuzhiyun 		return false;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_tx_fault))
1118*4882a593Smuzhiyun 		return true;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return false;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
xgbe_phy_check_sfp_mod_absent(struct xgbe_phy_data * phy_data)1123*4882a593Smuzhiyun static bool xgbe_phy_check_sfp_mod_absent(struct xgbe_phy_data *phy_data)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT)
1126*4882a593Smuzhiyun 		return false;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (phy_data->sfp_gpio_inputs & (1 << phy_data->sfp_gpio_mod_absent))
1129*4882a593Smuzhiyun 		return true;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	return false;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data * pdata)1134*4882a593Smuzhiyun static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1137*4882a593Smuzhiyun 	struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
1138*4882a593Smuzhiyun 	u8 *sfp_base;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	sfp_base = sfp_eeprom->base;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
1143*4882a593Smuzhiyun 		return;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
1146*4882a593Smuzhiyun 		return;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	/* Update transceiver signals (eeprom extd/options) */
1149*4882a593Smuzhiyun 	phy_data->sfp_tx_fault = xgbe_phy_check_sfp_tx_fault(phy_data);
1150*4882a593Smuzhiyun 	phy_data->sfp_rx_los = xgbe_phy_check_sfp_rx_los(phy_data);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* Assume ACTIVE cable unless told it is PASSIVE */
1153*4882a593Smuzhiyun 	if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
1154*4882a593Smuzhiyun 		phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
1155*4882a593Smuzhiyun 		phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
1156*4882a593Smuzhiyun 	} else {
1157*4882a593Smuzhiyun 		phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Determine the type of SFP */
1161*4882a593Smuzhiyun 	if (phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE &&
1162*4882a593Smuzhiyun 	    xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
1163*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
1164*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
1165*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
1166*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
1167*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
1168*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
1169*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
1170*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
1171*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
1172*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
1173*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
1174*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
1175*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
1176*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
1177*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
1178*4882a593Smuzhiyun 	else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
1179*4882a593Smuzhiyun 		phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	switch (phy_data->sfp_base) {
1182*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_T:
1183*4882a593Smuzhiyun 		phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
1184*4882a593Smuzhiyun 		break;
1185*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_SX:
1186*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_LX:
1187*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_CX:
1188*4882a593Smuzhiyun 		phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
1189*4882a593Smuzhiyun 		break;
1190*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_SR:
1191*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_LR:
1192*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_LRM:
1193*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_ER:
1194*4882a593Smuzhiyun 	case XGBE_SFP_BASE_10000_CR:
1195*4882a593Smuzhiyun 		phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
1196*4882a593Smuzhiyun 		break;
1197*4882a593Smuzhiyun 	default:
1198*4882a593Smuzhiyun 		break;
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data * pdata,struct xgbe_sfp_eeprom * sfp_eeprom)1202*4882a593Smuzhiyun static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
1203*4882a593Smuzhiyun 				     struct xgbe_sfp_eeprom *sfp_eeprom)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	struct xgbe_sfp_ascii sfp_ascii;
1206*4882a593Smuzhiyun 	char *sfp_data = (char *)&sfp_ascii;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
1209*4882a593Smuzhiyun 	memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
1210*4882a593Smuzhiyun 	       XGBE_SFP_BASE_VENDOR_NAME_LEN);
1211*4882a593Smuzhiyun 	sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
1212*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "  vendor:         %s\n",
1213*4882a593Smuzhiyun 		  sfp_data);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
1216*4882a593Smuzhiyun 	       XGBE_SFP_BASE_VENDOR_PN_LEN);
1217*4882a593Smuzhiyun 	sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
1218*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "  part number:    %s\n",
1219*4882a593Smuzhiyun 		  sfp_data);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
1222*4882a593Smuzhiyun 	       XGBE_SFP_BASE_VENDOR_REV_LEN);
1223*4882a593Smuzhiyun 	sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
1224*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "  revision level: %s\n",
1225*4882a593Smuzhiyun 		  sfp_data);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
1228*4882a593Smuzhiyun 	       XGBE_SFP_BASE_VENDOR_SN_LEN);
1229*4882a593Smuzhiyun 	sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
1230*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "  serial number:  %s\n",
1231*4882a593Smuzhiyun 		  sfp_data);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
xgbe_phy_sfp_verify_eeprom(u8 cc_in,u8 * buf,unsigned int len)1234*4882a593Smuzhiyun static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	u8 cc;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	for (cc = 0; len; buf++, len--)
1239*4882a593Smuzhiyun 		cc += *buf;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	return cc == cc_in;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data * pdata)1244*4882a593Smuzhiyun static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1247*4882a593Smuzhiyun 	struct xgbe_sfp_eeprom sfp_eeprom;
1248*4882a593Smuzhiyun 	u8 eeprom_addr;
1249*4882a593Smuzhiyun 	int ret;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	ret = xgbe_phy_sfp_get_mux(pdata);
1252*4882a593Smuzhiyun 	if (ret) {
1253*4882a593Smuzhiyun 		dev_err_once(pdata->dev, "%s: I2C error setting SFP MUX\n",
1254*4882a593Smuzhiyun 			     netdev_name(pdata->netdev));
1255*4882a593Smuzhiyun 		return ret;
1256*4882a593Smuzhiyun 	}
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	/* Read the SFP serial ID eeprom */
1259*4882a593Smuzhiyun 	eeprom_addr = 0;
1260*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1261*4882a593Smuzhiyun 				&eeprom_addr, sizeof(eeprom_addr),
1262*4882a593Smuzhiyun 				&sfp_eeprom, sizeof(sfp_eeprom));
1263*4882a593Smuzhiyun 	if (ret) {
1264*4882a593Smuzhiyun 		dev_err_once(pdata->dev, "%s: I2C error reading SFP EEPROM\n",
1265*4882a593Smuzhiyun 			     netdev_name(pdata->netdev));
1266*4882a593Smuzhiyun 		goto put;
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* Validate the contents read */
1270*4882a593Smuzhiyun 	if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
1271*4882a593Smuzhiyun 					sfp_eeprom.base,
1272*4882a593Smuzhiyun 					sizeof(sfp_eeprom.base) - 1)) {
1273*4882a593Smuzhiyun 		ret = -EINVAL;
1274*4882a593Smuzhiyun 		goto put;
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
1278*4882a593Smuzhiyun 					sfp_eeprom.extd,
1279*4882a593Smuzhiyun 					sizeof(sfp_eeprom.extd) - 1)) {
1280*4882a593Smuzhiyun 		ret = -EINVAL;
1281*4882a593Smuzhiyun 		goto put;
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	/* Check for an added or changed SFP */
1285*4882a593Smuzhiyun 	if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
1286*4882a593Smuzhiyun 		phy_data->sfp_changed = 1;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 		if (netif_msg_drv(pdata))
1289*4882a593Smuzhiyun 			xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 		xgbe_phy_free_phy_device(pdata);
1294*4882a593Smuzhiyun 	} else {
1295*4882a593Smuzhiyun 		phy_data->sfp_changed = 0;
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun put:
1299*4882a593Smuzhiyun 	xgbe_phy_sfp_put_mux(pdata);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return ret;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
xgbe_phy_sfp_signals(struct xgbe_prv_data * pdata)1304*4882a593Smuzhiyun static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1307*4882a593Smuzhiyun 	u8 gpio_reg, gpio_ports[2];
1308*4882a593Smuzhiyun 	int ret;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* Read the input port registers */
1311*4882a593Smuzhiyun 	gpio_reg = 0;
1312*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
1313*4882a593Smuzhiyun 				&gpio_reg, sizeof(gpio_reg),
1314*4882a593Smuzhiyun 				gpio_ports, sizeof(gpio_ports));
1315*4882a593Smuzhiyun 	if (ret) {
1316*4882a593Smuzhiyun 		dev_err_once(pdata->dev, "%s: I2C error reading SFP GPIOs\n",
1317*4882a593Smuzhiyun 			     netdev_name(pdata->netdev));
1318*4882a593Smuzhiyun 		return;
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	phy_data->sfp_gpio_inputs = (gpio_ports[1] << 8) | gpio_ports[0];
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	phy_data->sfp_mod_absent = xgbe_phy_check_sfp_mod_absent(phy_data);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
xgbe_phy_sfp_mod_absent(struct xgbe_prv_data * pdata)1326*4882a593Smuzhiyun static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	xgbe_phy_free_phy_device(pdata);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	phy_data->sfp_mod_absent = 1;
1333*4882a593Smuzhiyun 	phy_data->sfp_phy_avail = 0;
1334*4882a593Smuzhiyun 	memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
xgbe_phy_sfp_reset(struct xgbe_phy_data * phy_data)1337*4882a593Smuzhiyun static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	phy_data->sfp_rx_los = 0;
1340*4882a593Smuzhiyun 	phy_data->sfp_tx_fault = 0;
1341*4882a593Smuzhiyun 	phy_data->sfp_mod_absent = 1;
1342*4882a593Smuzhiyun 	phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
1343*4882a593Smuzhiyun 	phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
1344*4882a593Smuzhiyun 	phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
xgbe_phy_sfp_detect(struct xgbe_prv_data * pdata)1347*4882a593Smuzhiyun static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1350*4882a593Smuzhiyun 	int ret;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/* Reset the SFP signals and info */
1353*4882a593Smuzhiyun 	xgbe_phy_sfp_reset(phy_data);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
1356*4882a593Smuzhiyun 	if (ret)
1357*4882a593Smuzhiyun 		return;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* Read the SFP signals and check for module presence */
1360*4882a593Smuzhiyun 	xgbe_phy_sfp_signals(pdata);
1361*4882a593Smuzhiyun 	if (phy_data->sfp_mod_absent) {
1362*4882a593Smuzhiyun 		xgbe_phy_sfp_mod_absent(pdata);
1363*4882a593Smuzhiyun 		goto put;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	ret = xgbe_phy_sfp_read_eeprom(pdata);
1367*4882a593Smuzhiyun 	if (ret) {
1368*4882a593Smuzhiyun 		/* Treat any error as if there isn't an SFP plugged in */
1369*4882a593Smuzhiyun 		xgbe_phy_sfp_reset(phy_data);
1370*4882a593Smuzhiyun 		xgbe_phy_sfp_mod_absent(pdata);
1371*4882a593Smuzhiyun 		goto put;
1372*4882a593Smuzhiyun 	}
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	xgbe_phy_sfp_parse_eeprom(pdata);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	xgbe_phy_sfp_external_phy(pdata);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun put:
1379*4882a593Smuzhiyun 	xgbe_phy_sfp_phy_settings(pdata);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
xgbe_phy_module_eeprom(struct xgbe_prv_data * pdata,struct ethtool_eeprom * eeprom,u8 * data)1384*4882a593Smuzhiyun static int xgbe_phy_module_eeprom(struct xgbe_prv_data *pdata,
1385*4882a593Smuzhiyun 				  struct ethtool_eeprom *eeprom, u8 *data)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1388*4882a593Smuzhiyun 	u8 eeprom_addr, eeprom_data[XGBE_SFP_EEPROM_MAX];
1389*4882a593Smuzhiyun 	struct xgbe_sfp_eeprom *sfp_eeprom;
1390*4882a593Smuzhiyun 	unsigned int i, j, rem;
1391*4882a593Smuzhiyun 	int ret;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	rem = eeprom->len;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	if (!eeprom->len) {
1396*4882a593Smuzhiyun 		ret = -EINVAL;
1397*4882a593Smuzhiyun 		goto done;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	if ((eeprom->offset + eeprom->len) > XGBE_SFP_EEPROM_MAX) {
1401*4882a593Smuzhiyun 		ret = -EINVAL;
1402*4882a593Smuzhiyun 		goto done;
1403*4882a593Smuzhiyun 	}
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	if (phy_data->port_mode != XGBE_PORT_MODE_SFP) {
1406*4882a593Smuzhiyun 		ret = -ENXIO;
1407*4882a593Smuzhiyun 		goto done;
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	if (!netif_running(pdata->netdev)) {
1411*4882a593Smuzhiyun 		ret = -EIO;
1412*4882a593Smuzhiyun 		goto done;
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (phy_data->sfp_mod_absent) {
1416*4882a593Smuzhiyun 		ret = -EIO;
1417*4882a593Smuzhiyun 		goto done;
1418*4882a593Smuzhiyun 	}
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
1421*4882a593Smuzhiyun 	if (ret) {
1422*4882a593Smuzhiyun 		ret = -EIO;
1423*4882a593Smuzhiyun 		goto done;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	ret = xgbe_phy_sfp_get_mux(pdata);
1427*4882a593Smuzhiyun 	if (ret) {
1428*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "I2C error setting SFP MUX\n");
1429*4882a593Smuzhiyun 		ret = -EIO;
1430*4882a593Smuzhiyun 		goto put_own;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	/* Read the SFP serial ID eeprom */
1434*4882a593Smuzhiyun 	eeprom_addr = 0;
1435*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
1436*4882a593Smuzhiyun 				&eeprom_addr, sizeof(eeprom_addr),
1437*4882a593Smuzhiyun 				eeprom_data, XGBE_SFP_EEPROM_BASE_LEN);
1438*4882a593Smuzhiyun 	if (ret) {
1439*4882a593Smuzhiyun 		netdev_err(pdata->netdev,
1440*4882a593Smuzhiyun 			   "I2C error reading SFP EEPROM\n");
1441*4882a593Smuzhiyun 		ret = -EIO;
1442*4882a593Smuzhiyun 		goto put_mux;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	sfp_eeprom = (struct xgbe_sfp_eeprom *)eeprom_data;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom)) {
1448*4882a593Smuzhiyun 		/* Read the SFP diagnostic eeprom */
1449*4882a593Smuzhiyun 		eeprom_addr = 0;
1450*4882a593Smuzhiyun 		ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_DIAG_INFO_ADDRESS,
1451*4882a593Smuzhiyun 					&eeprom_addr, sizeof(eeprom_addr),
1452*4882a593Smuzhiyun 					eeprom_data + XGBE_SFP_EEPROM_BASE_LEN,
1453*4882a593Smuzhiyun 					XGBE_SFP_EEPROM_DIAG_LEN);
1454*4882a593Smuzhiyun 		if (ret) {
1455*4882a593Smuzhiyun 			netdev_err(pdata->netdev,
1456*4882a593Smuzhiyun 				   "I2C error reading SFP DIAGS\n");
1457*4882a593Smuzhiyun 			ret = -EIO;
1458*4882a593Smuzhiyun 			goto put_mux;
1459*4882a593Smuzhiyun 		}
1460*4882a593Smuzhiyun 	}
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	for (i = 0, j = eeprom->offset; i < eeprom->len; i++, j++) {
1463*4882a593Smuzhiyun 		if ((j >= XGBE_SFP_EEPROM_BASE_LEN) &&
1464*4882a593Smuzhiyun 		    !XGBE_SFP_DIAGS_SUPPORTED(sfp_eeprom))
1465*4882a593Smuzhiyun 			break;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 		data[i] = eeprom_data[j];
1468*4882a593Smuzhiyun 		rem--;
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun put_mux:
1472*4882a593Smuzhiyun 	xgbe_phy_sfp_put_mux(pdata);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun put_own:
1475*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun done:
1478*4882a593Smuzhiyun 	eeprom->len -= rem;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	return ret;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun 
xgbe_phy_module_info(struct xgbe_prv_data * pdata,struct ethtool_modinfo * modinfo)1483*4882a593Smuzhiyun static int xgbe_phy_module_info(struct xgbe_prv_data *pdata,
1484*4882a593Smuzhiyun 				struct ethtool_modinfo *modinfo)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	if (phy_data->port_mode != XGBE_PORT_MODE_SFP)
1489*4882a593Smuzhiyun 		return -ENXIO;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if (!netif_running(pdata->netdev))
1492*4882a593Smuzhiyun 		return -EIO;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	if (phy_data->sfp_mod_absent)
1495*4882a593Smuzhiyun 		return -EIO;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	if (XGBE_SFP_DIAGS_SUPPORTED(&phy_data->sfp_eeprom)) {
1498*4882a593Smuzhiyun 		modinfo->type = ETH_MODULE_SFF_8472;
1499*4882a593Smuzhiyun 		modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
1500*4882a593Smuzhiyun 	} else {
1501*4882a593Smuzhiyun 		modinfo->type = ETH_MODULE_SFF_8079;
1502*4882a593Smuzhiyun 		modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
xgbe_phy_phydev_flowctrl(struct xgbe_prv_data * pdata)1508*4882a593Smuzhiyun static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1511*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1512*4882a593Smuzhiyun 	u16 lcl_adv = 0, rmt_adv = 0;
1513*4882a593Smuzhiyun 	u8 fc;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	pdata->phy.tx_pause = 0;
1516*4882a593Smuzhiyun 	pdata->phy.rx_pause = 0;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	if (!phy_data->phydev)
1519*4882a593Smuzhiyun 		return;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	lcl_adv = linkmode_adv_to_lcl_adv_t(phy_data->phydev->advertising);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	if (phy_data->phydev->pause) {
1524*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Pause);
1525*4882a593Smuzhiyun 		rmt_adv |= LPA_PAUSE_CAP;
1526*4882a593Smuzhiyun 	}
1527*4882a593Smuzhiyun 	if (phy_data->phydev->asym_pause) {
1528*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Asym_Pause);
1529*4882a593Smuzhiyun 		rmt_adv |= LPA_PAUSE_ASYM;
1530*4882a593Smuzhiyun 	}
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
1533*4882a593Smuzhiyun 	if (fc & FLOW_CTRL_TX)
1534*4882a593Smuzhiyun 		pdata->phy.tx_pause = 1;
1535*4882a593Smuzhiyun 	if (fc & FLOW_CTRL_RX)
1536*4882a593Smuzhiyun 		pdata->phy.rx_pause = 1;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data * pdata)1539*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1542*4882a593Smuzhiyun 	enum xgbe_mode mode;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Autoneg);
1545*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, TP);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	/* Use external PHY to determine flow control */
1548*4882a593Smuzhiyun 	if (pdata->phy.pause_autoneg)
1549*4882a593Smuzhiyun 		xgbe_phy_phydev_flowctrl(pdata);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
1552*4882a593Smuzhiyun 	case XGBE_SGMII_AN_LINK_SPEED_100:
1553*4882a593Smuzhiyun 		if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
1554*4882a593Smuzhiyun 			XGBE_SET_LP_ADV(lks, 100baseT_Full);
1555*4882a593Smuzhiyun 			mode = XGBE_MODE_SGMII_100;
1556*4882a593Smuzhiyun 		} else {
1557*4882a593Smuzhiyun 			/* Half-duplex not supported */
1558*4882a593Smuzhiyun 			XGBE_SET_LP_ADV(lks, 100baseT_Half);
1559*4882a593Smuzhiyun 			mode = XGBE_MODE_UNKNOWN;
1560*4882a593Smuzhiyun 		}
1561*4882a593Smuzhiyun 		break;
1562*4882a593Smuzhiyun 	case XGBE_SGMII_AN_LINK_SPEED_1000:
1563*4882a593Smuzhiyun 		if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
1564*4882a593Smuzhiyun 			XGBE_SET_LP_ADV(lks, 1000baseT_Full);
1565*4882a593Smuzhiyun 			mode = XGBE_MODE_SGMII_1000;
1566*4882a593Smuzhiyun 		} else {
1567*4882a593Smuzhiyun 			/* Half-duplex not supported */
1568*4882a593Smuzhiyun 			XGBE_SET_LP_ADV(lks, 1000baseT_Half);
1569*4882a593Smuzhiyun 			mode = XGBE_MODE_UNKNOWN;
1570*4882a593Smuzhiyun 		}
1571*4882a593Smuzhiyun 		break;
1572*4882a593Smuzhiyun 	default:
1573*4882a593Smuzhiyun 		mode = XGBE_MODE_UNKNOWN;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	return mode;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
xgbe_phy_an37_outcome(struct xgbe_prv_data * pdata)1579*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1582*4882a593Smuzhiyun 	enum xgbe_mode mode;
1583*4882a593Smuzhiyun 	unsigned int ad_reg, lp_reg;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Autoneg);
1586*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, FIBRE);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register */
1589*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
1590*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
1591*4882a593Smuzhiyun 	if (lp_reg & 0x100)
1592*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Pause);
1593*4882a593Smuzhiyun 	if (lp_reg & 0x80)
1594*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Asym_Pause);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	if (pdata->phy.pause_autoneg) {
1597*4882a593Smuzhiyun 		/* Set flow control based on auto-negotiation result */
1598*4882a593Smuzhiyun 		pdata->phy.tx_pause = 0;
1599*4882a593Smuzhiyun 		pdata->phy.rx_pause = 0;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 		if (ad_reg & lp_reg & 0x100) {
1602*4882a593Smuzhiyun 			pdata->phy.tx_pause = 1;
1603*4882a593Smuzhiyun 			pdata->phy.rx_pause = 1;
1604*4882a593Smuzhiyun 		} else if (ad_reg & lp_reg & 0x80) {
1605*4882a593Smuzhiyun 			if (ad_reg & 0x100)
1606*4882a593Smuzhiyun 				pdata->phy.rx_pause = 1;
1607*4882a593Smuzhiyun 			else if (lp_reg & 0x100)
1608*4882a593Smuzhiyun 				pdata->phy.tx_pause = 1;
1609*4882a593Smuzhiyun 		}
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	if (lp_reg & 0x20)
1613*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 1000baseX_Full);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	/* Half duplex is not supported */
1616*4882a593Smuzhiyun 	ad_reg &= lp_reg;
1617*4882a593Smuzhiyun 	mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	return mode;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data * pdata)1622*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1625*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1626*4882a593Smuzhiyun 	enum xgbe_mode mode;
1627*4882a593Smuzhiyun 	unsigned int ad_reg, lp_reg;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Autoneg);
1630*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Backplane);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	/* Use external PHY to determine flow control */
1633*4882a593Smuzhiyun 	if (pdata->phy.pause_autoneg)
1634*4882a593Smuzhiyun 		xgbe_phy_phydev_flowctrl(pdata);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register 2 */
1637*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1638*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1639*4882a593Smuzhiyun 	if (lp_reg & 0x80)
1640*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
1641*4882a593Smuzhiyun 	if (lp_reg & 0x20)
1642*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	ad_reg &= lp_reg;
1645*4882a593Smuzhiyun 	if (ad_reg & 0x80) {
1646*4882a593Smuzhiyun 		switch (phy_data->port_mode) {
1647*4882a593Smuzhiyun 		case XGBE_PORT_MODE_BACKPLANE:
1648*4882a593Smuzhiyun 		case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
1649*4882a593Smuzhiyun 			mode = XGBE_MODE_KR;
1650*4882a593Smuzhiyun 			break;
1651*4882a593Smuzhiyun 		default:
1652*4882a593Smuzhiyun 			mode = XGBE_MODE_SFI;
1653*4882a593Smuzhiyun 			break;
1654*4882a593Smuzhiyun 		}
1655*4882a593Smuzhiyun 	} else if (ad_reg & 0x20) {
1656*4882a593Smuzhiyun 		switch (phy_data->port_mode) {
1657*4882a593Smuzhiyun 		case XGBE_PORT_MODE_BACKPLANE:
1658*4882a593Smuzhiyun 		case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
1659*4882a593Smuzhiyun 			mode = XGBE_MODE_KX_1000;
1660*4882a593Smuzhiyun 			break;
1661*4882a593Smuzhiyun 		case XGBE_PORT_MODE_1000BASE_X:
1662*4882a593Smuzhiyun 			mode = XGBE_MODE_X;
1663*4882a593Smuzhiyun 			break;
1664*4882a593Smuzhiyun 		case XGBE_PORT_MODE_SFP:
1665*4882a593Smuzhiyun 			switch (phy_data->sfp_base) {
1666*4882a593Smuzhiyun 			case XGBE_SFP_BASE_1000_T:
1667*4882a593Smuzhiyun 				if (phy_data->phydev &&
1668*4882a593Smuzhiyun 				    (phy_data->phydev->speed == SPEED_100))
1669*4882a593Smuzhiyun 					mode = XGBE_MODE_SGMII_100;
1670*4882a593Smuzhiyun 				else
1671*4882a593Smuzhiyun 					mode = XGBE_MODE_SGMII_1000;
1672*4882a593Smuzhiyun 				break;
1673*4882a593Smuzhiyun 			case XGBE_SFP_BASE_1000_SX:
1674*4882a593Smuzhiyun 			case XGBE_SFP_BASE_1000_LX:
1675*4882a593Smuzhiyun 			case XGBE_SFP_BASE_1000_CX:
1676*4882a593Smuzhiyun 			default:
1677*4882a593Smuzhiyun 				mode = XGBE_MODE_X;
1678*4882a593Smuzhiyun 				break;
1679*4882a593Smuzhiyun 			}
1680*4882a593Smuzhiyun 			break;
1681*4882a593Smuzhiyun 		default:
1682*4882a593Smuzhiyun 			if (phy_data->phydev &&
1683*4882a593Smuzhiyun 			    (phy_data->phydev->speed == SPEED_100))
1684*4882a593Smuzhiyun 				mode = XGBE_MODE_SGMII_100;
1685*4882a593Smuzhiyun 			else
1686*4882a593Smuzhiyun 				mode = XGBE_MODE_SGMII_1000;
1687*4882a593Smuzhiyun 			break;
1688*4882a593Smuzhiyun 		}
1689*4882a593Smuzhiyun 	} else {
1690*4882a593Smuzhiyun 		mode = XGBE_MODE_UNKNOWN;
1691*4882a593Smuzhiyun 	}
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register 3 */
1694*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1695*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1696*4882a593Smuzhiyun 	if (lp_reg & 0xc000)
1697*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	return mode;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun 
xgbe_phy_an73_outcome(struct xgbe_prv_data * pdata)1702*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1705*4882a593Smuzhiyun 	enum xgbe_mode mode;
1706*4882a593Smuzhiyun 	unsigned int ad_reg, lp_reg;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Autoneg);
1709*4882a593Smuzhiyun 	XGBE_SET_LP_ADV(lks, Backplane);
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register 1 */
1712*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
1713*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
1714*4882a593Smuzhiyun 	if (lp_reg & 0x400)
1715*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Pause);
1716*4882a593Smuzhiyun 	if (lp_reg & 0x800)
1717*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, Asym_Pause);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	if (pdata->phy.pause_autoneg) {
1720*4882a593Smuzhiyun 		/* Set flow control based on auto-negotiation result */
1721*4882a593Smuzhiyun 		pdata->phy.tx_pause = 0;
1722*4882a593Smuzhiyun 		pdata->phy.rx_pause = 0;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 		if (ad_reg & lp_reg & 0x400) {
1725*4882a593Smuzhiyun 			pdata->phy.tx_pause = 1;
1726*4882a593Smuzhiyun 			pdata->phy.rx_pause = 1;
1727*4882a593Smuzhiyun 		} else if (ad_reg & lp_reg & 0x800) {
1728*4882a593Smuzhiyun 			if (ad_reg & 0x400)
1729*4882a593Smuzhiyun 				pdata->phy.rx_pause = 1;
1730*4882a593Smuzhiyun 			else if (lp_reg & 0x400)
1731*4882a593Smuzhiyun 				pdata->phy.tx_pause = 1;
1732*4882a593Smuzhiyun 		}
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register 2 */
1736*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
1737*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
1738*4882a593Smuzhiyun 	if (lp_reg & 0x80)
1739*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
1740*4882a593Smuzhiyun 	if (lp_reg & 0x20)
1741*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	ad_reg &= lp_reg;
1744*4882a593Smuzhiyun 	if (ad_reg & 0x80)
1745*4882a593Smuzhiyun 		mode = XGBE_MODE_KR;
1746*4882a593Smuzhiyun 	else if (ad_reg & 0x20)
1747*4882a593Smuzhiyun 		mode = XGBE_MODE_KX_1000;
1748*4882a593Smuzhiyun 	else
1749*4882a593Smuzhiyun 		mode = XGBE_MODE_UNKNOWN;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	/* Compare Advertisement and Link Partner register 3 */
1752*4882a593Smuzhiyun 	ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
1753*4882a593Smuzhiyun 	lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
1754*4882a593Smuzhiyun 	if (lp_reg & 0xc000)
1755*4882a593Smuzhiyun 		XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	return mode;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun 
xgbe_phy_an_outcome(struct xgbe_prv_data * pdata)1760*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	switch (pdata->an_mode) {
1763*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73:
1764*4882a593Smuzhiyun 		return xgbe_phy_an73_outcome(pdata);
1765*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73_REDRV:
1766*4882a593Smuzhiyun 		return xgbe_phy_an73_redrv_outcome(pdata);
1767*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL37:
1768*4882a593Smuzhiyun 		return xgbe_phy_an37_outcome(pdata);
1769*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL37_SGMII:
1770*4882a593Smuzhiyun 		return xgbe_phy_an37_sgmii_outcome(pdata);
1771*4882a593Smuzhiyun 	default:
1772*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
1773*4882a593Smuzhiyun 	}
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun 
xgbe_phy_an_advertising(struct xgbe_prv_data * pdata,struct ethtool_link_ksettings * dlks)1776*4882a593Smuzhiyun static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
1777*4882a593Smuzhiyun 				    struct ethtool_link_ksettings *dlks)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun 	struct ethtool_link_ksettings *slks = &pdata->phy.lks;
1780*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	XGBE_LM_COPY(dlks, advertising, slks, advertising);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	/* Without a re-driver, just return current advertising */
1785*4882a593Smuzhiyun 	if (!phy_data->redrv)
1786*4882a593Smuzhiyun 		return;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	/* With the KR re-driver we need to advertise a single speed */
1789*4882a593Smuzhiyun 	XGBE_CLR_ADV(dlks, 1000baseKX_Full);
1790*4882a593Smuzhiyun 	XGBE_CLR_ADV(dlks, 10000baseKR_Full);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	/* Advertise FEC support is present */
1793*4882a593Smuzhiyun 	if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
1794*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 10000baseR_FEC);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
1797*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
1798*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
1799*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 10000baseKR_Full);
1800*4882a593Smuzhiyun 		break;
1801*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
1802*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 1000baseKX_Full);
1803*4882a593Smuzhiyun 		break;
1804*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
1805*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
1806*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
1807*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 1000baseKX_Full);
1808*4882a593Smuzhiyun 		break;
1809*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
1810*4882a593Smuzhiyun 		if (phy_data->phydev &&
1811*4882a593Smuzhiyun 		    (phy_data->phydev->speed == SPEED_10000))
1812*4882a593Smuzhiyun 			XGBE_SET_ADV(dlks, 10000baseKR_Full);
1813*4882a593Smuzhiyun 		else
1814*4882a593Smuzhiyun 			XGBE_SET_ADV(dlks, 1000baseKX_Full);
1815*4882a593Smuzhiyun 		break;
1816*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
1817*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 10000baseKR_Full);
1818*4882a593Smuzhiyun 		break;
1819*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
1820*4882a593Smuzhiyun 		switch (phy_data->sfp_base) {
1821*4882a593Smuzhiyun 		case XGBE_SFP_BASE_1000_T:
1822*4882a593Smuzhiyun 		case XGBE_SFP_BASE_1000_SX:
1823*4882a593Smuzhiyun 		case XGBE_SFP_BASE_1000_LX:
1824*4882a593Smuzhiyun 		case XGBE_SFP_BASE_1000_CX:
1825*4882a593Smuzhiyun 			XGBE_SET_ADV(dlks, 1000baseKX_Full);
1826*4882a593Smuzhiyun 			break;
1827*4882a593Smuzhiyun 		default:
1828*4882a593Smuzhiyun 			XGBE_SET_ADV(dlks, 10000baseKR_Full);
1829*4882a593Smuzhiyun 			break;
1830*4882a593Smuzhiyun 		}
1831*4882a593Smuzhiyun 		break;
1832*4882a593Smuzhiyun 	default:
1833*4882a593Smuzhiyun 		XGBE_SET_ADV(dlks, 10000baseKR_Full);
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	}
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun 
xgbe_phy_an_config(struct xgbe_prv_data * pdata)1838*4882a593Smuzhiyun static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
1841*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1842*4882a593Smuzhiyun 	int ret;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	ret = xgbe_phy_find_phy_device(pdata);
1845*4882a593Smuzhiyun 	if (ret)
1846*4882a593Smuzhiyun 		return ret;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (!phy_data->phydev)
1849*4882a593Smuzhiyun 		return 0;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	phy_data->phydev->autoneg = pdata->phy.autoneg;
1852*4882a593Smuzhiyun 	linkmode_and(phy_data->phydev->advertising,
1853*4882a593Smuzhiyun 		     phy_data->phydev->supported,
1854*4882a593Smuzhiyun 		     lks->link_modes.advertising);
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	if (pdata->phy.autoneg != AUTONEG_ENABLE) {
1857*4882a593Smuzhiyun 		phy_data->phydev->speed = pdata->phy.speed;
1858*4882a593Smuzhiyun 		phy_data->phydev->duplex = pdata->phy.duplex;
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	ret = phy_start_aneg(phy_data->phydev);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	return ret;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun 
xgbe_phy_an_sfp_mode(struct xgbe_phy_data * phy_data)1866*4882a593Smuzhiyun static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun 	switch (phy_data->sfp_base) {
1869*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_T:
1870*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL37_SGMII;
1871*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_SX:
1872*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_LX:
1873*4882a593Smuzhiyun 	case XGBE_SFP_BASE_1000_CX:
1874*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL37;
1875*4882a593Smuzhiyun 	default:
1876*4882a593Smuzhiyun 		return XGBE_AN_MODE_NONE;
1877*4882a593Smuzhiyun 	}
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun 
xgbe_phy_an_mode(struct xgbe_prv_data * pdata)1880*4882a593Smuzhiyun static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	/* A KR re-driver will always require CL73 AN */
1885*4882a593Smuzhiyun 	if (phy_data->redrv)
1886*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL73_REDRV;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
1889*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
1890*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL73;
1891*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
1892*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
1893*4882a593Smuzhiyun 		return XGBE_AN_MODE_NONE;
1894*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
1895*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL37_SGMII;
1896*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
1897*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL37;
1898*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
1899*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL37_SGMII;
1900*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
1901*4882a593Smuzhiyun 		return XGBE_AN_MODE_CL73;
1902*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
1903*4882a593Smuzhiyun 		return XGBE_AN_MODE_NONE;
1904*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
1905*4882a593Smuzhiyun 		return xgbe_phy_an_sfp_mode(phy_data);
1906*4882a593Smuzhiyun 	default:
1907*4882a593Smuzhiyun 		return XGBE_AN_MODE_NONE;
1908*4882a593Smuzhiyun 	}
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun 
xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data * pdata,enum xgbe_phy_redrv_mode mode)1911*4882a593Smuzhiyun static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
1912*4882a593Smuzhiyun 					enum xgbe_phy_redrv_mode mode)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1915*4882a593Smuzhiyun 	u16 redrv_reg, redrv_val;
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1918*4882a593Smuzhiyun 	redrv_val = (u16)mode;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
1921*4882a593Smuzhiyun 					       redrv_reg, redrv_val);
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun 
xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data * pdata,enum xgbe_phy_redrv_mode mode)1924*4882a593Smuzhiyun static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
1925*4882a593Smuzhiyun 				       enum xgbe_phy_redrv_mode mode)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1928*4882a593Smuzhiyun 	unsigned int redrv_reg;
1929*4882a593Smuzhiyun 	int ret;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	/* Calculate the register to write */
1932*4882a593Smuzhiyun 	redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	return ret;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun 
xgbe_phy_set_redrv_mode(struct xgbe_prv_data * pdata)1939*4882a593Smuzhiyun static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
1942*4882a593Smuzhiyun 	enum xgbe_phy_redrv_mode mode;
1943*4882a593Smuzhiyun 	int ret;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	if (!phy_data->redrv)
1946*4882a593Smuzhiyun 		return;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	mode = XGBE_PHY_REDRV_MODE_CX;
1949*4882a593Smuzhiyun 	if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
1950*4882a593Smuzhiyun 	    (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
1951*4882a593Smuzhiyun 	    (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
1952*4882a593Smuzhiyun 		mode = XGBE_PHY_REDRV_MODE_SR;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
1955*4882a593Smuzhiyun 	if (ret)
1956*4882a593Smuzhiyun 		return;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	if (phy_data->redrv_if)
1959*4882a593Smuzhiyun 		xgbe_phy_set_redrv_mode_i2c(pdata, mode);
1960*4882a593Smuzhiyun 	else
1961*4882a593Smuzhiyun 		xgbe_phy_set_redrv_mode_mdio(pdata, mode);
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun 
xgbe_phy_rx_reset(struct xgbe_prv_data * pdata)1966*4882a593Smuzhiyun static void xgbe_phy_rx_reset(struct xgbe_prv_data *pdata)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	int reg;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	reg = XMDIO_READ_BITS(pdata, MDIO_MMD_PCS, MDIO_PCS_DIGITAL_STAT,
1971*4882a593Smuzhiyun 			      XGBE_PCS_PSEQ_STATE_MASK);
1972*4882a593Smuzhiyun 	if (reg == XGBE_PCS_PSEQ_STATE_POWER_GOOD) {
1973*4882a593Smuzhiyun 		/* Mailbox command timed out, reset of RX block is required.
1974*4882a593Smuzhiyun 		 * This can be done by asseting the reset bit and wait for
1975*4882a593Smuzhiyun 		 * its compeletion.
1976*4882a593Smuzhiyun 		 */
1977*4882a593Smuzhiyun 		XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_RX_CTRL1,
1978*4882a593Smuzhiyun 				 XGBE_PMA_RX_RST_0_MASK, XGBE_PMA_RX_RST_0_RESET_ON);
1979*4882a593Smuzhiyun 		ndelay(20);
1980*4882a593Smuzhiyun 		XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_RX_CTRL1,
1981*4882a593Smuzhiyun 				 XGBE_PMA_RX_RST_0_MASK, XGBE_PMA_RX_RST_0_RESET_OFF);
1982*4882a593Smuzhiyun 		usleep_range(40, 50);
1983*4882a593Smuzhiyun 		netif_err(pdata, link, pdata->netdev, "firmware mailbox reset performed\n");
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun 
xgbe_phy_pll_ctrl(struct xgbe_prv_data * pdata,bool enable)1987*4882a593Smuzhiyun static void xgbe_phy_pll_ctrl(struct xgbe_prv_data *pdata, bool enable)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun 	XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_MISC_CTRL0,
1990*4882a593Smuzhiyun 			 XGBE_PMA_PLL_CTRL_MASK,
1991*4882a593Smuzhiyun 			 enable ? XGBE_PMA_PLL_CTRL_ENABLE
1992*4882a593Smuzhiyun 				: XGBE_PMA_PLL_CTRL_DISABLE);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	/* Wait for command to complete */
1995*4882a593Smuzhiyun 	usleep_range(100, 200);
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun 
xgbe_phy_perform_ratechange(struct xgbe_prv_data * pdata,unsigned int cmd,unsigned int sub_cmd)1998*4882a593Smuzhiyun static void xgbe_phy_perform_ratechange(struct xgbe_prv_data *pdata,
1999*4882a593Smuzhiyun 					unsigned int cmd, unsigned int sub_cmd)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun 	unsigned int s0 = 0;
2002*4882a593Smuzhiyun 	unsigned int wait;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	/* Disable PLL re-initialization during FW command processing */
2005*4882a593Smuzhiyun 	xgbe_phy_pll_ctrl(pdata, false);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	/* Log if a previous command did not complete */
2008*4882a593Smuzhiyun 	if (XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS)) {
2009*4882a593Smuzhiyun 		netif_dbg(pdata, link, pdata->netdev,
2010*4882a593Smuzhiyun 			  "firmware mailbox not ready for command\n");
2011*4882a593Smuzhiyun 		xgbe_phy_rx_reset(pdata);
2012*4882a593Smuzhiyun 	}
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	/* Construct the command */
2015*4882a593Smuzhiyun 	XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, cmd);
2016*4882a593Smuzhiyun 	XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, sub_cmd);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	/* Issue the command */
2019*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
2020*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
2021*4882a593Smuzhiyun 	XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	/* Wait for command to complete */
2024*4882a593Smuzhiyun 	wait = XGBE_RATECHANGE_COUNT;
2025*4882a593Smuzhiyun 	while (wait--) {
2026*4882a593Smuzhiyun 		if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
2027*4882a593Smuzhiyun 			goto reenable_pll;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 		usleep_range(1000, 2000);
2030*4882a593Smuzhiyun 	}
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev,
2033*4882a593Smuzhiyun 		  "firmware mailbox command did not complete\n");
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	/* Reset on error */
2036*4882a593Smuzhiyun 	xgbe_phy_rx_reset(pdata);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun reenable_pll:
2039*4882a593Smuzhiyun 	/* Enable PLL re-initialization */
2040*4882a593Smuzhiyun 	xgbe_phy_pll_ctrl(pdata, true);
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun 
xgbe_phy_rrc(struct xgbe_prv_data * pdata)2043*4882a593Smuzhiyun static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
2044*4882a593Smuzhiyun {
2045*4882a593Smuzhiyun 	/* Receiver Reset Cycle */
2046*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 5, 0);
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun 
xgbe_phy_power_off(struct xgbe_prv_data * pdata)2051*4882a593Smuzhiyun static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	/* Power off */
2056*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 0, 0);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_UNKNOWN;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun 
xgbe_phy_sfi_mode(struct xgbe_prv_data * pdata)2063*4882a593Smuzhiyun static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	/* 10G/SFI */
2070*4882a593Smuzhiyun 	if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
2071*4882a593Smuzhiyun 		xgbe_phy_perform_ratechange(pdata, 3, 0);
2072*4882a593Smuzhiyun 	} else {
2073*4882a593Smuzhiyun 		if (phy_data->sfp_cable_len <= 1)
2074*4882a593Smuzhiyun 			xgbe_phy_perform_ratechange(pdata, 3, 1);
2075*4882a593Smuzhiyun 		else if (phy_data->sfp_cable_len <= 3)
2076*4882a593Smuzhiyun 			xgbe_phy_perform_ratechange(pdata, 3, 2);
2077*4882a593Smuzhiyun 		else
2078*4882a593Smuzhiyun 			xgbe_phy_perform_ratechange(pdata, 3, 3);
2079*4882a593Smuzhiyun 	}
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_SFI;
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun 
xgbe_phy_x_mode(struct xgbe_prv_data * pdata)2086*4882a593Smuzhiyun static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	/* 1G/X */
2093*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 1, 3);
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_X;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun 
xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data * pdata)2100*4882a593Smuzhiyun static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	/* 1G/SGMII */
2107*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 1, 2);
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_SGMII_1000;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
xgbe_phy_sgmii_100_mode(struct xgbe_prv_data * pdata)2114*4882a593Smuzhiyun static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	/* 100M/SGMII */
2121*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 1, 1);
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_SGMII_100;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
2126*4882a593Smuzhiyun }
2127*4882a593Smuzhiyun 
xgbe_phy_kr_mode(struct xgbe_prv_data * pdata)2128*4882a593Smuzhiyun static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	/* 10G/KR */
2135*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 4, 0);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_KR;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun 
xgbe_phy_kx_2500_mode(struct xgbe_prv_data * pdata)2142*4882a593Smuzhiyun static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	/* 2.5G/KX */
2149*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 2, 0);
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_KX_2500;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun 
xgbe_phy_kx_1000_mode(struct xgbe_prv_data * pdata)2156*4882a593Smuzhiyun static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	xgbe_phy_set_redrv_mode(pdata);
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	/* 1G/KX */
2163*4882a593Smuzhiyun 	xgbe_phy_perform_ratechange(pdata, 1, 3);
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_KX_1000;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun 
xgbe_phy_cur_mode(struct xgbe_prv_data * pdata)2170*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
2171*4882a593Smuzhiyun {
2172*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	return phy_data->cur_mode;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun 
xgbe_phy_switch_baset_mode(struct xgbe_prv_data * pdata)2177*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	/* No switching if not 10GBase-T */
2182*4882a593Smuzhiyun 	if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
2183*4882a593Smuzhiyun 		return xgbe_phy_cur_mode(pdata);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	switch (xgbe_phy_cur_mode(pdata)) {
2186*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_100:
2187*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_1000:
2188*4882a593Smuzhiyun 		return XGBE_MODE_KR;
2189*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2190*4882a593Smuzhiyun 	default:
2191*4882a593Smuzhiyun 		return XGBE_MODE_SGMII_1000;
2192*4882a593Smuzhiyun 	}
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun 
xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data * pdata)2195*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun 	return XGBE_MODE_KX_2500;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
xgbe_phy_switch_bp_mode(struct xgbe_prv_data * pdata)2200*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	/* If we are in KR switch to KX, and vice-versa */
2203*4882a593Smuzhiyun 	switch (xgbe_phy_cur_mode(pdata)) {
2204*4882a593Smuzhiyun 	case XGBE_MODE_KX_1000:
2205*4882a593Smuzhiyun 		return XGBE_MODE_KR;
2206*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2207*4882a593Smuzhiyun 	default:
2208*4882a593Smuzhiyun 		return XGBE_MODE_KX_1000;
2209*4882a593Smuzhiyun 	}
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun 
xgbe_phy_switch_mode(struct xgbe_prv_data * pdata)2212*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2217*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2218*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2219*4882a593Smuzhiyun 		return xgbe_phy_switch_bp_mode(pdata);
2220*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2221*4882a593Smuzhiyun 		return xgbe_phy_switch_bp_2500_mode(pdata);
2222*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2223*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2224*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2225*4882a593Smuzhiyun 		return xgbe_phy_switch_baset_mode(pdata);
2226*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2227*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2228*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2229*4882a593Smuzhiyun 		/* No switching, so just return current mode */
2230*4882a593Smuzhiyun 		return xgbe_phy_cur_mode(pdata);
2231*4882a593Smuzhiyun 	default:
2232*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2233*4882a593Smuzhiyun 	}
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun 
xgbe_phy_get_basex_mode(struct xgbe_phy_data * phy_data,int speed)2236*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
2237*4882a593Smuzhiyun 					      int speed)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun 	switch (speed) {
2240*4882a593Smuzhiyun 	case SPEED_1000:
2241*4882a593Smuzhiyun 		return XGBE_MODE_X;
2242*4882a593Smuzhiyun 	case SPEED_10000:
2243*4882a593Smuzhiyun 		return XGBE_MODE_KR;
2244*4882a593Smuzhiyun 	default:
2245*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2246*4882a593Smuzhiyun 	}
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun 
xgbe_phy_get_baset_mode(struct xgbe_phy_data * phy_data,int speed)2249*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
2250*4882a593Smuzhiyun 					      int speed)
2251*4882a593Smuzhiyun {
2252*4882a593Smuzhiyun 	switch (speed) {
2253*4882a593Smuzhiyun 	case SPEED_100:
2254*4882a593Smuzhiyun 		return XGBE_MODE_SGMII_100;
2255*4882a593Smuzhiyun 	case SPEED_1000:
2256*4882a593Smuzhiyun 		return XGBE_MODE_SGMII_1000;
2257*4882a593Smuzhiyun 	case SPEED_2500:
2258*4882a593Smuzhiyun 		return XGBE_MODE_KX_2500;
2259*4882a593Smuzhiyun 	case SPEED_10000:
2260*4882a593Smuzhiyun 		return XGBE_MODE_KR;
2261*4882a593Smuzhiyun 	default:
2262*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2263*4882a593Smuzhiyun 	}
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun 
xgbe_phy_get_sfp_mode(struct xgbe_phy_data * phy_data,int speed)2266*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
2267*4882a593Smuzhiyun 					    int speed)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun 	switch (speed) {
2270*4882a593Smuzhiyun 	case SPEED_100:
2271*4882a593Smuzhiyun 		return XGBE_MODE_SGMII_100;
2272*4882a593Smuzhiyun 	case SPEED_1000:
2273*4882a593Smuzhiyun 		if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2274*4882a593Smuzhiyun 			return XGBE_MODE_SGMII_1000;
2275*4882a593Smuzhiyun 		else
2276*4882a593Smuzhiyun 			return XGBE_MODE_X;
2277*4882a593Smuzhiyun 	case SPEED_10000:
2278*4882a593Smuzhiyun 	case SPEED_UNKNOWN:
2279*4882a593Smuzhiyun 		return XGBE_MODE_SFI;
2280*4882a593Smuzhiyun 	default:
2281*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2282*4882a593Smuzhiyun 	}
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun 
xgbe_phy_get_bp_2500_mode(int speed)2285*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
2286*4882a593Smuzhiyun {
2287*4882a593Smuzhiyun 	switch (speed) {
2288*4882a593Smuzhiyun 	case SPEED_2500:
2289*4882a593Smuzhiyun 		return XGBE_MODE_KX_2500;
2290*4882a593Smuzhiyun 	default:
2291*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2292*4882a593Smuzhiyun 	}
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun 
xgbe_phy_get_bp_mode(int speed)2295*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun 	switch (speed) {
2298*4882a593Smuzhiyun 	case SPEED_1000:
2299*4882a593Smuzhiyun 		return XGBE_MODE_KX_1000;
2300*4882a593Smuzhiyun 	case SPEED_10000:
2301*4882a593Smuzhiyun 		return XGBE_MODE_KR;
2302*4882a593Smuzhiyun 	default:
2303*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2304*4882a593Smuzhiyun 	}
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun 
xgbe_phy_get_mode(struct xgbe_prv_data * pdata,int speed)2307*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
2308*4882a593Smuzhiyun 					int speed)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2313*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2314*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2315*4882a593Smuzhiyun 		return xgbe_phy_get_bp_mode(speed);
2316*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2317*4882a593Smuzhiyun 		return xgbe_phy_get_bp_2500_mode(speed);
2318*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2319*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2320*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2321*4882a593Smuzhiyun 		return xgbe_phy_get_baset_mode(phy_data, speed);
2322*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2323*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2324*4882a593Smuzhiyun 		return xgbe_phy_get_basex_mode(phy_data, speed);
2325*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2326*4882a593Smuzhiyun 		return xgbe_phy_get_sfp_mode(phy_data, speed);
2327*4882a593Smuzhiyun 	default:
2328*4882a593Smuzhiyun 		return XGBE_MODE_UNKNOWN;
2329*4882a593Smuzhiyun 	}
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun 
xgbe_phy_set_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2332*4882a593Smuzhiyun static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2333*4882a593Smuzhiyun {
2334*4882a593Smuzhiyun 	switch (mode) {
2335*4882a593Smuzhiyun 	case XGBE_MODE_KX_1000:
2336*4882a593Smuzhiyun 		xgbe_phy_kx_1000_mode(pdata);
2337*4882a593Smuzhiyun 		break;
2338*4882a593Smuzhiyun 	case XGBE_MODE_KX_2500:
2339*4882a593Smuzhiyun 		xgbe_phy_kx_2500_mode(pdata);
2340*4882a593Smuzhiyun 		break;
2341*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2342*4882a593Smuzhiyun 		xgbe_phy_kr_mode(pdata);
2343*4882a593Smuzhiyun 		break;
2344*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_100:
2345*4882a593Smuzhiyun 		xgbe_phy_sgmii_100_mode(pdata);
2346*4882a593Smuzhiyun 		break;
2347*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_1000:
2348*4882a593Smuzhiyun 		xgbe_phy_sgmii_1000_mode(pdata);
2349*4882a593Smuzhiyun 		break;
2350*4882a593Smuzhiyun 	case XGBE_MODE_X:
2351*4882a593Smuzhiyun 		xgbe_phy_x_mode(pdata);
2352*4882a593Smuzhiyun 		break;
2353*4882a593Smuzhiyun 	case XGBE_MODE_SFI:
2354*4882a593Smuzhiyun 		xgbe_phy_sfi_mode(pdata);
2355*4882a593Smuzhiyun 		break;
2356*4882a593Smuzhiyun 	default:
2357*4882a593Smuzhiyun 		break;
2358*4882a593Smuzhiyun 	}
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun 
xgbe_phy_check_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode,bool advert)2361*4882a593Smuzhiyun static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
2362*4882a593Smuzhiyun 				enum xgbe_mode mode, bool advert)
2363*4882a593Smuzhiyun {
2364*4882a593Smuzhiyun 	if (pdata->phy.autoneg == AUTONEG_ENABLE) {
2365*4882a593Smuzhiyun 		return advert;
2366*4882a593Smuzhiyun 	} else {
2367*4882a593Smuzhiyun 		enum xgbe_mode cur_mode;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 		cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
2370*4882a593Smuzhiyun 		if (cur_mode == mode)
2371*4882a593Smuzhiyun 			return true;
2372*4882a593Smuzhiyun 	}
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	return false;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
xgbe_phy_use_basex_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2377*4882a593Smuzhiyun static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
2378*4882a593Smuzhiyun 				    enum xgbe_mode mode)
2379*4882a593Smuzhiyun {
2380*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	switch (mode) {
2383*4882a593Smuzhiyun 	case XGBE_MODE_X:
2384*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2385*4882a593Smuzhiyun 					   XGBE_ADV(lks, 1000baseX_Full));
2386*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2387*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2388*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseKR_Full));
2389*4882a593Smuzhiyun 	default:
2390*4882a593Smuzhiyun 		return false;
2391*4882a593Smuzhiyun 	}
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun 
xgbe_phy_use_baset_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2394*4882a593Smuzhiyun static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
2395*4882a593Smuzhiyun 				    enum xgbe_mode mode)
2396*4882a593Smuzhiyun {
2397*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	switch (mode) {
2400*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_100:
2401*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2402*4882a593Smuzhiyun 					   XGBE_ADV(lks, 100baseT_Full));
2403*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_1000:
2404*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2405*4882a593Smuzhiyun 					   XGBE_ADV(lks, 1000baseT_Full));
2406*4882a593Smuzhiyun 	case XGBE_MODE_KX_2500:
2407*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2408*4882a593Smuzhiyun 					   XGBE_ADV(lks, 2500baseT_Full));
2409*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2410*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2411*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseT_Full));
2412*4882a593Smuzhiyun 	default:
2413*4882a593Smuzhiyun 		return false;
2414*4882a593Smuzhiyun 	}
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun 
xgbe_phy_use_sfp_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2417*4882a593Smuzhiyun static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
2418*4882a593Smuzhiyun 				  enum xgbe_mode mode)
2419*4882a593Smuzhiyun {
2420*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2421*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	switch (mode) {
2424*4882a593Smuzhiyun 	case XGBE_MODE_X:
2425*4882a593Smuzhiyun 		if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
2426*4882a593Smuzhiyun 			return false;
2427*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2428*4882a593Smuzhiyun 					   XGBE_ADV(lks, 1000baseX_Full));
2429*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_100:
2430*4882a593Smuzhiyun 		if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2431*4882a593Smuzhiyun 			return false;
2432*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2433*4882a593Smuzhiyun 					   XGBE_ADV(lks, 100baseT_Full));
2434*4882a593Smuzhiyun 	case XGBE_MODE_SGMII_1000:
2435*4882a593Smuzhiyun 		if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
2436*4882a593Smuzhiyun 			return false;
2437*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2438*4882a593Smuzhiyun 					   XGBE_ADV(lks, 1000baseT_Full));
2439*4882a593Smuzhiyun 	case XGBE_MODE_SFI:
2440*4882a593Smuzhiyun 		if (phy_data->sfp_mod_absent)
2441*4882a593Smuzhiyun 			return true;
2442*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2443*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseSR_Full)  ||
2444*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseLR_Full)  ||
2445*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseLRM_Full) ||
2446*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseER_Full)  ||
2447*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseCR_Full));
2448*4882a593Smuzhiyun 	default:
2449*4882a593Smuzhiyun 		return false;
2450*4882a593Smuzhiyun 	}
2451*4882a593Smuzhiyun }
2452*4882a593Smuzhiyun 
xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2453*4882a593Smuzhiyun static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
2454*4882a593Smuzhiyun 				      enum xgbe_mode mode)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	switch (mode) {
2459*4882a593Smuzhiyun 	case XGBE_MODE_KX_2500:
2460*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2461*4882a593Smuzhiyun 					   XGBE_ADV(lks, 2500baseX_Full));
2462*4882a593Smuzhiyun 	default:
2463*4882a593Smuzhiyun 		return false;
2464*4882a593Smuzhiyun 	}
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun 
xgbe_phy_use_bp_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2467*4882a593Smuzhiyun static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
2468*4882a593Smuzhiyun 				 enum xgbe_mode mode)
2469*4882a593Smuzhiyun {
2470*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	switch (mode) {
2473*4882a593Smuzhiyun 	case XGBE_MODE_KX_1000:
2474*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2475*4882a593Smuzhiyun 					   XGBE_ADV(lks, 1000baseKX_Full));
2476*4882a593Smuzhiyun 	case XGBE_MODE_KR:
2477*4882a593Smuzhiyun 		return xgbe_phy_check_mode(pdata, mode,
2478*4882a593Smuzhiyun 					   XGBE_ADV(lks, 10000baseKR_Full));
2479*4882a593Smuzhiyun 	default:
2480*4882a593Smuzhiyun 		return false;
2481*4882a593Smuzhiyun 	}
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun 
xgbe_phy_use_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)2484*4882a593Smuzhiyun static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2489*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2490*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2491*4882a593Smuzhiyun 		return xgbe_phy_use_bp_mode(pdata, mode);
2492*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2493*4882a593Smuzhiyun 		return xgbe_phy_use_bp_2500_mode(pdata, mode);
2494*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2495*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2496*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2497*4882a593Smuzhiyun 		return xgbe_phy_use_baset_mode(pdata, mode);
2498*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2499*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2500*4882a593Smuzhiyun 		return xgbe_phy_use_basex_mode(pdata, mode);
2501*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2502*4882a593Smuzhiyun 		return xgbe_phy_use_sfp_mode(pdata, mode);
2503*4882a593Smuzhiyun 	default:
2504*4882a593Smuzhiyun 		return false;
2505*4882a593Smuzhiyun 	}
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun 
xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data * phy_data,int speed)2508*4882a593Smuzhiyun static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
2509*4882a593Smuzhiyun 					    int speed)
2510*4882a593Smuzhiyun {
2511*4882a593Smuzhiyun 	switch (speed) {
2512*4882a593Smuzhiyun 	case SPEED_1000:
2513*4882a593Smuzhiyun 		return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
2514*4882a593Smuzhiyun 	case SPEED_10000:
2515*4882a593Smuzhiyun 		return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
2516*4882a593Smuzhiyun 	default:
2517*4882a593Smuzhiyun 		return false;
2518*4882a593Smuzhiyun 	}
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun 
xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data * phy_data,int speed)2521*4882a593Smuzhiyun static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
2522*4882a593Smuzhiyun 					    int speed)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun 	switch (speed) {
2525*4882a593Smuzhiyun 	case SPEED_100:
2526*4882a593Smuzhiyun 	case SPEED_1000:
2527*4882a593Smuzhiyun 		return true;
2528*4882a593Smuzhiyun 	case SPEED_2500:
2529*4882a593Smuzhiyun 		return (phy_data->port_mode == XGBE_PORT_MODE_NBASE_T);
2530*4882a593Smuzhiyun 	case SPEED_10000:
2531*4882a593Smuzhiyun 		return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
2532*4882a593Smuzhiyun 	default:
2533*4882a593Smuzhiyun 		return false;
2534*4882a593Smuzhiyun 	}
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun 
xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data * phy_data,int speed)2537*4882a593Smuzhiyun static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
2538*4882a593Smuzhiyun 					  int speed)
2539*4882a593Smuzhiyun {
2540*4882a593Smuzhiyun 	switch (speed) {
2541*4882a593Smuzhiyun 	case SPEED_100:
2542*4882a593Smuzhiyun 		return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
2543*4882a593Smuzhiyun 	case SPEED_1000:
2544*4882a593Smuzhiyun 		return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
2545*4882a593Smuzhiyun 			(phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
2546*4882a593Smuzhiyun 	case SPEED_10000:
2547*4882a593Smuzhiyun 		return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
2548*4882a593Smuzhiyun 	default:
2549*4882a593Smuzhiyun 		return false;
2550*4882a593Smuzhiyun 	}
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun 
xgbe_phy_valid_speed_bp_2500_mode(int speed)2553*4882a593Smuzhiyun static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
2554*4882a593Smuzhiyun {
2555*4882a593Smuzhiyun 	switch (speed) {
2556*4882a593Smuzhiyun 	case SPEED_2500:
2557*4882a593Smuzhiyun 		return true;
2558*4882a593Smuzhiyun 	default:
2559*4882a593Smuzhiyun 		return false;
2560*4882a593Smuzhiyun 	}
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun 
xgbe_phy_valid_speed_bp_mode(int speed)2563*4882a593Smuzhiyun static bool xgbe_phy_valid_speed_bp_mode(int speed)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun 	switch (speed) {
2566*4882a593Smuzhiyun 	case SPEED_1000:
2567*4882a593Smuzhiyun 	case SPEED_10000:
2568*4882a593Smuzhiyun 		return true;
2569*4882a593Smuzhiyun 	default:
2570*4882a593Smuzhiyun 		return false;
2571*4882a593Smuzhiyun 	}
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun 
xgbe_phy_valid_speed(struct xgbe_prv_data * pdata,int speed)2574*4882a593Smuzhiyun static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2579*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2580*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2581*4882a593Smuzhiyun 		return xgbe_phy_valid_speed_bp_mode(speed);
2582*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2583*4882a593Smuzhiyun 		return xgbe_phy_valid_speed_bp_2500_mode(speed);
2584*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2585*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2586*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2587*4882a593Smuzhiyun 		return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
2588*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2589*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2590*4882a593Smuzhiyun 		return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
2591*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2592*4882a593Smuzhiyun 		return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
2593*4882a593Smuzhiyun 	default:
2594*4882a593Smuzhiyun 		return false;
2595*4882a593Smuzhiyun 	}
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun 
xgbe_phy_link_status(struct xgbe_prv_data * pdata,int * an_restart)2598*4882a593Smuzhiyun static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
2599*4882a593Smuzhiyun {
2600*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2601*4882a593Smuzhiyun 	unsigned int reg;
2602*4882a593Smuzhiyun 	int ret;
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 	*an_restart = 0;
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
2607*4882a593Smuzhiyun 		/* Check SFP signals */
2608*4882a593Smuzhiyun 		xgbe_phy_sfp_detect(pdata);
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 		if (phy_data->sfp_changed) {
2611*4882a593Smuzhiyun 			*an_restart = 1;
2612*4882a593Smuzhiyun 			return 0;
2613*4882a593Smuzhiyun 		}
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 		if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
2616*4882a593Smuzhiyun 			return 0;
2617*4882a593Smuzhiyun 	}
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	if (phy_data->phydev) {
2620*4882a593Smuzhiyun 		/* Check external PHY */
2621*4882a593Smuzhiyun 		ret = phy_read_status(phy_data->phydev);
2622*4882a593Smuzhiyun 		if (ret < 0)
2623*4882a593Smuzhiyun 			return 0;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 		if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
2626*4882a593Smuzhiyun 		    !phy_aneg_done(phy_data->phydev))
2627*4882a593Smuzhiyun 			return 0;
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 		if (!phy_data->phydev->link)
2630*4882a593Smuzhiyun 			return 0;
2631*4882a593Smuzhiyun 	}
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	/* Link status is latched low, so read once to clear
2634*4882a593Smuzhiyun 	 * and then read again to get current state
2635*4882a593Smuzhiyun 	 */
2636*4882a593Smuzhiyun 	reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2637*4882a593Smuzhiyun 	reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
2638*4882a593Smuzhiyun 	if (reg & MDIO_STAT1_LSTATUS)
2639*4882a593Smuzhiyun 		return 1;
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	if (pdata->phy.autoneg == AUTONEG_ENABLE &&
2642*4882a593Smuzhiyun 	    phy_data->port_mode == XGBE_PORT_MODE_BACKPLANE) {
2643*4882a593Smuzhiyun 		if (!test_bit(XGBE_LINK_INIT, &pdata->dev_state)) {
2644*4882a593Smuzhiyun 			netif_carrier_off(pdata->netdev);
2645*4882a593Smuzhiyun 			*an_restart = 1;
2646*4882a593Smuzhiyun 		}
2647*4882a593Smuzhiyun 	}
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	/* No link, attempt a receiver reset cycle */
2650*4882a593Smuzhiyun 	if (phy_data->rrc_count++ > XGBE_RRC_FREQUENCY) {
2651*4882a593Smuzhiyun 		phy_data->rrc_count = 0;
2652*4882a593Smuzhiyun 		xgbe_phy_rrc(pdata);
2653*4882a593Smuzhiyun 	}
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 	return 0;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun 
xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data * pdata)2658*4882a593Smuzhiyun static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
2659*4882a593Smuzhiyun {
2660*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
2663*4882a593Smuzhiyun 				     XP_GET_BITS(pdata->pp3, XP_PROP_3,
2664*4882a593Smuzhiyun 						 GPIO_ADDR);
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	phy_data->sfp_gpio_mask = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2667*4882a593Smuzhiyun 					      GPIO_MASK);
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	phy_data->sfp_gpio_rx_los = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2670*4882a593Smuzhiyun 						GPIO_RX_LOS);
2671*4882a593Smuzhiyun 	phy_data->sfp_gpio_tx_fault = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2672*4882a593Smuzhiyun 						  GPIO_TX_FAULT);
2673*4882a593Smuzhiyun 	phy_data->sfp_gpio_mod_absent = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2674*4882a593Smuzhiyun 						    GPIO_MOD_ABS);
2675*4882a593Smuzhiyun 	phy_data->sfp_gpio_rate_select = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2676*4882a593Smuzhiyun 						     GPIO_RATE_SELECT);
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	if (netif_msg_probe(pdata)) {
2679*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
2680*4882a593Smuzhiyun 			phy_data->sfp_gpio_address);
2681*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
2682*4882a593Smuzhiyun 			phy_data->sfp_gpio_mask);
2683*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
2684*4882a593Smuzhiyun 			phy_data->sfp_gpio_rx_los);
2685*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
2686*4882a593Smuzhiyun 			phy_data->sfp_gpio_tx_fault);
2687*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
2688*4882a593Smuzhiyun 			phy_data->sfp_gpio_mod_absent);
2689*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
2690*4882a593Smuzhiyun 			phy_data->sfp_gpio_rate_select);
2691*4882a593Smuzhiyun 	}
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun 
xgbe_phy_sfp_comm_setup(struct xgbe_prv_data * pdata)2694*4882a593Smuzhiyun static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
2695*4882a593Smuzhiyun {
2696*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2697*4882a593Smuzhiyun 	unsigned int mux_addr_hi, mux_addr_lo;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	mux_addr_hi = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_HI);
2700*4882a593Smuzhiyun 	mux_addr_lo = XP_GET_BITS(pdata->pp4, XP_PROP_4, MUX_ADDR_LO);
2701*4882a593Smuzhiyun 	if (mux_addr_lo == XGBE_SFP_DIRECT)
2702*4882a593Smuzhiyun 		return;
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
2705*4882a593Smuzhiyun 	phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
2706*4882a593Smuzhiyun 	phy_data->sfp_mux_channel = XP_GET_BITS(pdata->pp4, XP_PROP_4,
2707*4882a593Smuzhiyun 						MUX_CHAN);
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	if (netif_msg_probe(pdata)) {
2710*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
2711*4882a593Smuzhiyun 			phy_data->sfp_mux_address);
2712*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
2713*4882a593Smuzhiyun 			phy_data->sfp_mux_channel);
2714*4882a593Smuzhiyun 	}
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun 
xgbe_phy_sfp_setup(struct xgbe_prv_data * pdata)2717*4882a593Smuzhiyun static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun 	xgbe_phy_sfp_comm_setup(pdata);
2720*4882a593Smuzhiyun 	xgbe_phy_sfp_gpio_setup(pdata);
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun 
xgbe_phy_int_mdio_reset(struct xgbe_prv_data * pdata)2723*4882a593Smuzhiyun static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
2724*4882a593Smuzhiyun {
2725*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2726*4882a593Smuzhiyun 	unsigned int ret;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
2729*4882a593Smuzhiyun 	if (ret)
2730*4882a593Smuzhiyun 		return ret;
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	return ret;
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun 
xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data * pdata)2737*4882a593Smuzhiyun static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
2738*4882a593Smuzhiyun {
2739*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2740*4882a593Smuzhiyun 	u8 gpio_reg, gpio_ports[2], gpio_data[3];
2741*4882a593Smuzhiyun 	int ret;
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	/* Read the output port registers */
2744*4882a593Smuzhiyun 	gpio_reg = 2;
2745*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
2746*4882a593Smuzhiyun 				&gpio_reg, sizeof(gpio_reg),
2747*4882a593Smuzhiyun 				gpio_ports, sizeof(gpio_ports));
2748*4882a593Smuzhiyun 	if (ret)
2749*4882a593Smuzhiyun 		return ret;
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 	/* Prepare to write the GPIO data */
2752*4882a593Smuzhiyun 	gpio_data[0] = 2;
2753*4882a593Smuzhiyun 	gpio_data[1] = gpio_ports[0];
2754*4882a593Smuzhiyun 	gpio_data[2] = gpio_ports[1];
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	/* Set the GPIO pin */
2757*4882a593Smuzhiyun 	if (phy_data->mdio_reset_gpio < 8)
2758*4882a593Smuzhiyun 		gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
2759*4882a593Smuzhiyun 	else
2760*4882a593Smuzhiyun 		gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	/* Write the output port registers */
2763*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2764*4882a593Smuzhiyun 				 gpio_data, sizeof(gpio_data));
2765*4882a593Smuzhiyun 	if (ret)
2766*4882a593Smuzhiyun 		return ret;
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun 	/* Clear the GPIO pin */
2769*4882a593Smuzhiyun 	if (phy_data->mdio_reset_gpio < 8)
2770*4882a593Smuzhiyun 		gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2771*4882a593Smuzhiyun 	else
2772*4882a593Smuzhiyun 		gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	/* Write the output port registers */
2775*4882a593Smuzhiyun 	ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
2776*4882a593Smuzhiyun 				 gpio_data, sizeof(gpio_data));
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	return ret;
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun 
xgbe_phy_mdio_reset(struct xgbe_prv_data * pdata)2781*4882a593Smuzhiyun static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
2782*4882a593Smuzhiyun {
2783*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2784*4882a593Smuzhiyun 	int ret;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2787*4882a593Smuzhiyun 		return 0;
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	ret = xgbe_phy_get_comm_ownership(pdata);
2790*4882a593Smuzhiyun 	if (ret)
2791*4882a593Smuzhiyun 		return ret;
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
2794*4882a593Smuzhiyun 		ret = xgbe_phy_i2c_mdio_reset(pdata);
2795*4882a593Smuzhiyun 	else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
2796*4882a593Smuzhiyun 		ret = xgbe_phy_int_mdio_reset(pdata);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	xgbe_phy_put_comm_ownership(pdata);
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	return ret;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun 
xgbe_phy_redrv_error(struct xgbe_phy_data * phy_data)2803*4882a593Smuzhiyun static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun 	if (!phy_data->redrv)
2806*4882a593Smuzhiyun 		return false;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
2809*4882a593Smuzhiyun 		return true;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	switch (phy_data->redrv_model) {
2812*4882a593Smuzhiyun 	case XGBE_PHY_REDRV_MODEL_4223:
2813*4882a593Smuzhiyun 		if (phy_data->redrv_lane > 3)
2814*4882a593Smuzhiyun 			return true;
2815*4882a593Smuzhiyun 		break;
2816*4882a593Smuzhiyun 	case XGBE_PHY_REDRV_MODEL_4227:
2817*4882a593Smuzhiyun 		if (phy_data->redrv_lane > 1)
2818*4882a593Smuzhiyun 			return true;
2819*4882a593Smuzhiyun 		break;
2820*4882a593Smuzhiyun 	default:
2821*4882a593Smuzhiyun 		return true;
2822*4882a593Smuzhiyun 	}
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	return false;
2825*4882a593Smuzhiyun }
2826*4882a593Smuzhiyun 
xgbe_phy_mdio_reset_setup(struct xgbe_prv_data * pdata)2827*4882a593Smuzhiyun static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
2828*4882a593Smuzhiyun {
2829*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 	if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
2832*4882a593Smuzhiyun 		return 0;
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	phy_data->mdio_reset = XP_GET_BITS(pdata->pp3, XP_PROP_3, MDIO_RESET);
2835*4882a593Smuzhiyun 	switch (phy_data->mdio_reset) {
2836*4882a593Smuzhiyun 	case XGBE_MDIO_RESET_NONE:
2837*4882a593Smuzhiyun 	case XGBE_MDIO_RESET_I2C_GPIO:
2838*4882a593Smuzhiyun 	case XGBE_MDIO_RESET_INT_GPIO:
2839*4882a593Smuzhiyun 		break;
2840*4882a593Smuzhiyun 	default:
2841*4882a593Smuzhiyun 		dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
2842*4882a593Smuzhiyun 			phy_data->mdio_reset);
2843*4882a593Smuzhiyun 		return -EINVAL;
2844*4882a593Smuzhiyun 	}
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
2847*4882a593Smuzhiyun 		phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
2848*4882a593Smuzhiyun 					    XP_GET_BITS(pdata->pp3, XP_PROP_3,
2849*4882a593Smuzhiyun 							MDIO_RESET_I2C_ADDR);
2850*4882a593Smuzhiyun 		phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2851*4882a593Smuzhiyun 							MDIO_RESET_I2C_GPIO);
2852*4882a593Smuzhiyun 	} else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
2853*4882a593Smuzhiyun 		phy_data->mdio_reset_gpio = XP_GET_BITS(pdata->pp3, XP_PROP_3,
2854*4882a593Smuzhiyun 							MDIO_RESET_INT_GPIO);
2855*4882a593Smuzhiyun 	}
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	return 0;
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun 
xgbe_phy_port_mode_mismatch(struct xgbe_prv_data * pdata)2860*4882a593Smuzhiyun static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2865*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2866*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2867*4882a593Smuzhiyun 		if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2868*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2869*4882a593Smuzhiyun 			return false;
2870*4882a593Smuzhiyun 		break;
2871*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2872*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
2873*4882a593Smuzhiyun 			return false;
2874*4882a593Smuzhiyun 		break;
2875*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2876*4882a593Smuzhiyun 		if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2877*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
2878*4882a593Smuzhiyun 			return false;
2879*4882a593Smuzhiyun 		break;
2880*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2881*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
2882*4882a593Smuzhiyun 			return false;
2883*4882a593Smuzhiyun 		break;
2884*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2885*4882a593Smuzhiyun 		if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2886*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2887*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
2888*4882a593Smuzhiyun 			return false;
2889*4882a593Smuzhiyun 		break;
2890*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2891*4882a593Smuzhiyun 		if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2892*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2893*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2894*4882a593Smuzhiyun 			return false;
2895*4882a593Smuzhiyun 		break;
2896*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2897*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
2898*4882a593Smuzhiyun 			return false;
2899*4882a593Smuzhiyun 		break;
2900*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2901*4882a593Smuzhiyun 		if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
2902*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
2903*4882a593Smuzhiyun 		    (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
2904*4882a593Smuzhiyun 			return false;
2905*4882a593Smuzhiyun 		break;
2906*4882a593Smuzhiyun 	default:
2907*4882a593Smuzhiyun 		break;
2908*4882a593Smuzhiyun 	}
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	return true;
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun 
xgbe_phy_conn_type_mismatch(struct xgbe_prv_data * pdata)2913*4882a593Smuzhiyun static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
2914*4882a593Smuzhiyun {
2915*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
2918*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
2919*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
2920*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
2921*4882a593Smuzhiyun 		if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
2922*4882a593Smuzhiyun 			return false;
2923*4882a593Smuzhiyun 		break;
2924*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
2925*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
2926*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
2927*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
2928*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
2929*4882a593Smuzhiyun 		if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
2930*4882a593Smuzhiyun 			return false;
2931*4882a593Smuzhiyun 		break;
2932*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
2933*4882a593Smuzhiyun 		if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
2934*4882a593Smuzhiyun 			return false;
2935*4882a593Smuzhiyun 		break;
2936*4882a593Smuzhiyun 	default:
2937*4882a593Smuzhiyun 		break;
2938*4882a593Smuzhiyun 	}
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun 	return true;
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun 
xgbe_phy_port_enabled(struct xgbe_prv_data * pdata)2943*4882a593Smuzhiyun static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
2944*4882a593Smuzhiyun {
2945*4882a593Smuzhiyun 	if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS))
2946*4882a593Smuzhiyun 		return false;
2947*4882a593Smuzhiyun 	if (!XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE))
2948*4882a593Smuzhiyun 		return false;
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	return true;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun 
xgbe_phy_cdr_track(struct xgbe_prv_data * pdata)2953*4882a593Smuzhiyun static void xgbe_phy_cdr_track(struct xgbe_prv_data *pdata)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 	if (!pdata->debugfs_an_cdr_workaround)
2958*4882a593Smuzhiyun 		return;
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	if (!phy_data->phy_cdr_notrack)
2961*4882a593Smuzhiyun 		return;
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	usleep_range(phy_data->phy_cdr_delay,
2964*4882a593Smuzhiyun 		     phy_data->phy_cdr_delay + 500);
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 	XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2967*4882a593Smuzhiyun 			 XGBE_PMA_CDR_TRACK_EN_MASK,
2968*4882a593Smuzhiyun 			 XGBE_PMA_CDR_TRACK_EN_ON);
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	phy_data->phy_cdr_notrack = 0;
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun 
xgbe_phy_cdr_notrack(struct xgbe_prv_data * pdata)2973*4882a593Smuzhiyun static void xgbe_phy_cdr_notrack(struct xgbe_prv_data *pdata)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	if (!pdata->debugfs_an_cdr_workaround)
2978*4882a593Smuzhiyun 		return;
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	if (phy_data->phy_cdr_notrack)
2981*4882a593Smuzhiyun 		return;
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	XMDIO_WRITE_BITS(pdata, MDIO_MMD_PMAPMD, MDIO_VEND2_PMA_CDR_CONTROL,
2984*4882a593Smuzhiyun 			 XGBE_PMA_CDR_TRACK_EN_MASK,
2985*4882a593Smuzhiyun 			 XGBE_PMA_CDR_TRACK_EN_OFF);
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	xgbe_phy_rrc(pdata);
2988*4882a593Smuzhiyun 
2989*4882a593Smuzhiyun 	phy_data->phy_cdr_notrack = 1;
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun 
xgbe_phy_kr_training_post(struct xgbe_prv_data * pdata)2992*4882a593Smuzhiyun static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
2993*4882a593Smuzhiyun {
2994*4882a593Smuzhiyun 	if (!pdata->debugfs_an_cdr_track_early)
2995*4882a593Smuzhiyun 		xgbe_phy_cdr_track(pdata);
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun 
xgbe_phy_kr_training_pre(struct xgbe_prv_data * pdata)2998*4882a593Smuzhiyun static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
2999*4882a593Smuzhiyun {
3000*4882a593Smuzhiyun 	if (pdata->debugfs_an_cdr_track_early)
3001*4882a593Smuzhiyun 		xgbe_phy_cdr_track(pdata);
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun 
xgbe_phy_an_post(struct xgbe_prv_data * pdata)3004*4882a593Smuzhiyun static void xgbe_phy_an_post(struct xgbe_prv_data *pdata)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3007*4882a593Smuzhiyun 
3008*4882a593Smuzhiyun 	switch (pdata->an_mode) {
3009*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73:
3010*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73_REDRV:
3011*4882a593Smuzhiyun 		if (phy_data->cur_mode != XGBE_MODE_KR)
3012*4882a593Smuzhiyun 			break;
3013*4882a593Smuzhiyun 
3014*4882a593Smuzhiyun 		xgbe_phy_cdr_track(pdata);
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 		switch (pdata->an_result) {
3017*4882a593Smuzhiyun 		case XGBE_AN_READY:
3018*4882a593Smuzhiyun 		case XGBE_AN_COMPLETE:
3019*4882a593Smuzhiyun 			break;
3020*4882a593Smuzhiyun 		default:
3021*4882a593Smuzhiyun 			if (phy_data->phy_cdr_delay < XGBE_CDR_DELAY_MAX)
3022*4882a593Smuzhiyun 				phy_data->phy_cdr_delay += XGBE_CDR_DELAY_INC;
3023*4882a593Smuzhiyun 			else
3024*4882a593Smuzhiyun 				phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
3025*4882a593Smuzhiyun 			break;
3026*4882a593Smuzhiyun 		}
3027*4882a593Smuzhiyun 		break;
3028*4882a593Smuzhiyun 	default:
3029*4882a593Smuzhiyun 		break;
3030*4882a593Smuzhiyun 	}
3031*4882a593Smuzhiyun }
3032*4882a593Smuzhiyun 
xgbe_phy_an_pre(struct xgbe_prv_data * pdata)3033*4882a593Smuzhiyun static void xgbe_phy_an_pre(struct xgbe_prv_data *pdata)
3034*4882a593Smuzhiyun {
3035*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	switch (pdata->an_mode) {
3038*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73:
3039*4882a593Smuzhiyun 	case XGBE_AN_MODE_CL73_REDRV:
3040*4882a593Smuzhiyun 		if (phy_data->cur_mode != XGBE_MODE_KR)
3041*4882a593Smuzhiyun 			break;
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 		xgbe_phy_cdr_notrack(pdata);
3044*4882a593Smuzhiyun 		break;
3045*4882a593Smuzhiyun 	default:
3046*4882a593Smuzhiyun 		break;
3047*4882a593Smuzhiyun 	}
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun 
xgbe_phy_stop(struct xgbe_prv_data * pdata)3050*4882a593Smuzhiyun static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
3051*4882a593Smuzhiyun {
3052*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	/* If we have an external PHY, free it */
3055*4882a593Smuzhiyun 	xgbe_phy_free_phy_device(pdata);
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 	/* Reset SFP data */
3058*4882a593Smuzhiyun 	xgbe_phy_sfp_reset(phy_data);
3059*4882a593Smuzhiyun 	xgbe_phy_sfp_mod_absent(pdata);
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	/* Reset CDR support */
3062*4882a593Smuzhiyun 	xgbe_phy_cdr_track(pdata);
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	/* Power off the PHY */
3065*4882a593Smuzhiyun 	xgbe_phy_power_off(pdata);
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	/* Stop the I2C controller */
3068*4882a593Smuzhiyun 	pdata->i2c_if.i2c_stop(pdata);
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun 
xgbe_phy_start(struct xgbe_prv_data * pdata)3071*4882a593Smuzhiyun static int xgbe_phy_start(struct xgbe_prv_data *pdata)
3072*4882a593Smuzhiyun {
3073*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3074*4882a593Smuzhiyun 	int ret;
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 	/* Start the I2C controller */
3077*4882a593Smuzhiyun 	ret = pdata->i2c_if.i2c_start(pdata);
3078*4882a593Smuzhiyun 	if (ret)
3079*4882a593Smuzhiyun 		return ret;
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 	/* Set the proper MDIO mode for the re-driver */
3082*4882a593Smuzhiyun 	if (phy_data->redrv && !phy_data->redrv_if) {
3083*4882a593Smuzhiyun 		ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
3084*4882a593Smuzhiyun 						    XGBE_MDIO_MODE_CL22);
3085*4882a593Smuzhiyun 		if (ret) {
3086*4882a593Smuzhiyun 			netdev_err(pdata->netdev,
3087*4882a593Smuzhiyun 				   "redriver mdio port not compatible (%u)\n",
3088*4882a593Smuzhiyun 				   phy_data->redrv_addr);
3089*4882a593Smuzhiyun 			return ret;
3090*4882a593Smuzhiyun 		}
3091*4882a593Smuzhiyun 	}
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	/* Start in highest supported mode */
3094*4882a593Smuzhiyun 	xgbe_phy_set_mode(pdata, phy_data->start_mode);
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 	/* Reset CDR support */
3097*4882a593Smuzhiyun 	xgbe_phy_cdr_track(pdata);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	/* After starting the I2C controller, we can check for an SFP */
3100*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
3101*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
3102*4882a593Smuzhiyun 		xgbe_phy_sfp_detect(pdata);
3103*4882a593Smuzhiyun 		break;
3104*4882a593Smuzhiyun 	default:
3105*4882a593Smuzhiyun 		break;
3106*4882a593Smuzhiyun 	}
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	/* If we have an external PHY, start it */
3109*4882a593Smuzhiyun 	ret = xgbe_phy_find_phy_device(pdata);
3110*4882a593Smuzhiyun 	if (ret)
3111*4882a593Smuzhiyun 		goto err_i2c;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	return 0;
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun err_i2c:
3116*4882a593Smuzhiyun 	pdata->i2c_if.i2c_stop(pdata);
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	return ret;
3119*4882a593Smuzhiyun }
3120*4882a593Smuzhiyun 
xgbe_phy_reset(struct xgbe_prv_data * pdata)3121*4882a593Smuzhiyun static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3124*4882a593Smuzhiyun 	enum xgbe_mode cur_mode;
3125*4882a593Smuzhiyun 	int ret;
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	/* Reset by power cycling the PHY */
3128*4882a593Smuzhiyun 	cur_mode = phy_data->cur_mode;
3129*4882a593Smuzhiyun 	xgbe_phy_power_off(pdata);
3130*4882a593Smuzhiyun 	xgbe_phy_set_mode(pdata, cur_mode);
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	if (!phy_data->phydev)
3133*4882a593Smuzhiyun 		return 0;
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	/* Reset the external PHY */
3136*4882a593Smuzhiyun 	ret = xgbe_phy_mdio_reset(pdata);
3137*4882a593Smuzhiyun 	if (ret)
3138*4882a593Smuzhiyun 		return ret;
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	return phy_init_hw(phy_data->phydev);
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
xgbe_phy_exit(struct xgbe_prv_data * pdata)3143*4882a593Smuzhiyun static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
3144*4882a593Smuzhiyun {
3145*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data = pdata->phy_data;
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	/* Unregister for driving external PHYs */
3148*4882a593Smuzhiyun 	mdiobus_unregister(phy_data->mii);
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun 
xgbe_phy_init(struct xgbe_prv_data * pdata)3151*4882a593Smuzhiyun static int xgbe_phy_init(struct xgbe_prv_data *pdata)
3152*4882a593Smuzhiyun {
3153*4882a593Smuzhiyun 	struct ethtool_link_ksettings *lks = &pdata->phy.lks;
3154*4882a593Smuzhiyun 	struct xgbe_phy_data *phy_data;
3155*4882a593Smuzhiyun 	struct mii_bus *mii;
3156*4882a593Smuzhiyun 	int ret;
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	/* Check if enabled */
3159*4882a593Smuzhiyun 	if (!xgbe_phy_port_enabled(pdata)) {
3160*4882a593Smuzhiyun 		dev_info(pdata->dev, "device is not enabled\n");
3161*4882a593Smuzhiyun 		return -ENODEV;
3162*4882a593Smuzhiyun 	}
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	/* Initialize the I2C controller */
3165*4882a593Smuzhiyun 	ret = pdata->i2c_if.i2c_init(pdata);
3166*4882a593Smuzhiyun 	if (ret)
3167*4882a593Smuzhiyun 		return ret;
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 	phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
3170*4882a593Smuzhiyun 	if (!phy_data)
3171*4882a593Smuzhiyun 		return -ENOMEM;
3172*4882a593Smuzhiyun 	pdata->phy_data = phy_data;
3173*4882a593Smuzhiyun 
3174*4882a593Smuzhiyun 	phy_data->port_mode = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_MODE);
3175*4882a593Smuzhiyun 	phy_data->port_id = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_ID);
3176*4882a593Smuzhiyun 	phy_data->port_speeds = XP_GET_BITS(pdata->pp0, XP_PROP_0, PORT_SPEEDS);
3177*4882a593Smuzhiyun 	phy_data->conn_type = XP_GET_BITS(pdata->pp0, XP_PROP_0, CONN_TYPE);
3178*4882a593Smuzhiyun 	phy_data->mdio_addr = XP_GET_BITS(pdata->pp0, XP_PROP_0, MDIO_ADDR);
3179*4882a593Smuzhiyun 	if (netif_msg_probe(pdata)) {
3180*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
3181*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
3182*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
3183*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
3184*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
3185*4882a593Smuzhiyun 	}
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	phy_data->redrv = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_PRESENT);
3188*4882a593Smuzhiyun 	phy_data->redrv_if = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_IF);
3189*4882a593Smuzhiyun 	phy_data->redrv_addr = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_ADDR);
3190*4882a593Smuzhiyun 	phy_data->redrv_lane = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_LANE);
3191*4882a593Smuzhiyun 	phy_data->redrv_model = XP_GET_BITS(pdata->pp4, XP_PROP_4, REDRV_MODEL);
3192*4882a593Smuzhiyun 	if (phy_data->redrv && netif_msg_probe(pdata)) {
3193*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "redrv present\n");
3194*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
3195*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
3196*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
3197*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
3198*4882a593Smuzhiyun 	}
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun 	/* Validate the connection requested */
3201*4882a593Smuzhiyun 	if (xgbe_phy_conn_type_mismatch(pdata)) {
3202*4882a593Smuzhiyun 		dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
3203*4882a593Smuzhiyun 			phy_data->port_mode, phy_data->conn_type);
3204*4882a593Smuzhiyun 		return -EINVAL;
3205*4882a593Smuzhiyun 	}
3206*4882a593Smuzhiyun 
3207*4882a593Smuzhiyun 	/* Validate the mode requested */
3208*4882a593Smuzhiyun 	if (xgbe_phy_port_mode_mismatch(pdata)) {
3209*4882a593Smuzhiyun 		dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
3210*4882a593Smuzhiyun 			phy_data->port_mode, phy_data->port_speeds);
3211*4882a593Smuzhiyun 		return -EINVAL;
3212*4882a593Smuzhiyun 	}
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 	/* Check for and validate MDIO reset support */
3215*4882a593Smuzhiyun 	ret = xgbe_phy_mdio_reset_setup(pdata);
3216*4882a593Smuzhiyun 	if (ret)
3217*4882a593Smuzhiyun 		return ret;
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	/* Validate the re-driver information */
3220*4882a593Smuzhiyun 	if (xgbe_phy_redrv_error(phy_data)) {
3221*4882a593Smuzhiyun 		dev_err(pdata->dev, "phy re-driver settings error\n");
3222*4882a593Smuzhiyun 		return -EINVAL;
3223*4882a593Smuzhiyun 	}
3224*4882a593Smuzhiyun 	pdata->kr_redrv = phy_data->redrv;
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	/* Indicate current mode is unknown */
3227*4882a593Smuzhiyun 	phy_data->cur_mode = XGBE_MODE_UNKNOWN;
3228*4882a593Smuzhiyun 
3229*4882a593Smuzhiyun 	/* Initialize supported features */
3230*4882a593Smuzhiyun 	XGBE_ZERO_SUP(lks);
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 	switch (phy_data->port_mode) {
3233*4882a593Smuzhiyun 	/* Backplane support */
3234*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE:
3235*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3236*4882a593Smuzhiyun 		fallthrough;
3237*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_NO_AUTONEG:
3238*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3239*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3240*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Backplane);
3241*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
3242*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 1000baseKX_Full);
3243*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_KX_1000;
3244*4882a593Smuzhiyun 		}
3245*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
3246*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 10000baseKR_Full);
3247*4882a593Smuzhiyun 			if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
3248*4882a593Smuzhiyun 				XGBE_SET_SUP(lks, 10000baseR_FEC);
3249*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_KR;
3250*4882a593Smuzhiyun 		}
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
3253*4882a593Smuzhiyun 		break;
3254*4882a593Smuzhiyun 	case XGBE_PORT_MODE_BACKPLANE_2500:
3255*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3256*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3257*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Backplane);
3258*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 2500baseX_Full);
3259*4882a593Smuzhiyun 		phy_data->start_mode = XGBE_MODE_KX_2500;
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
3262*4882a593Smuzhiyun 		break;
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun 	/* MDIO 1GBase-T support */
3265*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_T:
3266*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3267*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3268*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3269*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
3270*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
3271*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 100baseT_Full);
3272*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_100;
3273*4882a593Smuzhiyun 		}
3274*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
3275*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 1000baseT_Full);
3276*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_1000;
3277*4882a593Smuzhiyun 		}
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3280*4882a593Smuzhiyun 		break;
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun 	/* MDIO Base-X support */
3283*4882a593Smuzhiyun 	case XGBE_PORT_MODE_1000BASE_X:
3284*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3285*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3286*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3287*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, FIBRE);
3288*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 1000baseX_Full);
3289*4882a593Smuzhiyun 		phy_data->start_mode = XGBE_MODE_X;
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3292*4882a593Smuzhiyun 		break;
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 	/* MDIO NBase-T support */
3295*4882a593Smuzhiyun 	case XGBE_PORT_MODE_NBASE_T:
3296*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3297*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3298*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3299*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
3300*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
3301*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 100baseT_Full);
3302*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_100;
3303*4882a593Smuzhiyun 		}
3304*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
3305*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 1000baseT_Full);
3306*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_1000;
3307*4882a593Smuzhiyun 		}
3308*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
3309*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 2500baseT_Full);
3310*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_KX_2500;
3311*4882a593Smuzhiyun 		}
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
3314*4882a593Smuzhiyun 		break;
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun 	/* 10GBase-T support */
3317*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_T:
3318*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3319*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3320*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3321*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
3322*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
3323*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 100baseT_Full);
3324*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_100;
3325*4882a593Smuzhiyun 		}
3326*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
3327*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 1000baseT_Full);
3328*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_1000;
3329*4882a593Smuzhiyun 		}
3330*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
3331*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 10000baseT_Full);
3332*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_KR;
3333*4882a593Smuzhiyun 		}
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
3336*4882a593Smuzhiyun 		break;
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	/* 10GBase-R support */
3339*4882a593Smuzhiyun 	case XGBE_PORT_MODE_10GBASE_R:
3340*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3341*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3342*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3343*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, FIBRE);
3344*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 10000baseSR_Full);
3345*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 10000baseLR_Full);
3346*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 10000baseLRM_Full);
3347*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, 10000baseER_Full);
3348*4882a593Smuzhiyun 		if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
3349*4882a593Smuzhiyun 			XGBE_SET_SUP(lks, 10000baseR_FEC);
3350*4882a593Smuzhiyun 		phy_data->start_mode = XGBE_MODE_SFI;
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
3353*4882a593Smuzhiyun 		break;
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	/* SFP support */
3356*4882a593Smuzhiyun 	case XGBE_PORT_MODE_SFP:
3357*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Autoneg);
3358*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Pause);
3359*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, Asym_Pause);
3360*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, TP);
3361*4882a593Smuzhiyun 		XGBE_SET_SUP(lks, FIBRE);
3362*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
3363*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_100;
3364*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
3365*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SGMII_1000;
3366*4882a593Smuzhiyun 		if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
3367*4882a593Smuzhiyun 			phy_data->start_mode = XGBE_MODE_SFI;
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 		phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 		xgbe_phy_sfp_setup(pdata);
3372*4882a593Smuzhiyun 		break;
3373*4882a593Smuzhiyun 	default:
3374*4882a593Smuzhiyun 		return -EINVAL;
3375*4882a593Smuzhiyun 	}
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	if (netif_msg_probe(pdata))
3378*4882a593Smuzhiyun 		dev_dbg(pdata->dev, "phy supported=0x%*pb\n",
3379*4882a593Smuzhiyun 			__ETHTOOL_LINK_MODE_MASK_NBITS,
3380*4882a593Smuzhiyun 			lks->link_modes.supported);
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
3383*4882a593Smuzhiyun 	    (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
3384*4882a593Smuzhiyun 		ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
3385*4882a593Smuzhiyun 						    phy_data->phydev_mode);
3386*4882a593Smuzhiyun 		if (ret) {
3387*4882a593Smuzhiyun 			dev_err(pdata->dev,
3388*4882a593Smuzhiyun 				"mdio port/clause not compatible (%d/%u)\n",
3389*4882a593Smuzhiyun 				phy_data->mdio_addr, phy_data->phydev_mode);
3390*4882a593Smuzhiyun 			return -EINVAL;
3391*4882a593Smuzhiyun 		}
3392*4882a593Smuzhiyun 	}
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	if (phy_data->redrv && !phy_data->redrv_if) {
3395*4882a593Smuzhiyun 		ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
3396*4882a593Smuzhiyun 						    XGBE_MDIO_MODE_CL22);
3397*4882a593Smuzhiyun 		if (ret) {
3398*4882a593Smuzhiyun 			dev_err(pdata->dev,
3399*4882a593Smuzhiyun 				"redriver mdio port not compatible (%u)\n",
3400*4882a593Smuzhiyun 				phy_data->redrv_addr);
3401*4882a593Smuzhiyun 			return -EINVAL;
3402*4882a593Smuzhiyun 		}
3403*4882a593Smuzhiyun 	}
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	phy_data->phy_cdr_delay = XGBE_CDR_DELAY_INIT;
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	/* Register for driving external PHYs */
3408*4882a593Smuzhiyun 	mii = devm_mdiobus_alloc(pdata->dev);
3409*4882a593Smuzhiyun 	if (!mii) {
3410*4882a593Smuzhiyun 		dev_err(pdata->dev, "mdiobus_alloc failed\n");
3411*4882a593Smuzhiyun 		return -ENOMEM;
3412*4882a593Smuzhiyun 	}
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	mii->priv = pdata;
3415*4882a593Smuzhiyun 	mii->name = "amd-xgbe-mii";
3416*4882a593Smuzhiyun 	mii->read = xgbe_phy_mii_read;
3417*4882a593Smuzhiyun 	mii->write = xgbe_phy_mii_write;
3418*4882a593Smuzhiyun 	mii->parent = pdata->dev;
3419*4882a593Smuzhiyun 	mii->phy_mask = ~0;
3420*4882a593Smuzhiyun 	snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
3421*4882a593Smuzhiyun 	ret = mdiobus_register(mii);
3422*4882a593Smuzhiyun 	if (ret) {
3423*4882a593Smuzhiyun 		dev_err(pdata->dev, "mdiobus_register failed\n");
3424*4882a593Smuzhiyun 		return ret;
3425*4882a593Smuzhiyun 	}
3426*4882a593Smuzhiyun 	phy_data->mii = mii;
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	return 0;
3429*4882a593Smuzhiyun }
3430*4882a593Smuzhiyun 
xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if * phy_if)3431*4882a593Smuzhiyun void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
3432*4882a593Smuzhiyun {
3433*4882a593Smuzhiyun 	struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	phy_impl->init			= xgbe_phy_init;
3436*4882a593Smuzhiyun 	phy_impl->exit			= xgbe_phy_exit;
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	phy_impl->reset			= xgbe_phy_reset;
3439*4882a593Smuzhiyun 	phy_impl->start			= xgbe_phy_start;
3440*4882a593Smuzhiyun 	phy_impl->stop			= xgbe_phy_stop;
3441*4882a593Smuzhiyun 
3442*4882a593Smuzhiyun 	phy_impl->link_status		= xgbe_phy_link_status;
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	phy_impl->valid_speed		= xgbe_phy_valid_speed;
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun 	phy_impl->use_mode		= xgbe_phy_use_mode;
3447*4882a593Smuzhiyun 	phy_impl->set_mode		= xgbe_phy_set_mode;
3448*4882a593Smuzhiyun 	phy_impl->get_mode		= xgbe_phy_get_mode;
3449*4882a593Smuzhiyun 	phy_impl->switch_mode		= xgbe_phy_switch_mode;
3450*4882a593Smuzhiyun 	phy_impl->cur_mode		= xgbe_phy_cur_mode;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	phy_impl->an_mode		= xgbe_phy_an_mode;
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	phy_impl->an_config		= xgbe_phy_an_config;
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	phy_impl->an_advertising	= xgbe_phy_an_advertising;
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	phy_impl->an_outcome		= xgbe_phy_an_outcome;
3459*4882a593Smuzhiyun 
3460*4882a593Smuzhiyun 	phy_impl->an_pre		= xgbe_phy_an_pre;
3461*4882a593Smuzhiyun 	phy_impl->an_post		= xgbe_phy_an_post;
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 	phy_impl->kr_training_pre	= xgbe_phy_kr_training_pre;
3464*4882a593Smuzhiyun 	phy_impl->kr_training_post	= xgbe_phy_kr_training_post;
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	phy_impl->module_info		= xgbe_phy_module_info;
3467*4882a593Smuzhiyun 	phy_impl->module_eeprom		= xgbe_phy_module_eeprom;
3468*4882a593Smuzhiyun }
3469