1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AMD 10Gb Ethernet driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is available to you under your choice of the following two
5*4882a593Smuzhiyun * licenses:
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * License 1: GPLv2
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (c) 2016 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file is free software; you may copy, redistribute and/or modify
12*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
13*4882a593Smuzhiyun * the Free Software Foundation, either version 2 of the License, or (at
14*4882a593Smuzhiyun * your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but
17*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19*4882a593Smuzhiyun * General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
22*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
25*4882a593Smuzhiyun * permission notice:
26*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys
29*4882a593Smuzhiyun * and you.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product
32*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed
33*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby
34*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software
35*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software
36*4882a593Smuzhiyun * without restriction, including without limitation the rights to use,
37*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished
39*4882a593Smuzhiyun * to do so, subject to the following conditions:
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included
42*4882a593Smuzhiyun * in all copies or substantial portions of the Software.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE.
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * License 2: Modified BSD
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * Copyright (c) 2016 Advanced Micro Devices, Inc.
60*4882a593Smuzhiyun * All rights reserved.
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
63*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
64*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
65*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
66*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
67*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
68*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
69*4882a593Smuzhiyun * * Neither the name of Advanced Micro Devices, Inc. nor the
70*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
71*4882a593Smuzhiyun * derived from this software without specific prior written permission.
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83*4882a593Smuzhiyun *
84*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and
85*4882a593Smuzhiyun * permission notice:
86*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys
89*4882a593Smuzhiyun * and you.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product
92*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed
93*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby
94*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software
95*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software
96*4882a593Smuzhiyun * without restriction, including without limitation the rights to use,
97*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished
99*4882a593Smuzhiyun * to do so, subject to the following conditions:
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included
102*4882a593Smuzhiyun * in all copies or substantial portions of the Software.
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #include <linux/module.h>
118*4882a593Smuzhiyun #include <linux/kmod.h>
119*4882a593Smuzhiyun #include <linux/device.h>
120*4882a593Smuzhiyun #include <linux/property.h>
121*4882a593Smuzhiyun #include <linux/mdio.h>
122*4882a593Smuzhiyun #include <linux/phy.h>
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #include "xgbe.h"
125*4882a593Smuzhiyun #include "xgbe-common.h"
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define XGBE_BLWC_PROPERTY "amd,serdes-blwc"
128*4882a593Smuzhiyun #define XGBE_CDR_RATE_PROPERTY "amd,serdes-cdr-rate"
129*4882a593Smuzhiyun #define XGBE_PQ_SKEW_PROPERTY "amd,serdes-pq-skew"
130*4882a593Smuzhiyun #define XGBE_TX_AMP_PROPERTY "amd,serdes-tx-amp"
131*4882a593Smuzhiyun #define XGBE_DFE_CFG_PROPERTY "amd,serdes-dfe-tap-config"
132*4882a593Smuzhiyun #define XGBE_DFE_ENA_PROPERTY "amd,serdes-dfe-tap-enable"
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Default SerDes settings */
135*4882a593Smuzhiyun #define XGBE_SPEED_1000_BLWC 1
136*4882a593Smuzhiyun #define XGBE_SPEED_1000_CDR 0x2
137*4882a593Smuzhiyun #define XGBE_SPEED_1000_PLL 0x0
138*4882a593Smuzhiyun #define XGBE_SPEED_1000_PQ 0xa
139*4882a593Smuzhiyun #define XGBE_SPEED_1000_RATE 0x3
140*4882a593Smuzhiyun #define XGBE_SPEED_1000_TXAMP 0xf
141*4882a593Smuzhiyun #define XGBE_SPEED_1000_WORD 0x1
142*4882a593Smuzhiyun #define XGBE_SPEED_1000_DFE_TAP_CONFIG 0x3
143*4882a593Smuzhiyun #define XGBE_SPEED_1000_DFE_TAP_ENABLE 0x0
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define XGBE_SPEED_2500_BLWC 1
146*4882a593Smuzhiyun #define XGBE_SPEED_2500_CDR 0x2
147*4882a593Smuzhiyun #define XGBE_SPEED_2500_PLL 0x0
148*4882a593Smuzhiyun #define XGBE_SPEED_2500_PQ 0xa
149*4882a593Smuzhiyun #define XGBE_SPEED_2500_RATE 0x1
150*4882a593Smuzhiyun #define XGBE_SPEED_2500_TXAMP 0xf
151*4882a593Smuzhiyun #define XGBE_SPEED_2500_WORD 0x1
152*4882a593Smuzhiyun #define XGBE_SPEED_2500_DFE_TAP_CONFIG 0x3
153*4882a593Smuzhiyun #define XGBE_SPEED_2500_DFE_TAP_ENABLE 0x0
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define XGBE_SPEED_10000_BLWC 0
156*4882a593Smuzhiyun #define XGBE_SPEED_10000_CDR 0x7
157*4882a593Smuzhiyun #define XGBE_SPEED_10000_PLL 0x1
158*4882a593Smuzhiyun #define XGBE_SPEED_10000_PQ 0x12
159*4882a593Smuzhiyun #define XGBE_SPEED_10000_RATE 0x0
160*4882a593Smuzhiyun #define XGBE_SPEED_10000_TXAMP 0xa
161*4882a593Smuzhiyun #define XGBE_SPEED_10000_WORD 0x7
162*4882a593Smuzhiyun #define XGBE_SPEED_10000_DFE_TAP_CONFIG 0x1
163*4882a593Smuzhiyun #define XGBE_SPEED_10000_DFE_TAP_ENABLE 0x7f
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Rate-change complete wait/retry count */
166*4882a593Smuzhiyun #define XGBE_RATECHANGE_COUNT 500
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const u32 xgbe_phy_blwc[] = {
169*4882a593Smuzhiyun XGBE_SPEED_1000_BLWC,
170*4882a593Smuzhiyun XGBE_SPEED_2500_BLWC,
171*4882a593Smuzhiyun XGBE_SPEED_10000_BLWC,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const u32 xgbe_phy_cdr_rate[] = {
175*4882a593Smuzhiyun XGBE_SPEED_1000_CDR,
176*4882a593Smuzhiyun XGBE_SPEED_2500_CDR,
177*4882a593Smuzhiyun XGBE_SPEED_10000_CDR,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const u32 xgbe_phy_pq_skew[] = {
181*4882a593Smuzhiyun XGBE_SPEED_1000_PQ,
182*4882a593Smuzhiyun XGBE_SPEED_2500_PQ,
183*4882a593Smuzhiyun XGBE_SPEED_10000_PQ,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const u32 xgbe_phy_tx_amp[] = {
187*4882a593Smuzhiyun XGBE_SPEED_1000_TXAMP,
188*4882a593Smuzhiyun XGBE_SPEED_2500_TXAMP,
189*4882a593Smuzhiyun XGBE_SPEED_10000_TXAMP,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const u32 xgbe_phy_dfe_tap_cfg[] = {
193*4882a593Smuzhiyun XGBE_SPEED_1000_DFE_TAP_CONFIG,
194*4882a593Smuzhiyun XGBE_SPEED_2500_DFE_TAP_CONFIG,
195*4882a593Smuzhiyun XGBE_SPEED_10000_DFE_TAP_CONFIG,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const u32 xgbe_phy_dfe_tap_ena[] = {
199*4882a593Smuzhiyun XGBE_SPEED_1000_DFE_TAP_ENABLE,
200*4882a593Smuzhiyun XGBE_SPEED_2500_DFE_TAP_ENABLE,
201*4882a593Smuzhiyun XGBE_SPEED_10000_DFE_TAP_ENABLE,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct xgbe_phy_data {
205*4882a593Smuzhiyun /* 1000/10000 vs 2500/10000 indicator */
206*4882a593Smuzhiyun unsigned int speed_set;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* SerDes UEFI configurable settings.
209*4882a593Smuzhiyun * Switching between modes/speeds requires new values for some
210*4882a593Smuzhiyun * SerDes settings. The values can be supplied as device
211*4882a593Smuzhiyun * properties in array format. The first array entry is for
212*4882a593Smuzhiyun * 1GbE, second for 2.5GbE and third for 10GbE
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun u32 blwc[XGBE_SPEEDS];
215*4882a593Smuzhiyun u32 cdr_rate[XGBE_SPEEDS];
216*4882a593Smuzhiyun u32 pq_skew[XGBE_SPEEDS];
217*4882a593Smuzhiyun u32 tx_amp[XGBE_SPEEDS];
218*4882a593Smuzhiyun u32 dfe_tap_cfg[XGBE_SPEEDS];
219*4882a593Smuzhiyun u32 dfe_tap_ena[XGBE_SPEEDS];
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
xgbe_phy_kr_training_pre(struct xgbe_prv_data * pdata)222*4882a593Smuzhiyun static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 1);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
xgbe_phy_kr_training_post(struct xgbe_prv_data * pdata)227*4882a593Smuzhiyun static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 0);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
xgbe_phy_an_outcome(struct xgbe_prv_data * pdata)232*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct ethtool_link_ksettings *lks = &pdata->phy.lks;
235*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
236*4882a593Smuzhiyun enum xgbe_mode mode;
237*4882a593Smuzhiyun unsigned int ad_reg, lp_reg;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, Autoneg);
240*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, Backplane);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Compare Advertisement and Link Partner register 1 */
243*4882a593Smuzhiyun ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
244*4882a593Smuzhiyun lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
245*4882a593Smuzhiyun if (lp_reg & 0x400)
246*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, Pause);
247*4882a593Smuzhiyun if (lp_reg & 0x800)
248*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, Asym_Pause);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (pdata->phy.pause_autoneg) {
251*4882a593Smuzhiyun /* Set flow control based on auto-negotiation result */
252*4882a593Smuzhiyun pdata->phy.tx_pause = 0;
253*4882a593Smuzhiyun pdata->phy.rx_pause = 0;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (ad_reg & lp_reg & 0x400) {
256*4882a593Smuzhiyun pdata->phy.tx_pause = 1;
257*4882a593Smuzhiyun pdata->phy.rx_pause = 1;
258*4882a593Smuzhiyun } else if (ad_reg & lp_reg & 0x800) {
259*4882a593Smuzhiyun if (ad_reg & 0x400)
260*4882a593Smuzhiyun pdata->phy.rx_pause = 1;
261*4882a593Smuzhiyun else if (lp_reg & 0x400)
262*4882a593Smuzhiyun pdata->phy.tx_pause = 1;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Compare Advertisement and Link Partner register 2 */
267*4882a593Smuzhiyun ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
268*4882a593Smuzhiyun lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
269*4882a593Smuzhiyun if (lp_reg & 0x80)
270*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
271*4882a593Smuzhiyun if (lp_reg & 0x20) {
272*4882a593Smuzhiyun if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
273*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, 2500baseX_Full);
274*4882a593Smuzhiyun else
275*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ad_reg &= lp_reg;
279*4882a593Smuzhiyun if (ad_reg & 0x80) {
280*4882a593Smuzhiyun mode = XGBE_MODE_KR;
281*4882a593Smuzhiyun } else if (ad_reg & 0x20) {
282*4882a593Smuzhiyun if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
283*4882a593Smuzhiyun mode = XGBE_MODE_KX_2500;
284*4882a593Smuzhiyun else
285*4882a593Smuzhiyun mode = XGBE_MODE_KX_1000;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun mode = XGBE_MODE_UNKNOWN;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Compare Advertisement and Link Partner register 3 */
291*4882a593Smuzhiyun ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
292*4882a593Smuzhiyun lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
293*4882a593Smuzhiyun if (lp_reg & 0xc000)
294*4882a593Smuzhiyun XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return mode;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
xgbe_phy_an_advertising(struct xgbe_prv_data * pdata,struct ethtool_link_ksettings * dlks)299*4882a593Smuzhiyun static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
300*4882a593Smuzhiyun struct ethtool_link_ksettings *dlks)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct ethtool_link_ksettings *slks = &pdata->phy.lks;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun XGBE_LM_COPY(dlks, advertising, slks, advertising);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
xgbe_phy_an_config(struct xgbe_prv_data * pdata)307*4882a593Smuzhiyun static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun /* Nothing uniquely required for an configuration */
310*4882a593Smuzhiyun return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
xgbe_phy_an_mode(struct xgbe_prv_data * pdata)313*4882a593Smuzhiyun static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun return XGBE_AN_MODE_CL73;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
xgbe_phy_pcs_power_cycle(struct xgbe_prv_data * pdata)318*4882a593Smuzhiyun static void xgbe_phy_pcs_power_cycle(struct xgbe_prv_data *pdata)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun unsigned int reg;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun reg |= MDIO_CTRL1_LPOWER;
325*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun usleep_range(75, 100);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun reg &= ~MDIO_CTRL1_LPOWER;
330*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
xgbe_phy_start_ratechange(struct xgbe_prv_data * pdata)333*4882a593Smuzhiyun static void xgbe_phy_start_ratechange(struct xgbe_prv_data *pdata)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun /* Assert Rx and Tx ratechange */
336*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 1);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
xgbe_phy_complete_ratechange(struct xgbe_prv_data * pdata)339*4882a593Smuzhiyun static void xgbe_phy_complete_ratechange(struct xgbe_prv_data *pdata)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun unsigned int wait;
342*4882a593Smuzhiyun u16 status;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* Release Rx and Tx ratechange */
345*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 0);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Wait for Rx and Tx ready */
348*4882a593Smuzhiyun wait = XGBE_RATECHANGE_COUNT;
349*4882a593Smuzhiyun while (wait--) {
350*4882a593Smuzhiyun usleep_range(50, 75);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun status = XSIR0_IOREAD(pdata, SIR0_STATUS);
353*4882a593Smuzhiyun if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
354*4882a593Smuzhiyun XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
355*4882a593Smuzhiyun goto rx_reset;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun netif_dbg(pdata, link, pdata->netdev, "SerDes rx/tx not ready (%#hx)\n",
359*4882a593Smuzhiyun status);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rx_reset:
362*4882a593Smuzhiyun /* Perform Rx reset for the DFE changes */
363*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 0);
364*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 1);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
xgbe_phy_kr_mode(struct xgbe_prv_data * pdata)367*4882a593Smuzhiyun static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
370*4882a593Smuzhiyun unsigned int reg;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Set PCS to KR/10G speed */
373*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
374*4882a593Smuzhiyun reg &= ~MDIO_PCS_CTRL2_TYPE;
375*4882a593Smuzhiyun reg |= MDIO_PCS_CTRL2_10GBR;
376*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
379*4882a593Smuzhiyun reg &= ~MDIO_CTRL1_SPEEDSEL;
380*4882a593Smuzhiyun reg |= MDIO_CTRL1_SPEED10G;
381*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun xgbe_phy_pcs_power_cycle(pdata);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Set SerDes to 10G speed */
386*4882a593Smuzhiyun xgbe_phy_start_ratechange(pdata);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_10000_RATE);
389*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_10000_WORD);
390*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_10000_PLL);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
393*4882a593Smuzhiyun phy_data->cdr_rate[XGBE_SPEED_10000]);
394*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
395*4882a593Smuzhiyun phy_data->tx_amp[XGBE_SPEED_10000]);
396*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
397*4882a593Smuzhiyun phy_data->blwc[XGBE_SPEED_10000]);
398*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
399*4882a593Smuzhiyun phy_data->pq_skew[XGBE_SPEED_10000]);
400*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
401*4882a593Smuzhiyun phy_data->dfe_tap_cfg[XGBE_SPEED_10000]);
402*4882a593Smuzhiyun XRXTX_IOWRITE(pdata, RXTX_REG22,
403*4882a593Smuzhiyun phy_data->dfe_tap_ena[XGBE_SPEED_10000]);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun xgbe_phy_complete_ratechange(pdata);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
xgbe_phy_kx_2500_mode(struct xgbe_prv_data * pdata)410*4882a593Smuzhiyun static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
413*4882a593Smuzhiyun unsigned int reg;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Set PCS to KX/1G speed */
416*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
417*4882a593Smuzhiyun reg &= ~MDIO_PCS_CTRL2_TYPE;
418*4882a593Smuzhiyun reg |= MDIO_PCS_CTRL2_10GBX;
419*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
422*4882a593Smuzhiyun reg &= ~MDIO_CTRL1_SPEEDSEL;
423*4882a593Smuzhiyun reg |= MDIO_CTRL1_SPEED1G;
424*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun xgbe_phy_pcs_power_cycle(pdata);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Set SerDes to 2.5G speed */
429*4882a593Smuzhiyun xgbe_phy_start_ratechange(pdata);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_2500_RATE);
432*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_2500_WORD);
433*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_2500_PLL);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
436*4882a593Smuzhiyun phy_data->cdr_rate[XGBE_SPEED_2500]);
437*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
438*4882a593Smuzhiyun phy_data->tx_amp[XGBE_SPEED_2500]);
439*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
440*4882a593Smuzhiyun phy_data->blwc[XGBE_SPEED_2500]);
441*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
442*4882a593Smuzhiyun phy_data->pq_skew[XGBE_SPEED_2500]);
443*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
444*4882a593Smuzhiyun phy_data->dfe_tap_cfg[XGBE_SPEED_2500]);
445*4882a593Smuzhiyun XRXTX_IOWRITE(pdata, RXTX_REG22,
446*4882a593Smuzhiyun phy_data->dfe_tap_ena[XGBE_SPEED_2500]);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun xgbe_phy_complete_ratechange(pdata);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
xgbe_phy_kx_1000_mode(struct xgbe_prv_data * pdata)453*4882a593Smuzhiyun static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
456*4882a593Smuzhiyun unsigned int reg;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Set PCS to KX/1G speed */
459*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
460*4882a593Smuzhiyun reg &= ~MDIO_PCS_CTRL2_TYPE;
461*4882a593Smuzhiyun reg |= MDIO_PCS_CTRL2_10GBX;
462*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
465*4882a593Smuzhiyun reg &= ~MDIO_CTRL1_SPEEDSEL;
466*4882a593Smuzhiyun reg |= MDIO_CTRL1_SPEED1G;
467*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun xgbe_phy_pcs_power_cycle(pdata);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Set SerDes to 1G speed */
472*4882a593Smuzhiyun xgbe_phy_start_ratechange(pdata);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_1000_RATE);
475*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_1000_WORD);
476*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_1000_PLL);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
479*4882a593Smuzhiyun phy_data->cdr_rate[XGBE_SPEED_1000]);
480*4882a593Smuzhiyun XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
481*4882a593Smuzhiyun phy_data->tx_amp[XGBE_SPEED_1000]);
482*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
483*4882a593Smuzhiyun phy_data->blwc[XGBE_SPEED_1000]);
484*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
485*4882a593Smuzhiyun phy_data->pq_skew[XGBE_SPEED_1000]);
486*4882a593Smuzhiyun XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
487*4882a593Smuzhiyun phy_data->dfe_tap_cfg[XGBE_SPEED_1000]);
488*4882a593Smuzhiyun XRXTX_IOWRITE(pdata, RXTX_REG22,
489*4882a593Smuzhiyun phy_data->dfe_tap_ena[XGBE_SPEED_1000]);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun xgbe_phy_complete_ratechange(pdata);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
xgbe_phy_cur_mode(struct xgbe_prv_data * pdata)496*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
499*4882a593Smuzhiyun enum xgbe_mode mode;
500*4882a593Smuzhiyun unsigned int reg;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
503*4882a593Smuzhiyun reg &= MDIO_PCS_CTRL2_TYPE;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (reg == MDIO_PCS_CTRL2_10GBR) {
506*4882a593Smuzhiyun mode = XGBE_MODE_KR;
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
509*4882a593Smuzhiyun mode = XGBE_MODE_KX_2500;
510*4882a593Smuzhiyun else
511*4882a593Smuzhiyun mode = XGBE_MODE_KX_1000;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return mode;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
xgbe_phy_switch_mode(struct xgbe_prv_data * pdata)517*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
520*4882a593Smuzhiyun enum xgbe_mode mode;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* If we are in KR switch to KX, and vice-versa */
523*4882a593Smuzhiyun if (xgbe_phy_cur_mode(pdata) == XGBE_MODE_KR) {
524*4882a593Smuzhiyun if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
525*4882a593Smuzhiyun mode = XGBE_MODE_KX_2500;
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun mode = XGBE_MODE_KX_1000;
528*4882a593Smuzhiyun } else {
529*4882a593Smuzhiyun mode = XGBE_MODE_KR;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return mode;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
xgbe_phy_get_mode(struct xgbe_prv_data * pdata,int speed)535*4882a593Smuzhiyun static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
536*4882a593Smuzhiyun int speed)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun switch (speed) {
541*4882a593Smuzhiyun case SPEED_1000:
542*4882a593Smuzhiyun return (phy_data->speed_set == XGBE_SPEEDSET_1000_10000)
543*4882a593Smuzhiyun ? XGBE_MODE_KX_1000 : XGBE_MODE_UNKNOWN;
544*4882a593Smuzhiyun case SPEED_2500:
545*4882a593Smuzhiyun return (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
546*4882a593Smuzhiyun ? XGBE_MODE_KX_2500 : XGBE_MODE_UNKNOWN;
547*4882a593Smuzhiyun case SPEED_10000:
548*4882a593Smuzhiyun return XGBE_MODE_KR;
549*4882a593Smuzhiyun default:
550*4882a593Smuzhiyun return XGBE_MODE_UNKNOWN;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
xgbe_phy_set_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)554*4882a593Smuzhiyun static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun switch (mode) {
557*4882a593Smuzhiyun case XGBE_MODE_KX_1000:
558*4882a593Smuzhiyun xgbe_phy_kx_1000_mode(pdata);
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun case XGBE_MODE_KX_2500:
561*4882a593Smuzhiyun xgbe_phy_kx_2500_mode(pdata);
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun case XGBE_MODE_KR:
564*4882a593Smuzhiyun xgbe_phy_kr_mode(pdata);
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun default:
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
xgbe_phy_check_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode,bool advert)571*4882a593Smuzhiyun static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
572*4882a593Smuzhiyun enum xgbe_mode mode, bool advert)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun if (pdata->phy.autoneg == AUTONEG_ENABLE) {
575*4882a593Smuzhiyun return advert;
576*4882a593Smuzhiyun } else {
577*4882a593Smuzhiyun enum xgbe_mode cur_mode;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
580*4882a593Smuzhiyun if (cur_mode == mode)
581*4882a593Smuzhiyun return true;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return false;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
xgbe_phy_use_mode(struct xgbe_prv_data * pdata,enum xgbe_mode mode)587*4882a593Smuzhiyun static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct ethtool_link_ksettings *lks = &pdata->phy.lks;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun switch (mode) {
592*4882a593Smuzhiyun case XGBE_MODE_KX_1000:
593*4882a593Smuzhiyun return xgbe_phy_check_mode(pdata, mode,
594*4882a593Smuzhiyun XGBE_ADV(lks, 1000baseKX_Full));
595*4882a593Smuzhiyun case XGBE_MODE_KX_2500:
596*4882a593Smuzhiyun return xgbe_phy_check_mode(pdata, mode,
597*4882a593Smuzhiyun XGBE_ADV(lks, 2500baseX_Full));
598*4882a593Smuzhiyun case XGBE_MODE_KR:
599*4882a593Smuzhiyun return xgbe_phy_check_mode(pdata, mode,
600*4882a593Smuzhiyun XGBE_ADV(lks, 10000baseKR_Full));
601*4882a593Smuzhiyun default:
602*4882a593Smuzhiyun return false;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
xgbe_phy_valid_speed(struct xgbe_prv_data * pdata,int speed)606*4882a593Smuzhiyun static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct xgbe_phy_data *phy_data = pdata->phy_data;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun switch (speed) {
611*4882a593Smuzhiyun case SPEED_1000:
612*4882a593Smuzhiyun if (phy_data->speed_set != XGBE_SPEEDSET_1000_10000)
613*4882a593Smuzhiyun return false;
614*4882a593Smuzhiyun return true;
615*4882a593Smuzhiyun case SPEED_2500:
616*4882a593Smuzhiyun if (phy_data->speed_set != XGBE_SPEEDSET_2500_10000)
617*4882a593Smuzhiyun return false;
618*4882a593Smuzhiyun return true;
619*4882a593Smuzhiyun case SPEED_10000:
620*4882a593Smuzhiyun return true;
621*4882a593Smuzhiyun default:
622*4882a593Smuzhiyun return false;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
xgbe_phy_link_status(struct xgbe_prv_data * pdata,int * an_restart)626*4882a593Smuzhiyun static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun unsigned int reg;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun *an_restart = 0;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Link status is latched low, so read once to clear
633*4882a593Smuzhiyun * and then read again to get current state
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
636*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return (reg & MDIO_STAT1_LSTATUS) ? 1 : 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
xgbe_phy_stop(struct xgbe_prv_data * pdata)641*4882a593Smuzhiyun static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun /* Nothing uniquely required for stop */
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
xgbe_phy_start(struct xgbe_prv_data * pdata)646*4882a593Smuzhiyun static int xgbe_phy_start(struct xgbe_prv_data *pdata)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun /* Nothing uniquely required for start */
649*4882a593Smuzhiyun return 0;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
xgbe_phy_reset(struct xgbe_prv_data * pdata)652*4882a593Smuzhiyun static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun unsigned int reg, count;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Perform a software reset of the PCS */
657*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
658*4882a593Smuzhiyun reg |= MDIO_CTRL1_RESET;
659*4882a593Smuzhiyun XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun count = 50;
662*4882a593Smuzhiyun do {
663*4882a593Smuzhiyun msleep(20);
664*4882a593Smuzhiyun reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
665*4882a593Smuzhiyun } while ((reg & MDIO_CTRL1_RESET) && --count);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (reg & MDIO_CTRL1_RESET)
668*4882a593Smuzhiyun return -ETIMEDOUT;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
xgbe_phy_exit(struct xgbe_prv_data * pdata)673*4882a593Smuzhiyun static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun /* Nothing uniquely required for exit */
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
xgbe_phy_init(struct xgbe_prv_data * pdata)678*4882a593Smuzhiyun static int xgbe_phy_init(struct xgbe_prv_data *pdata)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct ethtool_link_ksettings *lks = &pdata->phy.lks;
681*4882a593Smuzhiyun struct xgbe_phy_data *phy_data;
682*4882a593Smuzhiyun int ret;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
685*4882a593Smuzhiyun if (!phy_data)
686*4882a593Smuzhiyun return -ENOMEM;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Retrieve the PHY speedset */
689*4882a593Smuzhiyun ret = device_property_read_u32(pdata->phy_dev, XGBE_SPEEDSET_PROPERTY,
690*4882a593Smuzhiyun &phy_data->speed_set);
691*4882a593Smuzhiyun if (ret) {
692*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
693*4882a593Smuzhiyun XGBE_SPEEDSET_PROPERTY);
694*4882a593Smuzhiyun return ret;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun switch (phy_data->speed_set) {
698*4882a593Smuzhiyun case XGBE_SPEEDSET_1000_10000:
699*4882a593Smuzhiyun case XGBE_SPEEDSET_2500_10000:
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun default:
702*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
703*4882a593Smuzhiyun XGBE_SPEEDSET_PROPERTY);
704*4882a593Smuzhiyun return -EINVAL;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Retrieve the PHY configuration properties */
708*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_BLWC_PROPERTY)) {
709*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
710*4882a593Smuzhiyun XGBE_BLWC_PROPERTY,
711*4882a593Smuzhiyun phy_data->blwc,
712*4882a593Smuzhiyun XGBE_SPEEDS);
713*4882a593Smuzhiyun if (ret) {
714*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
715*4882a593Smuzhiyun XGBE_BLWC_PROPERTY);
716*4882a593Smuzhiyun return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun } else {
719*4882a593Smuzhiyun memcpy(phy_data->blwc, xgbe_phy_blwc,
720*4882a593Smuzhiyun sizeof(phy_data->blwc));
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_CDR_RATE_PROPERTY)) {
724*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
725*4882a593Smuzhiyun XGBE_CDR_RATE_PROPERTY,
726*4882a593Smuzhiyun phy_data->cdr_rate,
727*4882a593Smuzhiyun XGBE_SPEEDS);
728*4882a593Smuzhiyun if (ret) {
729*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
730*4882a593Smuzhiyun XGBE_CDR_RATE_PROPERTY);
731*4882a593Smuzhiyun return ret;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun } else {
734*4882a593Smuzhiyun memcpy(phy_data->cdr_rate, xgbe_phy_cdr_rate,
735*4882a593Smuzhiyun sizeof(phy_data->cdr_rate));
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_PQ_SKEW_PROPERTY)) {
739*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
740*4882a593Smuzhiyun XGBE_PQ_SKEW_PROPERTY,
741*4882a593Smuzhiyun phy_data->pq_skew,
742*4882a593Smuzhiyun XGBE_SPEEDS);
743*4882a593Smuzhiyun if (ret) {
744*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
745*4882a593Smuzhiyun XGBE_PQ_SKEW_PROPERTY);
746*4882a593Smuzhiyun return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun } else {
749*4882a593Smuzhiyun memcpy(phy_data->pq_skew, xgbe_phy_pq_skew,
750*4882a593Smuzhiyun sizeof(phy_data->pq_skew));
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_TX_AMP_PROPERTY)) {
754*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
755*4882a593Smuzhiyun XGBE_TX_AMP_PROPERTY,
756*4882a593Smuzhiyun phy_data->tx_amp,
757*4882a593Smuzhiyun XGBE_SPEEDS);
758*4882a593Smuzhiyun if (ret) {
759*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
760*4882a593Smuzhiyun XGBE_TX_AMP_PROPERTY);
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun } else {
764*4882a593Smuzhiyun memcpy(phy_data->tx_amp, xgbe_phy_tx_amp,
765*4882a593Smuzhiyun sizeof(phy_data->tx_amp));
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_DFE_CFG_PROPERTY)) {
769*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
770*4882a593Smuzhiyun XGBE_DFE_CFG_PROPERTY,
771*4882a593Smuzhiyun phy_data->dfe_tap_cfg,
772*4882a593Smuzhiyun XGBE_SPEEDS);
773*4882a593Smuzhiyun if (ret) {
774*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
775*4882a593Smuzhiyun XGBE_DFE_CFG_PROPERTY);
776*4882a593Smuzhiyun return ret;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun } else {
779*4882a593Smuzhiyun memcpy(phy_data->dfe_tap_cfg, xgbe_phy_dfe_tap_cfg,
780*4882a593Smuzhiyun sizeof(phy_data->dfe_tap_cfg));
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (device_property_present(pdata->phy_dev, XGBE_DFE_ENA_PROPERTY)) {
784*4882a593Smuzhiyun ret = device_property_read_u32_array(pdata->phy_dev,
785*4882a593Smuzhiyun XGBE_DFE_ENA_PROPERTY,
786*4882a593Smuzhiyun phy_data->dfe_tap_ena,
787*4882a593Smuzhiyun XGBE_SPEEDS);
788*4882a593Smuzhiyun if (ret) {
789*4882a593Smuzhiyun dev_err(pdata->dev, "invalid %s property\n",
790*4882a593Smuzhiyun XGBE_DFE_ENA_PROPERTY);
791*4882a593Smuzhiyun return ret;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun } else {
794*4882a593Smuzhiyun memcpy(phy_data->dfe_tap_ena, xgbe_phy_dfe_tap_ena,
795*4882a593Smuzhiyun sizeof(phy_data->dfe_tap_ena));
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Initialize supported features */
799*4882a593Smuzhiyun XGBE_ZERO_SUP(lks);
800*4882a593Smuzhiyun XGBE_SET_SUP(lks, Autoneg);
801*4882a593Smuzhiyun XGBE_SET_SUP(lks, Pause);
802*4882a593Smuzhiyun XGBE_SET_SUP(lks, Asym_Pause);
803*4882a593Smuzhiyun XGBE_SET_SUP(lks, Backplane);
804*4882a593Smuzhiyun XGBE_SET_SUP(lks, 10000baseKR_Full);
805*4882a593Smuzhiyun switch (phy_data->speed_set) {
806*4882a593Smuzhiyun case XGBE_SPEEDSET_1000_10000:
807*4882a593Smuzhiyun XGBE_SET_SUP(lks, 1000baseKX_Full);
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun case XGBE_SPEEDSET_2500_10000:
810*4882a593Smuzhiyun XGBE_SET_SUP(lks, 2500baseX_Full);
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
815*4882a593Smuzhiyun XGBE_SET_SUP(lks, 10000baseR_FEC);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun pdata->phy_data = phy_data;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if * phy_if)822*4882a593Smuzhiyun void xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if *phy_if)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun phy_impl->init = xgbe_phy_init;
827*4882a593Smuzhiyun phy_impl->exit = xgbe_phy_exit;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun phy_impl->reset = xgbe_phy_reset;
830*4882a593Smuzhiyun phy_impl->start = xgbe_phy_start;
831*4882a593Smuzhiyun phy_impl->stop = xgbe_phy_stop;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun phy_impl->link_status = xgbe_phy_link_status;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun phy_impl->valid_speed = xgbe_phy_valid_speed;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun phy_impl->use_mode = xgbe_phy_use_mode;
838*4882a593Smuzhiyun phy_impl->set_mode = xgbe_phy_set_mode;
839*4882a593Smuzhiyun phy_impl->get_mode = xgbe_phy_get_mode;
840*4882a593Smuzhiyun phy_impl->switch_mode = xgbe_phy_switch_mode;
841*4882a593Smuzhiyun phy_impl->cur_mode = xgbe_phy_cur_mode;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun phy_impl->an_mode = xgbe_phy_an_mode;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun phy_impl->an_config = xgbe_phy_an_config;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun phy_impl->an_advertising = xgbe_phy_an_advertising;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun phy_impl->an_outcome = xgbe_phy_an_outcome;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
852*4882a593Smuzhiyun phy_impl->kr_training_post = xgbe_phy_kr_training_post;
853*4882a593Smuzhiyun }
854