xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/amd/xgbe/xgbe-dev.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * AMD 10Gb Ethernet driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is available to you under your choice of the following two
5*4882a593Smuzhiyun  * licenses:
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * License 1: GPLv2
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is free software; you may copy, redistribute and/or modify
12*4882a593Smuzhiyun  * it under the terms of the GNU General Public License as published by
13*4882a593Smuzhiyun  * the Free Software Foundation, either version 2 of the License, or (at
14*4882a593Smuzhiyun  * your option) any later version.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
17*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19*4882a593Smuzhiyun  * General Public License for more details.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
22*4882a593Smuzhiyun  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file incorporates work covered by the following copyright and
25*4882a593Smuzhiyun  * permission notice:
26*4882a593Smuzhiyun  *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
27*4882a593Smuzhiyun  *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28*4882a593Smuzhiyun  *     Inc. unless otherwise expressly agreed to in writing between Synopsys
29*4882a593Smuzhiyun  *     and you.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  *     The Software IS NOT an item of Licensed Software or Licensed Product
32*4882a593Smuzhiyun  *     under any End User Software License Agreement or Agreement for Licensed
33*4882a593Smuzhiyun  *     Product with Synopsys or any supplement thereto.  Permission is hereby
34*4882a593Smuzhiyun  *     granted, free of charge, to any person obtaining a copy of this software
35*4882a593Smuzhiyun  *     annotated with this license and the Software, to deal in the Software
36*4882a593Smuzhiyun  *     without restriction, including without limitation the rights to use,
37*4882a593Smuzhiyun  *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38*4882a593Smuzhiyun  *     of the Software, and to permit persons to whom the Software is furnished
39*4882a593Smuzhiyun  *     to do so, subject to the following conditions:
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  *     The above copyright notice and this permission notice shall be included
42*4882a593Smuzhiyun  *     in all copies or substantial portions of the Software.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45*4882a593Smuzhiyun  *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46*4882a593Smuzhiyun  *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47*4882a593Smuzhiyun  *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48*4882a593Smuzhiyun  *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49*4882a593Smuzhiyun  *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50*4882a593Smuzhiyun  *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51*4882a593Smuzhiyun  *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52*4882a593Smuzhiyun  *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53*4882a593Smuzhiyun  *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54*4882a593Smuzhiyun  *     THE POSSIBILITY OF SUCH DAMAGE.
55*4882a593Smuzhiyun  *
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * License 2: Modified BSD
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
60*4882a593Smuzhiyun  * All rights reserved.
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
63*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions are met:
64*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
65*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
66*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copyright
67*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in the
68*4882a593Smuzhiyun  *       documentation and/or other materials provided with the distribution.
69*4882a593Smuzhiyun  *     * Neither the name of Advanced Micro Devices, Inc. nor the
70*4882a593Smuzhiyun  *       names of its contributors may be used to endorse or promote products
71*4882a593Smuzhiyun  *       derived from this software without specific prior written permission.
72*4882a593Smuzhiyun  *
73*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75*4882a593Smuzhiyun  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76*4882a593Smuzhiyun  * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77*4882a593Smuzhiyun  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78*4882a593Smuzhiyun  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79*4882a593Smuzhiyun  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80*4882a593Smuzhiyun  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82*4882a593Smuzhiyun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * This file incorporates work covered by the following copyright and
85*4882a593Smuzhiyun  * permission notice:
86*4882a593Smuzhiyun  *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
87*4882a593Smuzhiyun  *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88*4882a593Smuzhiyun  *     Inc. unless otherwise expressly agreed to in writing between Synopsys
89*4882a593Smuzhiyun  *     and you.
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  *     The Software IS NOT an item of Licensed Software or Licensed Product
92*4882a593Smuzhiyun  *     under any End User Software License Agreement or Agreement for Licensed
93*4882a593Smuzhiyun  *     Product with Synopsys or any supplement thereto.  Permission is hereby
94*4882a593Smuzhiyun  *     granted, free of charge, to any person obtaining a copy of this software
95*4882a593Smuzhiyun  *     annotated with this license and the Software, to deal in the Software
96*4882a593Smuzhiyun  *     without restriction, including without limitation the rights to use,
97*4882a593Smuzhiyun  *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98*4882a593Smuzhiyun  *     of the Software, and to permit persons to whom the Software is furnished
99*4882a593Smuzhiyun  *     to do so, subject to the following conditions:
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  *     The above copyright notice and this permission notice shall be included
102*4882a593Smuzhiyun  *     in all copies or substantial portions of the Software.
103*4882a593Smuzhiyun  *
104*4882a593Smuzhiyun  *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105*4882a593Smuzhiyun  *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106*4882a593Smuzhiyun  *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107*4882a593Smuzhiyun  *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108*4882a593Smuzhiyun  *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109*4882a593Smuzhiyun  *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110*4882a593Smuzhiyun  *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111*4882a593Smuzhiyun  *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112*4882a593Smuzhiyun  *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113*4882a593Smuzhiyun  *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114*4882a593Smuzhiyun  *     THE POSSIBILITY OF SUCH DAMAGE.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #include <linux/phy.h>
118*4882a593Smuzhiyun #include <linux/mdio.h>
119*4882a593Smuzhiyun #include <linux/clk.h>
120*4882a593Smuzhiyun #include <linux/bitrev.h>
121*4882a593Smuzhiyun #include <linux/crc32.h>
122*4882a593Smuzhiyun #include <linux/crc32poly.h>
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #include "xgbe.h"
125*4882a593Smuzhiyun #include "xgbe-common.h"
126*4882a593Smuzhiyun 
xgbe_get_max_frame(struct xgbe_prv_data * pdata)127*4882a593Smuzhiyun static inline unsigned int xgbe_get_max_frame(struct xgbe_prv_data *pdata)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	return pdata->netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
xgbe_usec_to_riwt(struct xgbe_prv_data * pdata,unsigned int usec)132*4882a593Smuzhiyun static unsigned int xgbe_usec_to_riwt(struct xgbe_prv_data *pdata,
133*4882a593Smuzhiyun 				      unsigned int usec)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	unsigned long rate;
136*4882a593Smuzhiyun 	unsigned int ret;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	DBGPR("-->xgbe_usec_to_riwt\n");
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	rate = pdata->sysclk_rate;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * Convert the input usec value to the watchdog timer value. Each
144*4882a593Smuzhiyun 	 * watchdog timer value is equivalent to 256 clock cycles.
145*4882a593Smuzhiyun 	 * Calculate the required value as:
146*4882a593Smuzhiyun 	 *   ( usec * ( system_clock_mhz / 10^6 ) / 256
147*4882a593Smuzhiyun 	 */
148*4882a593Smuzhiyun 	ret = (usec * (rate / 1000000)) / 256;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	DBGPR("<--xgbe_usec_to_riwt\n");
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
xgbe_riwt_to_usec(struct xgbe_prv_data * pdata,unsigned int riwt)155*4882a593Smuzhiyun static unsigned int xgbe_riwt_to_usec(struct xgbe_prv_data *pdata,
156*4882a593Smuzhiyun 				      unsigned int riwt)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	unsigned long rate;
159*4882a593Smuzhiyun 	unsigned int ret;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	DBGPR("-->xgbe_riwt_to_usec\n");
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	rate = pdata->sysclk_rate;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/*
166*4882a593Smuzhiyun 	 * Convert the input watchdog timer value to the usec value. Each
167*4882a593Smuzhiyun 	 * watchdog timer value is equivalent to 256 clock cycles.
168*4882a593Smuzhiyun 	 * Calculate the required value as:
169*4882a593Smuzhiyun 	 *   ( riwt * 256 ) / ( system_clock_mhz / 10^6 )
170*4882a593Smuzhiyun 	 */
171*4882a593Smuzhiyun 	ret = (riwt * 256) / (rate / 1000000);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	DBGPR("<--xgbe_riwt_to_usec\n");
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
xgbe_config_pbl_val(struct xgbe_prv_data * pdata)178*4882a593Smuzhiyun static int xgbe_config_pbl_val(struct xgbe_prv_data *pdata)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	unsigned int pblx8, pbl;
181*4882a593Smuzhiyun 	unsigned int i;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	pblx8 = DMA_PBL_X8_DISABLE;
184*4882a593Smuzhiyun 	pbl = pdata->pbl;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (pdata->pbl > 32) {
187*4882a593Smuzhiyun 		pblx8 = DMA_PBL_X8_ENABLE;
188*4882a593Smuzhiyun 		pbl >>= 3;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
192*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_CR, PBLX8,
193*4882a593Smuzhiyun 				       pblx8);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (pdata->channel[i]->tx_ring)
196*4882a593Smuzhiyun 			XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR,
197*4882a593Smuzhiyun 					       PBL, pbl);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		if (pdata->channel[i]->rx_ring)
200*4882a593Smuzhiyun 			XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR,
201*4882a593Smuzhiyun 					       PBL, pbl);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
xgbe_config_osp_mode(struct xgbe_prv_data * pdata)207*4882a593Smuzhiyun static int xgbe_config_osp_mode(struct xgbe_prv_data *pdata)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned int i;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
212*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
213*4882a593Smuzhiyun 			break;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, OSP,
216*4882a593Smuzhiyun 				       pdata->tx_osp_mode);
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
xgbe_config_rsf_mode(struct xgbe_prv_data * pdata,unsigned int val)222*4882a593Smuzhiyun static int xgbe_config_rsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	unsigned int i;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
227*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RSF, val);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
xgbe_config_tsf_mode(struct xgbe_prv_data * pdata,unsigned int val)232*4882a593Smuzhiyun static int xgbe_config_tsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	unsigned int i;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
237*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TSF, val);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
xgbe_config_rx_threshold(struct xgbe_prv_data * pdata,unsigned int val)242*4882a593Smuzhiyun static int xgbe_config_rx_threshold(struct xgbe_prv_data *pdata,
243*4882a593Smuzhiyun 				    unsigned int val)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	unsigned int i;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
248*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RTC, val);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
xgbe_config_tx_threshold(struct xgbe_prv_data * pdata,unsigned int val)253*4882a593Smuzhiyun static int xgbe_config_tx_threshold(struct xgbe_prv_data *pdata,
254*4882a593Smuzhiyun 				    unsigned int val)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	unsigned int i;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
259*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TTC, val);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
xgbe_config_rx_coalesce(struct xgbe_prv_data * pdata)264*4882a593Smuzhiyun static int xgbe_config_rx_coalesce(struct xgbe_prv_data *pdata)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	unsigned int i;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
269*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
270*4882a593Smuzhiyun 			break;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RIWT, RWT,
273*4882a593Smuzhiyun 				       pdata->rx_riwt);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
xgbe_config_tx_coalesce(struct xgbe_prv_data * pdata)279*4882a593Smuzhiyun static int xgbe_config_tx_coalesce(struct xgbe_prv_data *pdata)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
xgbe_config_rx_buffer_size(struct xgbe_prv_data * pdata)284*4882a593Smuzhiyun static void xgbe_config_rx_buffer_size(struct xgbe_prv_data *pdata)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	unsigned int i;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
289*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
290*4882a593Smuzhiyun 			break;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR, RBSZ,
293*4882a593Smuzhiyun 				       pdata->rx_buf_size);
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
xgbe_config_tso_mode(struct xgbe_prv_data * pdata)297*4882a593Smuzhiyun static void xgbe_config_tso_mode(struct xgbe_prv_data *pdata)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned int i;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
302*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
303*4882a593Smuzhiyun 			break;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, TSE, 1);
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
xgbe_config_sph_mode(struct xgbe_prv_data * pdata)309*4882a593Smuzhiyun static void xgbe_config_sph_mode(struct xgbe_prv_data *pdata)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	unsigned int i;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
314*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
315*4882a593Smuzhiyun 			break;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_CR, SPH, 1);
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, HDSMS, XGBE_SPH_HDSMS_SIZE);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
xgbe_write_rss_reg(struct xgbe_prv_data * pdata,unsigned int type,unsigned int index,unsigned int val)323*4882a593Smuzhiyun static int xgbe_write_rss_reg(struct xgbe_prv_data *pdata, unsigned int type,
324*4882a593Smuzhiyun 			      unsigned int index, unsigned int val)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	unsigned int wait;
327*4882a593Smuzhiyun 	int ret = 0;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	mutex_lock(&pdata->rss_mutex);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (XGMAC_IOREAD_BITS(pdata, MAC_RSSAR, OB)) {
332*4882a593Smuzhiyun 		ret = -EBUSY;
333*4882a593Smuzhiyun 		goto unlock;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_RSSDR, val);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, RSSIA, index);
339*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, ADDRT, type);
340*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, CT, 0);
341*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, OB, 1);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	wait = 1000;
344*4882a593Smuzhiyun 	while (wait--) {
345*4882a593Smuzhiyun 		if (!XGMAC_IOREAD_BITS(pdata, MAC_RSSAR, OB))
346*4882a593Smuzhiyun 			goto unlock;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		usleep_range(1000, 1500);
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	ret = -EBUSY;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun unlock:
354*4882a593Smuzhiyun 	mutex_unlock(&pdata->rss_mutex);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return ret;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
xgbe_write_rss_hash_key(struct xgbe_prv_data * pdata)359*4882a593Smuzhiyun static int xgbe_write_rss_hash_key(struct xgbe_prv_data *pdata)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	unsigned int key_regs = sizeof(pdata->rss_key) / sizeof(u32);
362*4882a593Smuzhiyun 	unsigned int *key = (unsigned int *)&pdata->rss_key;
363*4882a593Smuzhiyun 	int ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	while (key_regs--) {
366*4882a593Smuzhiyun 		ret = xgbe_write_rss_reg(pdata, XGBE_RSS_HASH_KEY_TYPE,
367*4882a593Smuzhiyun 					 key_regs, *key++);
368*4882a593Smuzhiyun 		if (ret)
369*4882a593Smuzhiyun 			return ret;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
xgbe_write_rss_lookup_table(struct xgbe_prv_data * pdata)375*4882a593Smuzhiyun static int xgbe_write_rss_lookup_table(struct xgbe_prv_data *pdata)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	unsigned int i;
378*4882a593Smuzhiyun 	int ret;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pdata->rss_table); i++) {
381*4882a593Smuzhiyun 		ret = xgbe_write_rss_reg(pdata,
382*4882a593Smuzhiyun 					 XGBE_RSS_LOOKUP_TABLE_TYPE, i,
383*4882a593Smuzhiyun 					 pdata->rss_table[i]);
384*4882a593Smuzhiyun 		if (ret)
385*4882a593Smuzhiyun 			return ret;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
xgbe_set_rss_hash_key(struct xgbe_prv_data * pdata,const u8 * key)391*4882a593Smuzhiyun static int xgbe_set_rss_hash_key(struct xgbe_prv_data *pdata, const u8 *key)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	memcpy(pdata->rss_key, key, sizeof(pdata->rss_key));
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return xgbe_write_rss_hash_key(pdata);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
xgbe_set_rss_lookup_table(struct xgbe_prv_data * pdata,const u32 * table)398*4882a593Smuzhiyun static int xgbe_set_rss_lookup_table(struct xgbe_prv_data *pdata,
399*4882a593Smuzhiyun 				     const u32 *table)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	unsigned int i;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pdata->rss_table); i++)
404*4882a593Smuzhiyun 		XGMAC_SET_BITS(pdata->rss_table[i], MAC_RSSDR, DMCH, table[i]);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return xgbe_write_rss_lookup_table(pdata);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
xgbe_enable_rss(struct xgbe_prv_data * pdata)409*4882a593Smuzhiyun static int xgbe_enable_rss(struct xgbe_prv_data *pdata)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	int ret;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (!pdata->hw_feat.rss)
414*4882a593Smuzhiyun 		return -EOPNOTSUPP;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Program the hash key */
417*4882a593Smuzhiyun 	ret = xgbe_write_rss_hash_key(pdata);
418*4882a593Smuzhiyun 	if (ret)
419*4882a593Smuzhiyun 		return ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Program the lookup table */
422*4882a593Smuzhiyun 	ret = xgbe_write_rss_lookup_table(pdata);
423*4882a593Smuzhiyun 	if (ret)
424*4882a593Smuzhiyun 		return ret;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Set the RSS options */
427*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_RSSCR, pdata->rss_options);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Enable RSS */
430*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSCR, RSSE, 1);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
xgbe_disable_rss(struct xgbe_prv_data * pdata)435*4882a593Smuzhiyun static int xgbe_disable_rss(struct xgbe_prv_data *pdata)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	if (!pdata->hw_feat.rss)
438*4882a593Smuzhiyun 		return -EOPNOTSUPP;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RSSCR, RSSE, 0);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
xgbe_config_rss(struct xgbe_prv_data * pdata)445*4882a593Smuzhiyun static void xgbe_config_rss(struct xgbe_prv_data *pdata)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	int ret;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (!pdata->hw_feat.rss)
450*4882a593Smuzhiyun 		return;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (pdata->netdev->features & NETIF_F_RXHASH)
453*4882a593Smuzhiyun 		ret = xgbe_enable_rss(pdata);
454*4882a593Smuzhiyun 	else
455*4882a593Smuzhiyun 		ret = xgbe_disable_rss(pdata);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if (ret)
458*4882a593Smuzhiyun 		netdev_err(pdata->netdev,
459*4882a593Smuzhiyun 			   "error configuring RSS, RSS disabled\n");
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
xgbe_is_pfc_queue(struct xgbe_prv_data * pdata,unsigned int queue)462*4882a593Smuzhiyun static bool xgbe_is_pfc_queue(struct xgbe_prv_data *pdata,
463*4882a593Smuzhiyun 			      unsigned int queue)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	unsigned int prio, tc;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++) {
468*4882a593Smuzhiyun 		/* Does this queue handle the priority? */
469*4882a593Smuzhiyun 		if (pdata->prio2q_map[prio] != queue)
470*4882a593Smuzhiyun 			continue;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		/* Get the Traffic Class for this priority */
473*4882a593Smuzhiyun 		tc = pdata->ets->prio_tc[prio];
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		/* Check if PFC is enabled for this traffic class */
476*4882a593Smuzhiyun 		if (pdata->pfc->pfc_en & (1 << tc))
477*4882a593Smuzhiyun 			return true;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return false;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
xgbe_set_vxlan_id(struct xgbe_prv_data * pdata)483*4882a593Smuzhiyun static void xgbe_set_vxlan_id(struct xgbe_prv_data *pdata)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	/* Program the VXLAN port */
486*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TIR, TNID, pdata->vxlan_port);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "VXLAN tunnel id set to %hx\n",
489*4882a593Smuzhiyun 		  pdata->vxlan_port);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
xgbe_enable_vxlan(struct xgbe_prv_data * pdata)492*4882a593Smuzhiyun static void xgbe_enable_vxlan(struct xgbe_prv_data *pdata)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	if (!pdata->hw_feat.vxn)
495*4882a593Smuzhiyun 		return;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* Program the VXLAN port */
498*4882a593Smuzhiyun 	xgbe_set_vxlan_id(pdata);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Allow for IPv6/UDP zero-checksum VXLAN packets */
501*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VUCC, 1);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Enable VXLAN tunneling mode */
504*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, VNM, 0);
505*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, VNE, 1);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "VXLAN acceleration enabled\n");
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
xgbe_disable_vxlan(struct xgbe_prv_data * pdata)510*4882a593Smuzhiyun static void xgbe_disable_vxlan(struct xgbe_prv_data *pdata)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	if (!pdata->hw_feat.vxn)
513*4882a593Smuzhiyun 		return;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Disable tunneling mode */
516*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, VNE, 0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Clear IPv6/UDP zero-checksum VXLAN packets setting */
519*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VUCC, 0);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Clear the VXLAN port */
522*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TIR, TNID, 0);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "VXLAN acceleration disabled\n");
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
xgbe_disable_tx_flow_control(struct xgbe_prv_data * pdata)527*4882a593Smuzhiyun static int xgbe_disable_tx_flow_control(struct xgbe_prv_data *pdata)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	unsigned int max_q_count, q_count;
530*4882a593Smuzhiyun 	unsigned int reg, reg_val;
531*4882a593Smuzhiyun 	unsigned int i;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* Clear MTL flow control */
534*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
535*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, 0);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* Clear MAC flow control */
538*4882a593Smuzhiyun 	max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
539*4882a593Smuzhiyun 	q_count = min_t(unsigned int, pdata->tx_q_count, max_q_count);
540*4882a593Smuzhiyun 	reg = MAC_Q0TFCR;
541*4882a593Smuzhiyun 	for (i = 0; i < q_count; i++) {
542*4882a593Smuzhiyun 		reg_val = XGMAC_IOREAD(pdata, reg);
543*4882a593Smuzhiyun 		XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 0);
544*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, reg, reg_val);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		reg += MAC_QTFCR_INC;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
xgbe_enable_tx_flow_control(struct xgbe_prv_data * pdata)552*4882a593Smuzhiyun static int xgbe_enable_tx_flow_control(struct xgbe_prv_data *pdata)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct ieee_pfc *pfc = pdata->pfc;
555*4882a593Smuzhiyun 	struct ieee_ets *ets = pdata->ets;
556*4882a593Smuzhiyun 	unsigned int max_q_count, q_count;
557*4882a593Smuzhiyun 	unsigned int reg, reg_val;
558*4882a593Smuzhiyun 	unsigned int i;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* Set MTL flow control */
561*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++) {
562*4882a593Smuzhiyun 		unsigned int ehfc = 0;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		if (pdata->rx_rfd[i]) {
565*4882a593Smuzhiyun 			/* Flow control thresholds are established */
566*4882a593Smuzhiyun 			if (pfc && ets) {
567*4882a593Smuzhiyun 				if (xgbe_is_pfc_queue(pdata, i))
568*4882a593Smuzhiyun 					ehfc = 1;
569*4882a593Smuzhiyun 			} else {
570*4882a593Smuzhiyun 				ehfc = 1;
571*4882a593Smuzhiyun 			}
572*4882a593Smuzhiyun 		}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, ehfc);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		netif_dbg(pdata, drv, pdata->netdev,
577*4882a593Smuzhiyun 			  "flow control %s for RXq%u\n",
578*4882a593Smuzhiyun 			  ehfc ? "enabled" : "disabled", i);
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Set MAC flow control */
582*4882a593Smuzhiyun 	max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
583*4882a593Smuzhiyun 	q_count = min_t(unsigned int, pdata->tx_q_count, max_q_count);
584*4882a593Smuzhiyun 	reg = MAC_Q0TFCR;
585*4882a593Smuzhiyun 	for (i = 0; i < q_count; i++) {
586*4882a593Smuzhiyun 		reg_val = XGMAC_IOREAD(pdata, reg);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		/* Enable transmit flow control */
589*4882a593Smuzhiyun 		XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 1);
590*4882a593Smuzhiyun 		/* Set pause time */
591*4882a593Smuzhiyun 		XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, PT, 0xffff);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, reg, reg_val);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		reg += MAC_QTFCR_INC;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
xgbe_disable_rx_flow_control(struct xgbe_prv_data * pdata)601*4882a593Smuzhiyun static int xgbe_disable_rx_flow_control(struct xgbe_prv_data *pdata)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 0);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
xgbe_enable_rx_flow_control(struct xgbe_prv_data * pdata)608*4882a593Smuzhiyun static int xgbe_enable_rx_flow_control(struct xgbe_prv_data *pdata)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 1);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
xgbe_config_tx_flow_control(struct xgbe_prv_data * pdata)615*4882a593Smuzhiyun static int xgbe_config_tx_flow_control(struct xgbe_prv_data *pdata)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct ieee_pfc *pfc = pdata->pfc;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (pdata->tx_pause || (pfc && pfc->pfc_en))
620*4882a593Smuzhiyun 		xgbe_enable_tx_flow_control(pdata);
621*4882a593Smuzhiyun 	else
622*4882a593Smuzhiyun 		xgbe_disable_tx_flow_control(pdata);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
xgbe_config_rx_flow_control(struct xgbe_prv_data * pdata)627*4882a593Smuzhiyun static int xgbe_config_rx_flow_control(struct xgbe_prv_data *pdata)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct ieee_pfc *pfc = pdata->pfc;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (pdata->rx_pause || (pfc && pfc->pfc_en))
632*4882a593Smuzhiyun 		xgbe_enable_rx_flow_control(pdata);
633*4882a593Smuzhiyun 	else
634*4882a593Smuzhiyun 		xgbe_disable_rx_flow_control(pdata);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
xgbe_config_flow_control(struct xgbe_prv_data * pdata)639*4882a593Smuzhiyun static void xgbe_config_flow_control(struct xgbe_prv_data *pdata)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct ieee_pfc *pfc = pdata->pfc;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	xgbe_config_tx_flow_control(pdata);
644*4882a593Smuzhiyun 	xgbe_config_rx_flow_control(pdata);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, PFCE,
647*4882a593Smuzhiyun 			   (pfc && pfc->pfc_en) ? 1 : 0);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
xgbe_enable_dma_interrupts(struct xgbe_prv_data * pdata)650*4882a593Smuzhiyun static void xgbe_enable_dma_interrupts(struct xgbe_prv_data *pdata)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct xgbe_channel *channel;
653*4882a593Smuzhiyun 	unsigned int i, ver;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Set the interrupt mode if supported */
656*4882a593Smuzhiyun 	if (pdata->channel_irq_mode)
657*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, DMA_MR, INTM,
658*4882a593Smuzhiyun 				   pdata->channel_irq_mode);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ver = XGMAC_GET_BITS(pdata->hw_feat.version, MAC_VR, SNPSVER);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
663*4882a593Smuzhiyun 		channel = pdata->channel[i];
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		/* Clear all the interrupts which are set */
666*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE(channel, DMA_CH_SR,
667*4882a593Smuzhiyun 				  XGMAC_DMA_IOREAD(channel, DMA_CH_SR));
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		/* Clear all interrupt enable bits */
670*4882a593Smuzhiyun 		channel->curr_ier = 0;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		/* Enable following interrupts
673*4882a593Smuzhiyun 		 *   NIE  - Normal Interrupt Summary Enable
674*4882a593Smuzhiyun 		 *   AIE  - Abnormal Interrupt Summary Enable
675*4882a593Smuzhiyun 		 *   FBEE - Fatal Bus Error Enable
676*4882a593Smuzhiyun 		 */
677*4882a593Smuzhiyun 		if (ver < 0x21) {
678*4882a593Smuzhiyun 			XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, NIE20, 1);
679*4882a593Smuzhiyun 			XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, AIE20, 1);
680*4882a593Smuzhiyun 		} else {
681*4882a593Smuzhiyun 			XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, NIE, 1);
682*4882a593Smuzhiyun 			XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, AIE, 1);
683*4882a593Smuzhiyun 		}
684*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, FBEE, 1);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (channel->tx_ring) {
687*4882a593Smuzhiyun 			/* Enable the following Tx interrupts
688*4882a593Smuzhiyun 			 *   TIE  - Transmit Interrupt Enable (unless using
689*4882a593Smuzhiyun 			 *          per channel interrupts in edge triggered
690*4882a593Smuzhiyun 			 *          mode)
691*4882a593Smuzhiyun 			 */
692*4882a593Smuzhiyun 			if (!pdata->per_channel_irq || pdata->channel_irq_mode)
693*4882a593Smuzhiyun 				XGMAC_SET_BITS(channel->curr_ier,
694*4882a593Smuzhiyun 					       DMA_CH_IER, TIE, 1);
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 		if (channel->rx_ring) {
697*4882a593Smuzhiyun 			/* Enable following Rx interrupts
698*4882a593Smuzhiyun 			 *   RBUE - Receive Buffer Unavailable Enable
699*4882a593Smuzhiyun 			 *   RIE  - Receive Interrupt Enable (unless using
700*4882a593Smuzhiyun 			 *          per channel interrupts in edge triggered
701*4882a593Smuzhiyun 			 *          mode)
702*4882a593Smuzhiyun 			 */
703*4882a593Smuzhiyun 			XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RBUE, 1);
704*4882a593Smuzhiyun 			if (!pdata->per_channel_irq || pdata->channel_irq_mode)
705*4882a593Smuzhiyun 				XGMAC_SET_BITS(channel->curr_ier,
706*4882a593Smuzhiyun 					       DMA_CH_IER, RIE, 1);
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, channel->curr_ier);
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
xgbe_enable_mtl_interrupts(struct xgbe_prv_data * pdata)713*4882a593Smuzhiyun static void xgbe_enable_mtl_interrupts(struct xgbe_prv_data *pdata)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	unsigned int mtl_q_isr;
716*4882a593Smuzhiyun 	unsigned int q_count, i;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	q_count = max(pdata->hw_feat.tx_q_cnt, pdata->hw_feat.rx_q_cnt);
719*4882a593Smuzhiyun 	for (i = 0; i < q_count; i++) {
720*4882a593Smuzhiyun 		/* Clear all the interrupts which are set */
721*4882a593Smuzhiyun 		mtl_q_isr = XGMAC_MTL_IOREAD(pdata, i, MTL_Q_ISR);
722*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_ISR, mtl_q_isr);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		/* No MTL interrupts to be enabled */
725*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_IER, 0);
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
xgbe_enable_mac_interrupts(struct xgbe_prv_data * pdata)729*4882a593Smuzhiyun static void xgbe_enable_mac_interrupts(struct xgbe_prv_data *pdata)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	unsigned int mac_ier = 0;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Enable Timestamp interrupt */
734*4882a593Smuzhiyun 	XGMAC_SET_BITS(mac_ier, MAC_IER, TSIE, 1);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_IER, mac_ier);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* Enable all counter interrupts */
739*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_RIER, ALL_INTERRUPTS, 0xffffffff);
740*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_TIER, ALL_INTERRUPTS, 0xffffffff);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* Enable MDIO single command completion interrupt */
743*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_MDIOIER, SNGLCOMPIE, 1);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
xgbe_enable_ecc_interrupts(struct xgbe_prv_data * pdata)746*4882a593Smuzhiyun static void xgbe_enable_ecc_interrupts(struct xgbe_prv_data *pdata)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	unsigned int ecc_isr, ecc_ier = 0;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (!pdata->vdata->ecc_support)
751*4882a593Smuzhiyun 		return;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* Clear all the interrupts which are set */
754*4882a593Smuzhiyun 	ecc_isr = XP_IOREAD(pdata, XP_ECC_ISR);
755*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_ECC_ISR, ecc_isr);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Enable ECC interrupts */
758*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, TX_DED, 1);
759*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, TX_SEC, 1);
760*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, RX_DED, 1);
761*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, RX_SEC, 1);
762*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, DESC_DED, 1);
763*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, DESC_SEC, 1);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_ECC_IER, ecc_ier);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
xgbe_disable_ecc_ded(struct xgbe_prv_data * pdata)768*4882a593Smuzhiyun static void xgbe_disable_ecc_ded(struct xgbe_prv_data *pdata)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	unsigned int ecc_ier;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	ecc_ier = XP_IOREAD(pdata, XP_ECC_IER);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* Disable ECC DED interrupts */
775*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, TX_DED, 0);
776*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, RX_DED, 0);
777*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, DESC_DED, 0);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_ECC_IER, ecc_ier);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
xgbe_disable_ecc_sec(struct xgbe_prv_data * pdata,enum xgbe_ecc_sec sec)782*4882a593Smuzhiyun static void xgbe_disable_ecc_sec(struct xgbe_prv_data *pdata,
783*4882a593Smuzhiyun 				 enum xgbe_ecc_sec sec)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	unsigned int ecc_ier;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	ecc_ier = XP_IOREAD(pdata, XP_ECC_IER);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* Disable ECC SEC interrupt */
790*4882a593Smuzhiyun 	switch (sec) {
791*4882a593Smuzhiyun 	case XGBE_ECC_SEC_TX:
792*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, TX_SEC, 0);
793*4882a593Smuzhiyun 		break;
794*4882a593Smuzhiyun 	case XGBE_ECC_SEC_RX:
795*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, RX_SEC, 0);
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	case XGBE_ECC_SEC_DESC:
798*4882a593Smuzhiyun 	XP_SET_BITS(ecc_ier, XP_ECC_IER, DESC_SEC, 0);
799*4882a593Smuzhiyun 		break;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	XP_IOWRITE(pdata, XP_ECC_IER, ecc_ier);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
xgbe_set_speed(struct xgbe_prv_data * pdata,int speed)805*4882a593Smuzhiyun static int xgbe_set_speed(struct xgbe_prv_data *pdata, int speed)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	unsigned int ss;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	switch (speed) {
810*4882a593Smuzhiyun 	case SPEED_1000:
811*4882a593Smuzhiyun 		ss = 0x03;
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun 	case SPEED_2500:
814*4882a593Smuzhiyun 		ss = 0x02;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 	case SPEED_10000:
817*4882a593Smuzhiyun 		ss = 0x00;
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	default:
820*4882a593Smuzhiyun 		return -EINVAL;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	if (XGMAC_IOREAD_BITS(pdata, MAC_TCR, SS) != ss)
824*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, ss);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
xgbe_enable_rx_vlan_stripping(struct xgbe_prv_data * pdata)829*4882a593Smuzhiyun static int xgbe_enable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	/* Put the VLAN tag in the Rx descriptor */
832*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLRXS, 1);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Don't check the VLAN type */
835*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, DOVLTC, 1);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Check only C-TAG (0x8100) packets */
838*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ERSVLM, 0);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/* Don't consider an S-TAG (0x88A8) packet as a VLAN packet */
841*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ESVL, 0);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	/* Enable VLAN tag stripping */
844*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0x3);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
xgbe_disable_rx_vlan_stripping(struct xgbe_prv_data * pdata)849*4882a593Smuzhiyun static int xgbe_disable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
xgbe_enable_rx_vlan_filtering(struct xgbe_prv_data * pdata)856*4882a593Smuzhiyun static int xgbe_enable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	/* Enable VLAN filtering */
859*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 1);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* Enable VLAN Hash Table filtering */
862*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTHM, 1);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Disable VLAN tag inverse matching */
865*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTIM, 0);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* Only filter on the lower 12-bits of the VLAN tag */
868*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ETV, 1);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* In order for the VLAN Hash Table filtering to be effective,
871*4882a593Smuzhiyun 	 * the VLAN tag identifier in the VLAN Tag Register must not
872*4882a593Smuzhiyun 	 * be zero.  Set the VLAN tag identifier to "1" to enable the
873*4882a593Smuzhiyun 	 * VLAN Hash Table filtering.  This implies that a VLAN tag of
874*4882a593Smuzhiyun 	 * 1 will always pass filtering.
875*4882a593Smuzhiyun 	 */
876*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VL, 1);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
xgbe_disable_rx_vlan_filtering(struct xgbe_prv_data * pdata)881*4882a593Smuzhiyun static int xgbe_disable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	/* Disable VLAN filtering */
884*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 0);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
xgbe_vid_crc32_le(__le16 vid_le)889*4882a593Smuzhiyun static u32 xgbe_vid_crc32_le(__le16 vid_le)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	u32 crc = ~0;
892*4882a593Smuzhiyun 	u32 temp = 0;
893*4882a593Smuzhiyun 	unsigned char *data = (unsigned char *)&vid_le;
894*4882a593Smuzhiyun 	unsigned char data_byte = 0;
895*4882a593Smuzhiyun 	int i, bits;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	bits = get_bitmask_order(VLAN_VID_MASK);
898*4882a593Smuzhiyun 	for (i = 0; i < bits; i++) {
899*4882a593Smuzhiyun 		if ((i % 8) == 0)
900*4882a593Smuzhiyun 			data_byte = data[i / 8];
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 		temp = ((crc & 1) ^ data_byte) & 1;
903*4882a593Smuzhiyun 		crc >>= 1;
904*4882a593Smuzhiyun 		data_byte >>= 1;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		if (temp)
907*4882a593Smuzhiyun 			crc ^= CRC32_POLY_LE;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return crc;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
xgbe_update_vlan_hash_table(struct xgbe_prv_data * pdata)913*4882a593Smuzhiyun static int xgbe_update_vlan_hash_table(struct xgbe_prv_data *pdata)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	u32 crc;
916*4882a593Smuzhiyun 	u16 vid;
917*4882a593Smuzhiyun 	__le16 vid_le;
918*4882a593Smuzhiyun 	u16 vlan_hash_table = 0;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* Generate the VLAN Hash Table value */
921*4882a593Smuzhiyun 	for_each_set_bit(vid, pdata->active_vlans, VLAN_N_VID) {
922*4882a593Smuzhiyun 		/* Get the CRC32 value of the VLAN ID */
923*4882a593Smuzhiyun 		vid_le = cpu_to_le16(vid);
924*4882a593Smuzhiyun 		crc = bitrev32(~xgbe_vid_crc32_le(vid_le)) >> 28;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 		vlan_hash_table |= (1 << crc);
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* Set the VLAN Hash Table filtering register */
930*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANHTR, VLHT, vlan_hash_table);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
xgbe_set_promiscuous_mode(struct xgbe_prv_data * pdata,unsigned int enable)935*4882a593Smuzhiyun static int xgbe_set_promiscuous_mode(struct xgbe_prv_data *pdata,
936*4882a593Smuzhiyun 				     unsigned int enable)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	unsigned int val = enable ? 1 : 0;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PR) == val)
941*4882a593Smuzhiyun 		return 0;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "%s promiscuous mode\n",
944*4882a593Smuzhiyun 		  enable ? "entering" : "leaving");
945*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PR, val);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* Hardware will still perform VLAN filtering in promiscuous mode */
948*4882a593Smuzhiyun 	if (enable) {
949*4882a593Smuzhiyun 		xgbe_disable_rx_vlan_filtering(pdata);
950*4882a593Smuzhiyun 	} else {
951*4882a593Smuzhiyun 		if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_FILTER)
952*4882a593Smuzhiyun 			xgbe_enable_rx_vlan_filtering(pdata);
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
xgbe_set_all_multicast_mode(struct xgbe_prv_data * pdata,unsigned int enable)958*4882a593Smuzhiyun static int xgbe_set_all_multicast_mode(struct xgbe_prv_data *pdata,
959*4882a593Smuzhiyun 				       unsigned int enable)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	unsigned int val = enable ? 1 : 0;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PM) == val)
964*4882a593Smuzhiyun 		return 0;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	netif_dbg(pdata, drv, pdata->netdev, "%s allmulti mode\n",
967*4882a593Smuzhiyun 		  enable ? "entering" : "leaving");
968*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PM, val);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
xgbe_set_mac_reg(struct xgbe_prv_data * pdata,struct netdev_hw_addr * ha,unsigned int * mac_reg)973*4882a593Smuzhiyun static void xgbe_set_mac_reg(struct xgbe_prv_data *pdata,
974*4882a593Smuzhiyun 			     struct netdev_hw_addr *ha, unsigned int *mac_reg)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	unsigned int mac_addr_hi, mac_addr_lo;
977*4882a593Smuzhiyun 	u8 *mac_addr;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	mac_addr_lo = 0;
980*4882a593Smuzhiyun 	mac_addr_hi = 0;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	if (ha) {
983*4882a593Smuzhiyun 		mac_addr = (u8 *)&mac_addr_lo;
984*4882a593Smuzhiyun 		mac_addr[0] = ha->addr[0];
985*4882a593Smuzhiyun 		mac_addr[1] = ha->addr[1];
986*4882a593Smuzhiyun 		mac_addr[2] = ha->addr[2];
987*4882a593Smuzhiyun 		mac_addr[3] = ha->addr[3];
988*4882a593Smuzhiyun 		mac_addr = (u8 *)&mac_addr_hi;
989*4882a593Smuzhiyun 		mac_addr[0] = ha->addr[4];
990*4882a593Smuzhiyun 		mac_addr[1] = ha->addr[5];
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 		netif_dbg(pdata, drv, pdata->netdev,
993*4882a593Smuzhiyun 			  "adding mac address %pM at %#x\n",
994*4882a593Smuzhiyun 			  ha->addr, *mac_reg);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		XGMAC_SET_BITS(mac_addr_hi, MAC_MACA1HR, AE, 1);
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_hi);
1000*4882a593Smuzhiyun 	*mac_reg += MAC_MACA_INC;
1001*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_lo);
1002*4882a593Smuzhiyun 	*mac_reg += MAC_MACA_INC;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
xgbe_set_mac_addn_addrs(struct xgbe_prv_data * pdata)1005*4882a593Smuzhiyun static void xgbe_set_mac_addn_addrs(struct xgbe_prv_data *pdata)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct net_device *netdev = pdata->netdev;
1008*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
1009*4882a593Smuzhiyun 	unsigned int mac_reg;
1010*4882a593Smuzhiyun 	unsigned int addn_macs;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	mac_reg = MAC_MACA1HR;
1013*4882a593Smuzhiyun 	addn_macs = pdata->hw_feat.addn_mac;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (netdev_uc_count(netdev) > addn_macs) {
1016*4882a593Smuzhiyun 		xgbe_set_promiscuous_mode(pdata, 1);
1017*4882a593Smuzhiyun 	} else {
1018*4882a593Smuzhiyun 		netdev_for_each_uc_addr(ha, netdev) {
1019*4882a593Smuzhiyun 			xgbe_set_mac_reg(pdata, ha, &mac_reg);
1020*4882a593Smuzhiyun 			addn_macs--;
1021*4882a593Smuzhiyun 		}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		if (netdev_mc_count(netdev) > addn_macs) {
1024*4882a593Smuzhiyun 			xgbe_set_all_multicast_mode(pdata, 1);
1025*4882a593Smuzhiyun 		} else {
1026*4882a593Smuzhiyun 			netdev_for_each_mc_addr(ha, netdev) {
1027*4882a593Smuzhiyun 				xgbe_set_mac_reg(pdata, ha, &mac_reg);
1028*4882a593Smuzhiyun 				addn_macs--;
1029*4882a593Smuzhiyun 			}
1030*4882a593Smuzhiyun 		}
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* Clear remaining additional MAC address entries */
1034*4882a593Smuzhiyun 	while (addn_macs--)
1035*4882a593Smuzhiyun 		xgbe_set_mac_reg(pdata, NULL, &mac_reg);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
xgbe_set_mac_hash_table(struct xgbe_prv_data * pdata)1038*4882a593Smuzhiyun static void xgbe_set_mac_hash_table(struct xgbe_prv_data *pdata)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	struct net_device *netdev = pdata->netdev;
1041*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
1042*4882a593Smuzhiyun 	unsigned int hash_reg;
1043*4882a593Smuzhiyun 	unsigned int hash_table_shift, hash_table_count;
1044*4882a593Smuzhiyun 	u32 hash_table[XGBE_MAC_HASH_TABLE_SIZE];
1045*4882a593Smuzhiyun 	u32 crc;
1046*4882a593Smuzhiyun 	unsigned int i;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	hash_table_shift = 26 - (pdata->hw_feat.hash_table_size >> 7);
1049*4882a593Smuzhiyun 	hash_table_count = pdata->hw_feat.hash_table_size / 32;
1050*4882a593Smuzhiyun 	memset(hash_table, 0, sizeof(hash_table));
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/* Build the MAC Hash Table register values */
1053*4882a593Smuzhiyun 	netdev_for_each_uc_addr(ha, netdev) {
1054*4882a593Smuzhiyun 		crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
1055*4882a593Smuzhiyun 		crc >>= hash_table_shift;
1056*4882a593Smuzhiyun 		hash_table[crc >> 5] |= (1 << (crc & 0x1f));
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	netdev_for_each_mc_addr(ha, netdev) {
1060*4882a593Smuzhiyun 		crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
1061*4882a593Smuzhiyun 		crc >>= hash_table_shift;
1062*4882a593Smuzhiyun 		hash_table[crc >> 5] |= (1 << (crc & 0x1f));
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	/* Set the MAC Hash Table registers */
1066*4882a593Smuzhiyun 	hash_reg = MAC_HTR0;
1067*4882a593Smuzhiyun 	for (i = 0; i < hash_table_count; i++) {
1068*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, hash_reg, hash_table[i]);
1069*4882a593Smuzhiyun 		hash_reg += MAC_HTR_INC;
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
xgbe_add_mac_addresses(struct xgbe_prv_data * pdata)1073*4882a593Smuzhiyun static int xgbe_add_mac_addresses(struct xgbe_prv_data *pdata)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	if (pdata->hw_feat.hash_table_size)
1076*4882a593Smuzhiyun 		xgbe_set_mac_hash_table(pdata);
1077*4882a593Smuzhiyun 	else
1078*4882a593Smuzhiyun 		xgbe_set_mac_addn_addrs(pdata);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
xgbe_set_mac_address(struct xgbe_prv_data * pdata,u8 * addr)1083*4882a593Smuzhiyun static int xgbe_set_mac_address(struct xgbe_prv_data *pdata, u8 *addr)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	unsigned int mac_addr_hi, mac_addr_lo;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	mac_addr_hi = (addr[5] <<  8) | (addr[4] <<  0);
1088*4882a593Smuzhiyun 	mac_addr_lo = (addr[3] << 24) | (addr[2] << 16) |
1089*4882a593Smuzhiyun 		      (addr[1] <<  8) | (addr[0] <<  0);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MACA0HR, mac_addr_hi);
1092*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MACA0LR, mac_addr_lo);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	return 0;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
xgbe_config_rx_mode(struct xgbe_prv_data * pdata)1097*4882a593Smuzhiyun static int xgbe_config_rx_mode(struct xgbe_prv_data *pdata)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	struct net_device *netdev = pdata->netdev;
1100*4882a593Smuzhiyun 	unsigned int pr_mode, am_mode;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	pr_mode = ((netdev->flags & IFF_PROMISC) != 0);
1103*4882a593Smuzhiyun 	am_mode = ((netdev->flags & IFF_ALLMULTI) != 0);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	xgbe_set_promiscuous_mode(pdata, pr_mode);
1106*4882a593Smuzhiyun 	xgbe_set_all_multicast_mode(pdata, am_mode);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	xgbe_add_mac_addresses(pdata);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
xgbe_clr_gpio(struct xgbe_prv_data * pdata,unsigned int gpio)1113*4882a593Smuzhiyun static int xgbe_clr_gpio(struct xgbe_prv_data *pdata, unsigned int gpio)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	unsigned int reg;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	if (gpio > 15)
1118*4882a593Smuzhiyun 		return -EINVAL;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	reg = XGMAC_IOREAD(pdata, MAC_GPIOSR);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	reg &= ~(1 << (gpio + 16));
1123*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_GPIOSR, reg);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	return 0;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
xgbe_set_gpio(struct xgbe_prv_data * pdata,unsigned int gpio)1128*4882a593Smuzhiyun static int xgbe_set_gpio(struct xgbe_prv_data *pdata, unsigned int gpio)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	unsigned int reg;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (gpio > 15)
1133*4882a593Smuzhiyun 		return -EINVAL;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	reg = XGMAC_IOREAD(pdata, MAC_GPIOSR);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	reg |= (1 << (gpio + 16));
1138*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_GPIOSR, reg);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	return 0;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
xgbe_read_mmd_regs_v2(struct xgbe_prv_data * pdata,int prtad,int mmd_reg)1143*4882a593Smuzhiyun static int xgbe_read_mmd_regs_v2(struct xgbe_prv_data *pdata, int prtad,
1144*4882a593Smuzhiyun 				 int mmd_reg)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun 	unsigned long flags;
1147*4882a593Smuzhiyun 	unsigned int mmd_address, index, offset;
1148*4882a593Smuzhiyun 	int mmd_data;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	if (mmd_reg & MII_ADDR_C45)
1151*4882a593Smuzhiyun 		mmd_address = mmd_reg & ~MII_ADDR_C45;
1152*4882a593Smuzhiyun 	else
1153*4882a593Smuzhiyun 		mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/* The PCS registers are accessed using mmio. The underlying
1156*4882a593Smuzhiyun 	 * management interface uses indirect addressing to access the MMD
1157*4882a593Smuzhiyun 	 * register sets. This requires accessing of the PCS register in two
1158*4882a593Smuzhiyun 	 * phases, an address phase and a data phase.
1159*4882a593Smuzhiyun 	 *
1160*4882a593Smuzhiyun 	 * The mmio interface is based on 16-bit offsets and values. All
1161*4882a593Smuzhiyun 	 * register offsets must therefore be adjusted by left shifting the
1162*4882a593Smuzhiyun 	 * offset 1 bit and reading 16 bits of data.
1163*4882a593Smuzhiyun 	 */
1164*4882a593Smuzhiyun 	mmd_address <<= 1;
1165*4882a593Smuzhiyun 	index = mmd_address & ~pdata->xpcs_window_mask;
1166*4882a593Smuzhiyun 	offset = pdata->xpcs_window + (mmd_address & pdata->xpcs_window_mask);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->xpcs_lock, flags);
1169*4882a593Smuzhiyun 	XPCS32_IOWRITE(pdata, pdata->xpcs_window_sel_reg, index);
1170*4882a593Smuzhiyun 	mmd_data = XPCS16_IOREAD(pdata, offset);
1171*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->xpcs_lock, flags);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	return mmd_data;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
xgbe_write_mmd_regs_v2(struct xgbe_prv_data * pdata,int prtad,int mmd_reg,int mmd_data)1176*4882a593Smuzhiyun static void xgbe_write_mmd_regs_v2(struct xgbe_prv_data *pdata, int prtad,
1177*4882a593Smuzhiyun 				   int mmd_reg, int mmd_data)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	unsigned long flags;
1180*4882a593Smuzhiyun 	unsigned int mmd_address, index, offset;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (mmd_reg & MII_ADDR_C45)
1183*4882a593Smuzhiyun 		mmd_address = mmd_reg & ~MII_ADDR_C45;
1184*4882a593Smuzhiyun 	else
1185*4882a593Smuzhiyun 		mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* The PCS registers are accessed using mmio. The underlying
1188*4882a593Smuzhiyun 	 * management interface uses indirect addressing to access the MMD
1189*4882a593Smuzhiyun 	 * register sets. This requires accessing of the PCS register in two
1190*4882a593Smuzhiyun 	 * phases, an address phase and a data phase.
1191*4882a593Smuzhiyun 	 *
1192*4882a593Smuzhiyun 	 * The mmio interface is based on 16-bit offsets and values. All
1193*4882a593Smuzhiyun 	 * register offsets must therefore be adjusted by left shifting the
1194*4882a593Smuzhiyun 	 * offset 1 bit and writing 16 bits of data.
1195*4882a593Smuzhiyun 	 */
1196*4882a593Smuzhiyun 	mmd_address <<= 1;
1197*4882a593Smuzhiyun 	index = mmd_address & ~pdata->xpcs_window_mask;
1198*4882a593Smuzhiyun 	offset = pdata->xpcs_window + (mmd_address & pdata->xpcs_window_mask);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->xpcs_lock, flags);
1201*4882a593Smuzhiyun 	XPCS32_IOWRITE(pdata, pdata->xpcs_window_sel_reg, index);
1202*4882a593Smuzhiyun 	XPCS16_IOWRITE(pdata, offset, mmd_data);
1203*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->xpcs_lock, flags);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
xgbe_read_mmd_regs_v1(struct xgbe_prv_data * pdata,int prtad,int mmd_reg)1206*4882a593Smuzhiyun static int xgbe_read_mmd_regs_v1(struct xgbe_prv_data *pdata, int prtad,
1207*4882a593Smuzhiyun 				 int mmd_reg)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	unsigned long flags;
1210*4882a593Smuzhiyun 	unsigned int mmd_address;
1211*4882a593Smuzhiyun 	int mmd_data;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (mmd_reg & MII_ADDR_C45)
1214*4882a593Smuzhiyun 		mmd_address = mmd_reg & ~MII_ADDR_C45;
1215*4882a593Smuzhiyun 	else
1216*4882a593Smuzhiyun 		mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/* The PCS registers are accessed using mmio. The underlying APB3
1219*4882a593Smuzhiyun 	 * management interface uses indirect addressing to access the MMD
1220*4882a593Smuzhiyun 	 * register sets. This requires accessing of the PCS register in two
1221*4882a593Smuzhiyun 	 * phases, an address phase and a data phase.
1222*4882a593Smuzhiyun 	 *
1223*4882a593Smuzhiyun 	 * The mmio interface is based on 32-bit offsets and values. All
1224*4882a593Smuzhiyun 	 * register offsets must therefore be adjusted by left shifting the
1225*4882a593Smuzhiyun 	 * offset 2 bits and reading 32 bits of data.
1226*4882a593Smuzhiyun 	 */
1227*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->xpcs_lock, flags);
1228*4882a593Smuzhiyun 	XPCS32_IOWRITE(pdata, PCS_V1_WINDOW_SELECT, mmd_address >> 8);
1229*4882a593Smuzhiyun 	mmd_data = XPCS32_IOREAD(pdata, (mmd_address & 0xff) << 2);
1230*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->xpcs_lock, flags);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	return mmd_data;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
xgbe_write_mmd_regs_v1(struct xgbe_prv_data * pdata,int prtad,int mmd_reg,int mmd_data)1235*4882a593Smuzhiyun static void xgbe_write_mmd_regs_v1(struct xgbe_prv_data *pdata, int prtad,
1236*4882a593Smuzhiyun 				   int mmd_reg, int mmd_data)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	unsigned int mmd_address;
1239*4882a593Smuzhiyun 	unsigned long flags;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	if (mmd_reg & MII_ADDR_C45)
1242*4882a593Smuzhiyun 		mmd_address = mmd_reg & ~MII_ADDR_C45;
1243*4882a593Smuzhiyun 	else
1244*4882a593Smuzhiyun 		mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* The PCS registers are accessed using mmio. The underlying APB3
1247*4882a593Smuzhiyun 	 * management interface uses indirect addressing to access the MMD
1248*4882a593Smuzhiyun 	 * register sets. This requires accessing of the PCS register in two
1249*4882a593Smuzhiyun 	 * phases, an address phase and a data phase.
1250*4882a593Smuzhiyun 	 *
1251*4882a593Smuzhiyun 	 * The mmio interface is based on 32-bit offsets and values. All
1252*4882a593Smuzhiyun 	 * register offsets must therefore be adjusted by left shifting the
1253*4882a593Smuzhiyun 	 * offset 2 bits and writing 32 bits of data.
1254*4882a593Smuzhiyun 	 */
1255*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->xpcs_lock, flags);
1256*4882a593Smuzhiyun 	XPCS32_IOWRITE(pdata, PCS_V1_WINDOW_SELECT, mmd_address >> 8);
1257*4882a593Smuzhiyun 	XPCS32_IOWRITE(pdata, (mmd_address & 0xff) << 2, mmd_data);
1258*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->xpcs_lock, flags);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
xgbe_read_mmd_regs(struct xgbe_prv_data * pdata,int prtad,int mmd_reg)1261*4882a593Smuzhiyun static int xgbe_read_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
1262*4882a593Smuzhiyun 			      int mmd_reg)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	switch (pdata->vdata->xpcs_access) {
1265*4882a593Smuzhiyun 	case XGBE_XPCS_ACCESS_V1:
1266*4882a593Smuzhiyun 		return xgbe_read_mmd_regs_v1(pdata, prtad, mmd_reg);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	case XGBE_XPCS_ACCESS_V2:
1269*4882a593Smuzhiyun 	default:
1270*4882a593Smuzhiyun 		return xgbe_read_mmd_regs_v2(pdata, prtad, mmd_reg);
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun 
xgbe_write_mmd_regs(struct xgbe_prv_data * pdata,int prtad,int mmd_reg,int mmd_data)1274*4882a593Smuzhiyun static void xgbe_write_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
1275*4882a593Smuzhiyun 				int mmd_reg, int mmd_data)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	switch (pdata->vdata->xpcs_access) {
1278*4882a593Smuzhiyun 	case XGBE_XPCS_ACCESS_V1:
1279*4882a593Smuzhiyun 		return xgbe_write_mmd_regs_v1(pdata, prtad, mmd_reg, mmd_data);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	case XGBE_XPCS_ACCESS_V2:
1282*4882a593Smuzhiyun 	default:
1283*4882a593Smuzhiyun 		return xgbe_write_mmd_regs_v2(pdata, prtad, mmd_reg, mmd_data);
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
xgbe_create_mdio_sca(int port,int reg)1287*4882a593Smuzhiyun static unsigned int xgbe_create_mdio_sca(int port, int reg)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	unsigned int mdio_sca, da;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	da = (reg & MII_ADDR_C45) ? reg >> 16 : 0;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	mdio_sca = 0;
1294*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sca, MAC_MDIOSCAR, RA, reg);
1295*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sca, MAC_MDIOSCAR, PA, port);
1296*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sca, MAC_MDIOSCAR, DA, da);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	return mdio_sca;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun 
xgbe_write_ext_mii_regs(struct xgbe_prv_data * pdata,int addr,int reg,u16 val)1301*4882a593Smuzhiyun static int xgbe_write_ext_mii_regs(struct xgbe_prv_data *pdata, int addr,
1302*4882a593Smuzhiyun 				   int reg, u16 val)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	unsigned int mdio_sca, mdio_sccd;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	reinit_completion(&pdata->mdio_complete);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	mdio_sca = xgbe_create_mdio_sca(addr, reg);
1309*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MDIOSCAR, mdio_sca);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	mdio_sccd = 0;
1312*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sccd, MAC_MDIOSCCDR, DATA, val);
1313*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sccd, MAC_MDIOSCCDR, CMD, 1);
1314*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sccd, MAC_MDIOSCCDR, BUSY, 1);
1315*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MDIOSCCDR, mdio_sccd);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&pdata->mdio_complete, HZ)) {
1318*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "mdio write operation timed out\n");
1319*4882a593Smuzhiyun 		return -ETIMEDOUT;
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	return 0;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
xgbe_read_ext_mii_regs(struct xgbe_prv_data * pdata,int addr,int reg)1325*4882a593Smuzhiyun static int xgbe_read_ext_mii_regs(struct xgbe_prv_data *pdata, int addr,
1326*4882a593Smuzhiyun 				  int reg)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	unsigned int mdio_sca, mdio_sccd;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	reinit_completion(&pdata->mdio_complete);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	mdio_sca = xgbe_create_mdio_sca(addr, reg);
1333*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MDIOSCAR, mdio_sca);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	mdio_sccd = 0;
1336*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sccd, MAC_MDIOSCCDR, CMD, 3);
1337*4882a593Smuzhiyun 	XGMAC_SET_BITS(mdio_sccd, MAC_MDIOSCCDR, BUSY, 1);
1338*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MDIOSCCDR, mdio_sccd);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&pdata->mdio_complete, HZ)) {
1341*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "mdio read operation timed out\n");
1342*4882a593Smuzhiyun 		return -ETIMEDOUT;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	return XGMAC_IOREAD_BITS(pdata, MAC_MDIOSCCDR, DATA);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
xgbe_set_ext_mii_mode(struct xgbe_prv_data * pdata,unsigned int port,enum xgbe_mdio_mode mode)1348*4882a593Smuzhiyun static int xgbe_set_ext_mii_mode(struct xgbe_prv_data *pdata, unsigned int port,
1349*4882a593Smuzhiyun 				 enum xgbe_mdio_mode mode)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	unsigned int reg_val = XGMAC_IOREAD(pdata, MAC_MDIOCL22R);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	switch (mode) {
1354*4882a593Smuzhiyun 	case XGBE_MDIO_MODE_CL22:
1355*4882a593Smuzhiyun 		if (port > XGMAC_MAX_C22_PORT)
1356*4882a593Smuzhiyun 			return -EINVAL;
1357*4882a593Smuzhiyun 		reg_val |= (1 << port);
1358*4882a593Smuzhiyun 		break;
1359*4882a593Smuzhiyun 	case XGBE_MDIO_MODE_CL45:
1360*4882a593Smuzhiyun 		break;
1361*4882a593Smuzhiyun 	default:
1362*4882a593Smuzhiyun 		return -EINVAL;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_MDIOCL22R, reg_val);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
xgbe_tx_complete(struct xgbe_ring_desc * rdesc)1370*4882a593Smuzhiyun static int xgbe_tx_complete(struct xgbe_ring_desc *rdesc)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	return !XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN);
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
xgbe_disable_rx_csum(struct xgbe_prv_data * pdata)1375*4882a593Smuzhiyun static int xgbe_disable_rx_csum(struct xgbe_prv_data *pdata)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 0);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	return 0;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
xgbe_enable_rx_csum(struct xgbe_prv_data * pdata)1382*4882a593Smuzhiyun static int xgbe_enable_rx_csum(struct xgbe_prv_data *pdata)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 1);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	return 0;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
xgbe_tx_desc_reset(struct xgbe_ring_data * rdata)1389*4882a593Smuzhiyun static void xgbe_tx_desc_reset(struct xgbe_ring_data *rdata)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	struct xgbe_ring_desc *rdesc = rdata->rdesc;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	/* Reset the Tx descriptor
1394*4882a593Smuzhiyun 	 *   Set buffer 1 (lo) address to zero
1395*4882a593Smuzhiyun 	 *   Set buffer 1 (hi) address to zero
1396*4882a593Smuzhiyun 	 *   Reset all other control bits (IC, TTSE, B2L & B1L)
1397*4882a593Smuzhiyun 	 *   Reset all other control bits (OWN, CTXT, FD, LD, CPC, CIC, etc)
1398*4882a593Smuzhiyun 	 */
1399*4882a593Smuzhiyun 	rdesc->desc0 = 0;
1400*4882a593Smuzhiyun 	rdesc->desc1 = 0;
1401*4882a593Smuzhiyun 	rdesc->desc2 = 0;
1402*4882a593Smuzhiyun 	rdesc->desc3 = 0;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	/* Make sure ownership is written to the descriptor */
1405*4882a593Smuzhiyun 	dma_wmb();
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun 
xgbe_tx_desc_init(struct xgbe_channel * channel)1408*4882a593Smuzhiyun static void xgbe_tx_desc_init(struct xgbe_channel *channel)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun 	struct xgbe_ring *ring = channel->tx_ring;
1411*4882a593Smuzhiyun 	struct xgbe_ring_data *rdata;
1412*4882a593Smuzhiyun 	int i;
1413*4882a593Smuzhiyun 	int start_index = ring->cur;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	DBGPR("-->tx_desc_init\n");
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	/* Initialze all descriptors */
1418*4882a593Smuzhiyun 	for (i = 0; i < ring->rdesc_count; i++) {
1419*4882a593Smuzhiyun 		rdata = XGBE_GET_DESC_DATA(ring, i);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 		/* Initialize Tx descriptor */
1422*4882a593Smuzhiyun 		xgbe_tx_desc_reset(rdata);
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	/* Update the total number of Tx descriptors */
1426*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_TDRLR, ring->rdesc_count - 1);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	/* Update the starting address of descriptor ring */
1429*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, start_index);
1430*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_HI,
1431*4882a593Smuzhiyun 			  upper_32_bits(rdata->rdesc_dma));
1432*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_LO,
1433*4882a593Smuzhiyun 			  lower_32_bits(rdata->rdesc_dma));
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	DBGPR("<--tx_desc_init\n");
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
xgbe_rx_desc_reset(struct xgbe_prv_data * pdata,struct xgbe_ring_data * rdata,unsigned int index)1438*4882a593Smuzhiyun static void xgbe_rx_desc_reset(struct xgbe_prv_data *pdata,
1439*4882a593Smuzhiyun 			       struct xgbe_ring_data *rdata, unsigned int index)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	struct xgbe_ring_desc *rdesc = rdata->rdesc;
1442*4882a593Smuzhiyun 	unsigned int rx_usecs = pdata->rx_usecs;
1443*4882a593Smuzhiyun 	unsigned int rx_frames = pdata->rx_frames;
1444*4882a593Smuzhiyun 	unsigned int inte;
1445*4882a593Smuzhiyun 	dma_addr_t hdr_dma, buf_dma;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (!rx_usecs && !rx_frames) {
1448*4882a593Smuzhiyun 		/* No coalescing, interrupt for every descriptor */
1449*4882a593Smuzhiyun 		inte = 1;
1450*4882a593Smuzhiyun 	} else {
1451*4882a593Smuzhiyun 		/* Set interrupt based on Rx frame coalescing setting */
1452*4882a593Smuzhiyun 		if (rx_frames && !((index + 1) % rx_frames))
1453*4882a593Smuzhiyun 			inte = 1;
1454*4882a593Smuzhiyun 		else
1455*4882a593Smuzhiyun 			inte = 0;
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	/* Reset the Rx descriptor
1459*4882a593Smuzhiyun 	 *   Set buffer 1 (lo) address to header dma address (lo)
1460*4882a593Smuzhiyun 	 *   Set buffer 1 (hi) address to header dma address (hi)
1461*4882a593Smuzhiyun 	 *   Set buffer 2 (lo) address to buffer dma address (lo)
1462*4882a593Smuzhiyun 	 *   Set buffer 2 (hi) address to buffer dma address (hi) and
1463*4882a593Smuzhiyun 	 *     set control bits OWN and INTE
1464*4882a593Smuzhiyun 	 */
1465*4882a593Smuzhiyun 	hdr_dma = rdata->rx.hdr.dma_base + rdata->rx.hdr.dma_off;
1466*4882a593Smuzhiyun 	buf_dma = rdata->rx.buf.dma_base + rdata->rx.buf.dma_off;
1467*4882a593Smuzhiyun 	rdesc->desc0 = cpu_to_le32(lower_32_bits(hdr_dma));
1468*4882a593Smuzhiyun 	rdesc->desc1 = cpu_to_le32(upper_32_bits(hdr_dma));
1469*4882a593Smuzhiyun 	rdesc->desc2 = cpu_to_le32(lower_32_bits(buf_dma));
1470*4882a593Smuzhiyun 	rdesc->desc3 = cpu_to_le32(upper_32_bits(buf_dma));
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, INTE, inte);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	/* Since the Rx DMA engine is likely running, make sure everything
1475*4882a593Smuzhiyun 	 * is written to the descriptor(s) before setting the OWN bit
1476*4882a593Smuzhiyun 	 * for the descriptor
1477*4882a593Smuzhiyun 	 */
1478*4882a593Smuzhiyun 	dma_wmb();
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN, 1);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	/* Make sure ownership is written to the descriptor */
1483*4882a593Smuzhiyun 	dma_wmb();
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
xgbe_rx_desc_init(struct xgbe_channel * channel)1486*4882a593Smuzhiyun static void xgbe_rx_desc_init(struct xgbe_channel *channel)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = channel->pdata;
1489*4882a593Smuzhiyun 	struct xgbe_ring *ring = channel->rx_ring;
1490*4882a593Smuzhiyun 	struct xgbe_ring_data *rdata;
1491*4882a593Smuzhiyun 	unsigned int start_index = ring->cur;
1492*4882a593Smuzhiyun 	unsigned int i;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	DBGPR("-->rx_desc_init\n");
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/* Initialize all descriptors */
1497*4882a593Smuzhiyun 	for (i = 0; i < ring->rdesc_count; i++) {
1498*4882a593Smuzhiyun 		rdata = XGBE_GET_DESC_DATA(ring, i);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 		/* Initialize Rx descriptor */
1501*4882a593Smuzhiyun 		xgbe_rx_desc_reset(pdata, rdata, i);
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	/* Update the total number of Rx descriptors */
1505*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_RDRLR, ring->rdesc_count - 1);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/* Update the starting address of descriptor ring */
1508*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, start_index);
1509*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_HI,
1510*4882a593Smuzhiyun 			  upper_32_bits(rdata->rdesc_dma));
1511*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_LO,
1512*4882a593Smuzhiyun 			  lower_32_bits(rdata->rdesc_dma));
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	/* Update the Rx Descriptor Tail Pointer */
1515*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, start_index + ring->rdesc_count - 1);
1516*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
1517*4882a593Smuzhiyun 			  lower_32_bits(rdata->rdesc_dma));
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	DBGPR("<--rx_desc_init\n");
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
xgbe_update_tstamp_addend(struct xgbe_prv_data * pdata,unsigned int addend)1522*4882a593Smuzhiyun static void xgbe_update_tstamp_addend(struct xgbe_prv_data *pdata,
1523*4882a593Smuzhiyun 				      unsigned int addend)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	unsigned int count = 10000;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/* Set the addend register value and tell the device */
1528*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_TSAR, addend);
1529*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSADDREG, 1);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/* Wait for addend update to complete */
1532*4882a593Smuzhiyun 	while (--count && XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSADDREG))
1533*4882a593Smuzhiyun 		udelay(5);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (!count)
1536*4882a593Smuzhiyun 		netdev_err(pdata->netdev,
1537*4882a593Smuzhiyun 			   "timed out updating timestamp addend register\n");
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
xgbe_set_tstamp_time(struct xgbe_prv_data * pdata,unsigned int sec,unsigned int nsec)1540*4882a593Smuzhiyun static void xgbe_set_tstamp_time(struct xgbe_prv_data *pdata, unsigned int sec,
1541*4882a593Smuzhiyun 				 unsigned int nsec)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	unsigned int count = 10000;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	/* Set the time values and tell the device */
1546*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_STSUR, sec);
1547*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_STNUR, nsec);
1548*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSINIT, 1);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Wait for time update to complete */
1551*4882a593Smuzhiyun 	while (--count && XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSINIT))
1552*4882a593Smuzhiyun 		udelay(5);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	if (!count)
1555*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "timed out initializing timestamp\n");
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun 
xgbe_get_tstamp_time(struct xgbe_prv_data * pdata)1558*4882a593Smuzhiyun static u64 xgbe_get_tstamp_time(struct xgbe_prv_data *pdata)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun 	u64 nsec;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	nsec = XGMAC_IOREAD(pdata, MAC_STSR);
1563*4882a593Smuzhiyun 	nsec *= NSEC_PER_SEC;
1564*4882a593Smuzhiyun 	nsec += XGMAC_IOREAD(pdata, MAC_STNR);
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	return nsec;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun 
xgbe_get_tx_tstamp(struct xgbe_prv_data * pdata)1569*4882a593Smuzhiyun static u64 xgbe_get_tx_tstamp(struct xgbe_prv_data *pdata)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	unsigned int tx_snr, tx_ssr;
1572*4882a593Smuzhiyun 	u64 nsec;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (pdata->vdata->tx_tstamp_workaround) {
1575*4882a593Smuzhiyun 		tx_snr = XGMAC_IOREAD(pdata, MAC_TXSNR);
1576*4882a593Smuzhiyun 		tx_ssr = XGMAC_IOREAD(pdata, MAC_TXSSR);
1577*4882a593Smuzhiyun 	} else {
1578*4882a593Smuzhiyun 		tx_ssr = XGMAC_IOREAD(pdata, MAC_TXSSR);
1579*4882a593Smuzhiyun 		tx_snr = XGMAC_IOREAD(pdata, MAC_TXSNR);
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(tx_snr, MAC_TXSNR, TXTSSTSMIS))
1583*4882a593Smuzhiyun 		return 0;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	nsec = tx_ssr;
1586*4882a593Smuzhiyun 	nsec *= NSEC_PER_SEC;
1587*4882a593Smuzhiyun 	nsec += tx_snr;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	return nsec;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
xgbe_get_rx_tstamp(struct xgbe_packet_data * packet,struct xgbe_ring_desc * rdesc)1592*4882a593Smuzhiyun static void xgbe_get_rx_tstamp(struct xgbe_packet_data *packet,
1593*4882a593Smuzhiyun 			       struct xgbe_ring_desc *rdesc)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	u64 nsec;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSA) &&
1598*4882a593Smuzhiyun 	    !XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSD)) {
1599*4882a593Smuzhiyun 		nsec = le32_to_cpu(rdesc->desc1);
1600*4882a593Smuzhiyun 		nsec <<= 32;
1601*4882a593Smuzhiyun 		nsec |= le32_to_cpu(rdesc->desc0);
1602*4882a593Smuzhiyun 		if (nsec != 0xffffffffffffffffULL) {
1603*4882a593Smuzhiyun 			packet->rx_tstamp = nsec;
1604*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1605*4882a593Smuzhiyun 				       RX_TSTAMP, 1);
1606*4882a593Smuzhiyun 		}
1607*4882a593Smuzhiyun 	}
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
xgbe_config_tstamp(struct xgbe_prv_data * pdata,unsigned int mac_tscr)1610*4882a593Smuzhiyun static int xgbe_config_tstamp(struct xgbe_prv_data *pdata,
1611*4882a593Smuzhiyun 			      unsigned int mac_tscr)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	/* Set one nano-second accuracy */
1614*4882a593Smuzhiyun 	XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCTRLSSR, 1);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	/* Set fine timestamp update */
1617*4882a593Smuzhiyun 	XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCFUPDT, 1);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	/* Overwrite earlier timestamps */
1620*4882a593Smuzhiyun 	XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TXTSSTSM, 1);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_TSCR, mac_tscr);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	/* Exit if timestamping is not enabled */
1625*4882a593Smuzhiyun 	if (!XGMAC_GET_BITS(mac_tscr, MAC_TSCR, TSENA))
1626*4882a593Smuzhiyun 		return 0;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Initialize time registers */
1629*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SSINC, XGBE_TSTAMP_SSINC);
1630*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SNSINC, XGBE_TSTAMP_SNSINC);
1631*4882a593Smuzhiyun 	xgbe_update_tstamp_addend(pdata, pdata->tstamp_addend);
1632*4882a593Smuzhiyun 	xgbe_set_tstamp_time(pdata, 0, 0);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	/* Initialize the timecounter */
1635*4882a593Smuzhiyun 	timecounter_init(&pdata->tstamp_tc, &pdata->tstamp_cc,
1636*4882a593Smuzhiyun 			 ktime_to_ns(ktime_get_real()));
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
xgbe_tx_start_xmit(struct xgbe_channel * channel,struct xgbe_ring * ring)1641*4882a593Smuzhiyun static void xgbe_tx_start_xmit(struct xgbe_channel *channel,
1642*4882a593Smuzhiyun 			       struct xgbe_ring *ring)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = channel->pdata;
1645*4882a593Smuzhiyun 	struct xgbe_ring_data *rdata;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	/* Make sure everything is written before the register write */
1648*4882a593Smuzhiyun 	wmb();
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	/* Issue a poll command to Tx DMA by writing address
1651*4882a593Smuzhiyun 	 * of next immediate free descriptor */
1652*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
1653*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_TDTR_LO,
1654*4882a593Smuzhiyun 			  lower_32_bits(rdata->rdesc_dma));
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	/* Start the Tx timer */
1657*4882a593Smuzhiyun 	if (pdata->tx_usecs && !channel->tx_timer_active) {
1658*4882a593Smuzhiyun 		channel->tx_timer_active = 1;
1659*4882a593Smuzhiyun 		mod_timer(&channel->tx_timer,
1660*4882a593Smuzhiyun 			  jiffies + usecs_to_jiffies(pdata->tx_usecs));
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	ring->tx.xmit_more = 0;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
xgbe_dev_xmit(struct xgbe_channel * channel)1666*4882a593Smuzhiyun static void xgbe_dev_xmit(struct xgbe_channel *channel)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = channel->pdata;
1669*4882a593Smuzhiyun 	struct xgbe_ring *ring = channel->tx_ring;
1670*4882a593Smuzhiyun 	struct xgbe_ring_data *rdata;
1671*4882a593Smuzhiyun 	struct xgbe_ring_desc *rdesc;
1672*4882a593Smuzhiyun 	struct xgbe_packet_data *packet = &ring->packet_data;
1673*4882a593Smuzhiyun 	unsigned int tx_packets, tx_bytes;
1674*4882a593Smuzhiyun 	unsigned int csum, tso, vlan, vxlan;
1675*4882a593Smuzhiyun 	unsigned int tso_context, vlan_context;
1676*4882a593Smuzhiyun 	unsigned int tx_set_ic;
1677*4882a593Smuzhiyun 	int start_index = ring->cur;
1678*4882a593Smuzhiyun 	int cur_index = ring->cur;
1679*4882a593Smuzhiyun 	int i;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	DBGPR("-->xgbe_dev_xmit\n");
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	tx_packets = packet->tx_packets;
1684*4882a593Smuzhiyun 	tx_bytes = packet->tx_bytes;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	csum = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1687*4882a593Smuzhiyun 			      CSUM_ENABLE);
1688*4882a593Smuzhiyun 	tso = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1689*4882a593Smuzhiyun 			     TSO_ENABLE);
1690*4882a593Smuzhiyun 	vlan = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1691*4882a593Smuzhiyun 			      VLAN_CTAG);
1692*4882a593Smuzhiyun 	vxlan = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1693*4882a593Smuzhiyun 			       VXLAN);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	if (tso && (packet->mss != ring->tx.cur_mss))
1696*4882a593Smuzhiyun 		tso_context = 1;
1697*4882a593Smuzhiyun 	else
1698*4882a593Smuzhiyun 		tso_context = 0;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	if (vlan && (packet->vlan_ctag != ring->tx.cur_vlan_ctag))
1701*4882a593Smuzhiyun 		vlan_context = 1;
1702*4882a593Smuzhiyun 	else
1703*4882a593Smuzhiyun 		vlan_context = 0;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	/* Determine if an interrupt should be generated for this Tx:
1706*4882a593Smuzhiyun 	 *   Interrupt:
1707*4882a593Smuzhiyun 	 *     - Tx frame count exceeds the frame count setting
1708*4882a593Smuzhiyun 	 *     - Addition of Tx frame count to the frame count since the
1709*4882a593Smuzhiyun 	 *       last interrupt was set exceeds the frame count setting
1710*4882a593Smuzhiyun 	 *   No interrupt:
1711*4882a593Smuzhiyun 	 *     - No frame count setting specified (ethtool -C ethX tx-frames 0)
1712*4882a593Smuzhiyun 	 *     - Addition of Tx frame count to the frame count since the
1713*4882a593Smuzhiyun 	 *       last interrupt was set does not exceed the frame count setting
1714*4882a593Smuzhiyun 	 */
1715*4882a593Smuzhiyun 	ring->coalesce_count += tx_packets;
1716*4882a593Smuzhiyun 	if (!pdata->tx_frames)
1717*4882a593Smuzhiyun 		tx_set_ic = 0;
1718*4882a593Smuzhiyun 	else if (tx_packets > pdata->tx_frames)
1719*4882a593Smuzhiyun 		tx_set_ic = 1;
1720*4882a593Smuzhiyun 	else if ((ring->coalesce_count % pdata->tx_frames) < tx_packets)
1721*4882a593Smuzhiyun 		tx_set_ic = 1;
1722*4882a593Smuzhiyun 	else
1723*4882a593Smuzhiyun 		tx_set_ic = 0;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, cur_index);
1726*4882a593Smuzhiyun 	rdesc = rdata->rdesc;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	/* Create a context descriptor if this is a TSO packet */
1729*4882a593Smuzhiyun 	if (tso_context || vlan_context) {
1730*4882a593Smuzhiyun 		if (tso_context) {
1731*4882a593Smuzhiyun 			netif_dbg(pdata, tx_queued, pdata->netdev,
1732*4882a593Smuzhiyun 				  "TSO context descriptor, mss=%u\n",
1733*4882a593Smuzhiyun 				  packet->mss);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 			/* Set the MSS size */
1736*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc2, TX_CONTEXT_DESC2,
1737*4882a593Smuzhiyun 					  MSS, packet->mss);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 			/* Mark it as a CONTEXT descriptor */
1740*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1741*4882a593Smuzhiyun 					  CTXT, 1);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 			/* Indicate this descriptor contains the MSS */
1744*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1745*4882a593Smuzhiyun 					  TCMSSV, 1);
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 			ring->tx.cur_mss = packet->mss;
1748*4882a593Smuzhiyun 		}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 		if (vlan_context) {
1751*4882a593Smuzhiyun 			netif_dbg(pdata, tx_queued, pdata->netdev,
1752*4882a593Smuzhiyun 				  "VLAN context descriptor, ctag=%u\n",
1753*4882a593Smuzhiyun 				  packet->vlan_ctag);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 			/* Mark it as a CONTEXT descriptor */
1756*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1757*4882a593Smuzhiyun 					  CTXT, 1);
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 			/* Set the VLAN tag */
1760*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1761*4882a593Smuzhiyun 					  VT, packet->vlan_ctag);
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 			/* Indicate this descriptor contains the VLAN tag */
1764*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1765*4882a593Smuzhiyun 					  VLTV, 1);
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 			ring->tx.cur_vlan_ctag = packet->vlan_ctag;
1768*4882a593Smuzhiyun 		}
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 		cur_index++;
1771*4882a593Smuzhiyun 		rdata = XGBE_GET_DESC_DATA(ring, cur_index);
1772*4882a593Smuzhiyun 		rdesc = rdata->rdesc;
1773*4882a593Smuzhiyun 	}
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/* Update buffer address (for TSO this is the header) */
1776*4882a593Smuzhiyun 	rdesc->desc0 =  cpu_to_le32(lower_32_bits(rdata->skb_dma));
1777*4882a593Smuzhiyun 	rdesc->desc1 =  cpu_to_le32(upper_32_bits(rdata->skb_dma));
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/* Update the buffer length */
1780*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1781*4882a593Smuzhiyun 			  rdata->skb_dma_len);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	/* VLAN tag insertion check */
1784*4882a593Smuzhiyun 	if (vlan)
1785*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, VTIR,
1786*4882a593Smuzhiyun 				  TX_NORMAL_DESC2_VLAN_INSERT);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	/* Timestamp enablement check */
1789*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP))
1790*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, TTSE, 1);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	/* Mark it as First Descriptor */
1793*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FD, 1);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	/* Mark it as a NORMAL descriptor */
1796*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	/* Set OWN bit if not the first descriptor */
1799*4882a593Smuzhiyun 	if (cur_index != start_index)
1800*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	if (tso) {
1803*4882a593Smuzhiyun 		/* Enable TSO */
1804*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TSE, 1);
1805*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPPL,
1806*4882a593Smuzhiyun 				  packet->tcp_payload_len);
1807*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPHDRLEN,
1808*4882a593Smuzhiyun 				  packet->tcp_header_len / 4);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 		pdata->ext_stats.tx_tso_packets += tx_packets;
1811*4882a593Smuzhiyun 	} else {
1812*4882a593Smuzhiyun 		/* Enable CRC and Pad Insertion */
1813*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CPC, 0);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 		/* Enable HW CSUM */
1816*4882a593Smuzhiyun 		if (csum)
1817*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1818*4882a593Smuzhiyun 					  CIC, 0x3);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 		/* Set the total length to be transmitted */
1821*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FL,
1822*4882a593Smuzhiyun 				  packet->length);
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	if (vxlan) {
1826*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, VNP,
1827*4882a593Smuzhiyun 				  TX_NORMAL_DESC3_VXLAN_PACKET);
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 		pdata->ext_stats.tx_vxlan_packets += packet->tx_packets;
1830*4882a593Smuzhiyun 	}
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	for (i = cur_index - start_index + 1; i < packet->rdesc_count; i++) {
1833*4882a593Smuzhiyun 		cur_index++;
1834*4882a593Smuzhiyun 		rdata = XGBE_GET_DESC_DATA(ring, cur_index);
1835*4882a593Smuzhiyun 		rdesc = rdata->rdesc;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 		/* Update buffer address */
1838*4882a593Smuzhiyun 		rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
1839*4882a593Smuzhiyun 		rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 		/* Update the buffer length */
1842*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1843*4882a593Smuzhiyun 				  rdata->skb_dma_len);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 		/* Set OWN bit */
1846*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 		/* Mark it as NORMAL descriptor */
1849*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 		/* Enable HW CSUM */
1852*4882a593Smuzhiyun 		if (csum)
1853*4882a593Smuzhiyun 			XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1854*4882a593Smuzhiyun 					  CIC, 0x3);
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	/* Set LAST bit for the last descriptor */
1858*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD, 1);
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	/* Set IC bit based on Tx coalescing settings */
1861*4882a593Smuzhiyun 	if (tx_set_ic)
1862*4882a593Smuzhiyun 		XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 1);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* Save the Tx info to report back during cleanup */
1865*4882a593Smuzhiyun 	rdata->tx.packets = tx_packets;
1866*4882a593Smuzhiyun 	rdata->tx.bytes = tx_bytes;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	pdata->ext_stats.txq_packets[channel->queue_index] += tx_packets;
1869*4882a593Smuzhiyun 	pdata->ext_stats.txq_bytes[channel->queue_index] += tx_bytes;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	/* In case the Tx DMA engine is running, make sure everything
1872*4882a593Smuzhiyun 	 * is written to the descriptor(s) before setting the OWN bit
1873*4882a593Smuzhiyun 	 * for the first descriptor
1874*4882a593Smuzhiyun 	 */
1875*4882a593Smuzhiyun 	dma_wmb();
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	/* Set OWN bit for the first descriptor */
1878*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, start_index);
1879*4882a593Smuzhiyun 	rdesc = rdata->rdesc;
1880*4882a593Smuzhiyun 	XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	if (netif_msg_tx_queued(pdata))
1883*4882a593Smuzhiyun 		xgbe_dump_tx_desc(pdata, ring, start_index,
1884*4882a593Smuzhiyun 				  packet->rdesc_count, 1);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	/* Make sure ownership is written to the descriptor */
1887*4882a593Smuzhiyun 	smp_wmb();
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	ring->cur = cur_index + 1;
1890*4882a593Smuzhiyun 	if (!netdev_xmit_more() ||
1891*4882a593Smuzhiyun 	    netif_xmit_stopped(netdev_get_tx_queue(pdata->netdev,
1892*4882a593Smuzhiyun 						   channel->queue_index)))
1893*4882a593Smuzhiyun 		xgbe_tx_start_xmit(channel, ring);
1894*4882a593Smuzhiyun 	else
1895*4882a593Smuzhiyun 		ring->tx.xmit_more = 1;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	DBGPR("  %s: descriptors %u to %u written\n",
1898*4882a593Smuzhiyun 	      channel->name, start_index & (ring->rdesc_count - 1),
1899*4882a593Smuzhiyun 	      (ring->cur - 1) & (ring->rdesc_count - 1));
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	DBGPR("<--xgbe_dev_xmit\n");
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun 
xgbe_dev_read(struct xgbe_channel * channel)1904*4882a593Smuzhiyun static int xgbe_dev_read(struct xgbe_channel *channel)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun 	struct xgbe_prv_data *pdata = channel->pdata;
1907*4882a593Smuzhiyun 	struct xgbe_ring *ring = channel->rx_ring;
1908*4882a593Smuzhiyun 	struct xgbe_ring_data *rdata;
1909*4882a593Smuzhiyun 	struct xgbe_ring_desc *rdesc;
1910*4882a593Smuzhiyun 	struct xgbe_packet_data *packet = &ring->packet_data;
1911*4882a593Smuzhiyun 	struct net_device *netdev = pdata->netdev;
1912*4882a593Smuzhiyun 	unsigned int err, etlt, l34t;
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	DBGPR("-->xgbe_dev_read: cur = %d\n", ring->cur);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
1917*4882a593Smuzhiyun 	rdesc = rdata->rdesc;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	/* Check for data availability */
1920*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN))
1921*4882a593Smuzhiyun 		return 1;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	/* Make sure descriptor fields are read after reading the OWN bit */
1924*4882a593Smuzhiyun 	dma_rmb();
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	if (netif_msg_rx_status(pdata))
1927*4882a593Smuzhiyun 		xgbe_dump_rx_desc(pdata, ring, ring->cur);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CTXT)) {
1930*4882a593Smuzhiyun 		/* Timestamp Context Descriptor */
1931*4882a593Smuzhiyun 		xgbe_get_rx_tstamp(packet, rdesc);
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1934*4882a593Smuzhiyun 			       CONTEXT, 1);
1935*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1936*4882a593Smuzhiyun 			       CONTEXT_NEXT, 0);
1937*4882a593Smuzhiyun 		return 0;
1938*4882a593Smuzhiyun 	}
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	/* Normal Descriptor, be sure Context Descriptor bit is off */
1941*4882a593Smuzhiyun 	XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, CONTEXT, 0);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	/* Indicate if a Context Descriptor is next */
1944*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CDA))
1945*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1946*4882a593Smuzhiyun 			       CONTEXT_NEXT, 1);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* Get the header length */
1949*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, FD)) {
1950*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1951*4882a593Smuzhiyun 			       FIRST, 1);
1952*4882a593Smuzhiyun 		rdata->rx.hdr_len = XGMAC_GET_BITS_LE(rdesc->desc2,
1953*4882a593Smuzhiyun 						      RX_NORMAL_DESC2, HL);
1954*4882a593Smuzhiyun 		if (rdata->rx.hdr_len)
1955*4882a593Smuzhiyun 			pdata->ext_stats.rx_split_header_packets++;
1956*4882a593Smuzhiyun 	} else {
1957*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1958*4882a593Smuzhiyun 			       FIRST, 0);
1959*4882a593Smuzhiyun 	}
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	/* Get the RSS hash */
1962*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, RSV)) {
1963*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1964*4882a593Smuzhiyun 			       RSS_HASH, 1);
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		packet->rss_hash = le32_to_cpu(rdesc->desc1);
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 		l34t = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, L34T);
1969*4882a593Smuzhiyun 		switch (l34t) {
1970*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV4_TCP:
1971*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV4_UDP:
1972*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV6_TCP:
1973*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV6_UDP:
1974*4882a593Smuzhiyun 			packet->rss_hash_type = PKT_HASH_TYPE_L4;
1975*4882a593Smuzhiyun 			break;
1976*4882a593Smuzhiyun 		default:
1977*4882a593Smuzhiyun 			packet->rss_hash_type = PKT_HASH_TYPE_L3;
1978*4882a593Smuzhiyun 		}
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	/* Not all the data has been transferred for this packet */
1982*4882a593Smuzhiyun 	if (!XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, LD))
1983*4882a593Smuzhiyun 		return 0;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	/* This is the last of the data for this packet */
1986*4882a593Smuzhiyun 	XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1987*4882a593Smuzhiyun 		       LAST, 1);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	/* Get the packet length */
1990*4882a593Smuzhiyun 	rdata->rx.len = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, PL);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	/* Set checksum done indicator as appropriate */
1993*4882a593Smuzhiyun 	if (netdev->features & NETIF_F_RXCSUM) {
1994*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1995*4882a593Smuzhiyun 			       CSUM_DONE, 1);
1996*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1997*4882a593Smuzhiyun 			       TNPCSUM_DONE, 1);
1998*4882a593Smuzhiyun 	}
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	/* Set the tunneled packet indicator */
2001*4882a593Smuzhiyun 	if (XGMAC_GET_BITS_LE(rdesc->desc2, RX_NORMAL_DESC2, TNP)) {
2002*4882a593Smuzhiyun 		XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2003*4882a593Smuzhiyun 			       TNP, 1);
2004*4882a593Smuzhiyun 		pdata->ext_stats.rx_vxlan_packets++;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 		l34t = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, L34T);
2007*4882a593Smuzhiyun 		switch (l34t) {
2008*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV4_UNKNOWN:
2009*4882a593Smuzhiyun 		case RX_DESC3_L34T_IPV6_UNKNOWN:
2010*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2011*4882a593Smuzhiyun 				       TNPCSUM_DONE, 0);
2012*4882a593Smuzhiyun 			break;
2013*4882a593Smuzhiyun 		}
2014*4882a593Smuzhiyun 	}
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	/* Check for errors (only valid in last descriptor) */
2017*4882a593Smuzhiyun 	err = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ES);
2018*4882a593Smuzhiyun 	etlt = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ETLT);
2019*4882a593Smuzhiyun 	netif_dbg(pdata, rx_status, netdev, "err=%u, etlt=%#x\n", err, etlt);
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	if (!err || !etlt) {
2022*4882a593Smuzhiyun 		/* No error if err is 0 or etlt is 0 */
2023*4882a593Smuzhiyun 		if ((etlt == 0x09) &&
2024*4882a593Smuzhiyun 		    (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
2025*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2026*4882a593Smuzhiyun 				       VLAN_CTAG, 1);
2027*4882a593Smuzhiyun 			packet->vlan_ctag = XGMAC_GET_BITS_LE(rdesc->desc0,
2028*4882a593Smuzhiyun 							      RX_NORMAL_DESC0,
2029*4882a593Smuzhiyun 							      OVT);
2030*4882a593Smuzhiyun 			netif_dbg(pdata, rx_status, netdev, "vlan-ctag=%#06x\n",
2031*4882a593Smuzhiyun 				  packet->vlan_ctag);
2032*4882a593Smuzhiyun 		}
2033*4882a593Smuzhiyun 	} else {
2034*4882a593Smuzhiyun 		unsigned int tnp = XGMAC_GET_BITS(packet->attributes,
2035*4882a593Smuzhiyun 						  RX_PACKET_ATTRIBUTES, TNP);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 		if ((etlt == 0x05) || (etlt == 0x06)) {
2038*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2039*4882a593Smuzhiyun 				       CSUM_DONE, 0);
2040*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2041*4882a593Smuzhiyun 				       TNPCSUM_DONE, 0);
2042*4882a593Smuzhiyun 			pdata->ext_stats.rx_csum_errors++;
2043*4882a593Smuzhiyun 		} else if (tnp && ((etlt == 0x09) || (etlt == 0x0a))) {
2044*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2045*4882a593Smuzhiyun 				       CSUM_DONE, 0);
2046*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
2047*4882a593Smuzhiyun 				       TNPCSUM_DONE, 0);
2048*4882a593Smuzhiyun 			pdata->ext_stats.rx_vxlan_csum_errors++;
2049*4882a593Smuzhiyun 		} else {
2050*4882a593Smuzhiyun 			XGMAC_SET_BITS(packet->errors, RX_PACKET_ERRORS,
2051*4882a593Smuzhiyun 				       FRAME, 1);
2052*4882a593Smuzhiyun 		}
2053*4882a593Smuzhiyun 	}
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	pdata->ext_stats.rxq_packets[channel->queue_index]++;
2056*4882a593Smuzhiyun 	pdata->ext_stats.rxq_bytes[channel->queue_index] += rdata->rx.len;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	DBGPR("<--xgbe_dev_read: %s - descriptor=%u (cur=%d)\n", channel->name,
2059*4882a593Smuzhiyun 	      ring->cur & (ring->rdesc_count - 1), ring->cur);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	return 0;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
xgbe_is_context_desc(struct xgbe_ring_desc * rdesc)2064*4882a593Smuzhiyun static int xgbe_is_context_desc(struct xgbe_ring_desc *rdesc)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	/* Rx and Tx share CTXT bit, so check TDES3.CTXT bit */
2067*4882a593Smuzhiyun 	return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT);
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun 
xgbe_is_last_desc(struct xgbe_ring_desc * rdesc)2070*4882a593Smuzhiyun static int xgbe_is_last_desc(struct xgbe_ring_desc *rdesc)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	/* Rx and Tx share LD bit, so check TDES3.LD bit */
2073*4882a593Smuzhiyun 	return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD);
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun 
xgbe_enable_int(struct xgbe_channel * channel,enum xgbe_int int_id)2076*4882a593Smuzhiyun static int xgbe_enable_int(struct xgbe_channel *channel,
2077*4882a593Smuzhiyun 			   enum xgbe_int int_id)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun 	switch (int_id) {
2080*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TI:
2081*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TIE, 1);
2082*4882a593Smuzhiyun 		break;
2083*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TPS:
2084*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TXSE, 1);
2085*4882a593Smuzhiyun 		break;
2086*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TBU:
2087*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TBUE, 1);
2088*4882a593Smuzhiyun 		break;
2089*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RI:
2090*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RIE, 1);
2091*4882a593Smuzhiyun 		break;
2092*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RBU:
2093*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RBUE, 1);
2094*4882a593Smuzhiyun 		break;
2095*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RPS:
2096*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RSE, 1);
2097*4882a593Smuzhiyun 		break;
2098*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TI_RI:
2099*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TIE, 1);
2100*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RIE, 1);
2101*4882a593Smuzhiyun 		break;
2102*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_FBE:
2103*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, FBEE, 1);
2104*4882a593Smuzhiyun 		break;
2105*4882a593Smuzhiyun 	case XGMAC_INT_DMA_ALL:
2106*4882a593Smuzhiyun 		channel->curr_ier |= channel->saved_ier;
2107*4882a593Smuzhiyun 		break;
2108*4882a593Smuzhiyun 	default:
2109*4882a593Smuzhiyun 		return -1;
2110*4882a593Smuzhiyun 	}
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, channel->curr_ier);
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	return 0;
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun 
xgbe_disable_int(struct xgbe_channel * channel,enum xgbe_int int_id)2117*4882a593Smuzhiyun static int xgbe_disable_int(struct xgbe_channel *channel,
2118*4882a593Smuzhiyun 			    enum xgbe_int int_id)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	switch (int_id) {
2121*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TI:
2122*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TIE, 0);
2123*4882a593Smuzhiyun 		break;
2124*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TPS:
2125*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TXSE, 0);
2126*4882a593Smuzhiyun 		break;
2127*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TBU:
2128*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TBUE, 0);
2129*4882a593Smuzhiyun 		break;
2130*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RI:
2131*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RIE, 0);
2132*4882a593Smuzhiyun 		break;
2133*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RBU:
2134*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RBUE, 0);
2135*4882a593Smuzhiyun 		break;
2136*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_RPS:
2137*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RSE, 0);
2138*4882a593Smuzhiyun 		break;
2139*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_TI_RI:
2140*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, TIE, 0);
2141*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, RIE, 0);
2142*4882a593Smuzhiyun 		break;
2143*4882a593Smuzhiyun 	case XGMAC_INT_DMA_CH_SR_FBE:
2144*4882a593Smuzhiyun 		XGMAC_SET_BITS(channel->curr_ier, DMA_CH_IER, FBEE, 0);
2145*4882a593Smuzhiyun 		break;
2146*4882a593Smuzhiyun 	case XGMAC_INT_DMA_ALL:
2147*4882a593Smuzhiyun 		channel->saved_ier = channel->curr_ier;
2148*4882a593Smuzhiyun 		channel->curr_ier = 0;
2149*4882a593Smuzhiyun 		break;
2150*4882a593Smuzhiyun 	default:
2151*4882a593Smuzhiyun 		return -1;
2152*4882a593Smuzhiyun 	}
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, channel->curr_ier);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	return 0;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun 
__xgbe_exit(struct xgbe_prv_data * pdata)2159*4882a593Smuzhiyun static int __xgbe_exit(struct xgbe_prv_data *pdata)
2160*4882a593Smuzhiyun {
2161*4882a593Smuzhiyun 	unsigned int count = 2000;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	DBGPR("-->xgbe_exit\n");
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	/* Issue a software reset */
2166*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, DMA_MR, SWR, 1);
2167*4882a593Smuzhiyun 	usleep_range(10, 15);
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	/* Poll Until Poll Condition */
2170*4882a593Smuzhiyun 	while (--count && XGMAC_IOREAD_BITS(pdata, DMA_MR, SWR))
2171*4882a593Smuzhiyun 		usleep_range(500, 600);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	if (!count)
2174*4882a593Smuzhiyun 		return -EBUSY;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	DBGPR("<--xgbe_exit\n");
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	return 0;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun 
xgbe_exit(struct xgbe_prv_data * pdata)2181*4882a593Smuzhiyun static int xgbe_exit(struct xgbe_prv_data *pdata)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun 	int ret;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	/* To guard against possible incorrectly generated interrupts,
2186*4882a593Smuzhiyun 	 * issue the software reset twice.
2187*4882a593Smuzhiyun 	 */
2188*4882a593Smuzhiyun 	ret = __xgbe_exit(pdata);
2189*4882a593Smuzhiyun 	if (ret)
2190*4882a593Smuzhiyun 		return ret;
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	return __xgbe_exit(pdata);
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun 
xgbe_flush_tx_queues(struct xgbe_prv_data * pdata)2195*4882a593Smuzhiyun static int xgbe_flush_tx_queues(struct xgbe_prv_data *pdata)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun 	unsigned int i, count;
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(pdata->hw_feat.version, MAC_VR, SNPSVER) < 0x21)
2200*4882a593Smuzhiyun 		return 0;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
2203*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, FTQ, 1);
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	/* Poll Until Poll Condition */
2206*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++) {
2207*4882a593Smuzhiyun 		count = 2000;
2208*4882a593Smuzhiyun 		while (--count && XGMAC_MTL_IOREAD_BITS(pdata, i,
2209*4882a593Smuzhiyun 							MTL_Q_TQOMR, FTQ))
2210*4882a593Smuzhiyun 			usleep_range(500, 600);
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 		if (!count)
2213*4882a593Smuzhiyun 			return -EBUSY;
2214*4882a593Smuzhiyun 	}
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	return 0;
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun 
xgbe_config_dma_bus(struct xgbe_prv_data * pdata)2219*4882a593Smuzhiyun static void xgbe_config_dma_bus(struct xgbe_prv_data *pdata)
2220*4882a593Smuzhiyun {
2221*4882a593Smuzhiyun 	unsigned int sbmr;
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	sbmr = XGMAC_IOREAD(pdata, DMA_SBMR);
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun 	/* Set enhanced addressing mode */
2226*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, EAME, 1);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	/* Set the System Bus mode */
2229*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, UNDEF, 1);
2230*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, BLEN, pdata->blen >> 2);
2231*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, AAL, pdata->aal);
2232*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, RD_OSR_LMT, pdata->rd_osr_limit - 1);
2233*4882a593Smuzhiyun 	XGMAC_SET_BITS(sbmr, DMA_SBMR, WR_OSR_LMT, pdata->wr_osr_limit - 1);
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, DMA_SBMR, sbmr);
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	/* Set descriptor fetching threshold */
2238*4882a593Smuzhiyun 	if (pdata->vdata->tx_desc_prefetch)
2239*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, DMA_TXEDMACR, TDPS,
2240*4882a593Smuzhiyun 				   pdata->vdata->tx_desc_prefetch);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (pdata->vdata->rx_desc_prefetch)
2243*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, DMA_RXEDMACR, RDPS,
2244*4882a593Smuzhiyun 				   pdata->vdata->rx_desc_prefetch);
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun 
xgbe_config_dma_cache(struct xgbe_prv_data * pdata)2247*4882a593Smuzhiyun static void xgbe_config_dma_cache(struct xgbe_prv_data *pdata)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, DMA_AXIARCR, pdata->arcr);
2250*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, DMA_AXIAWCR, pdata->awcr);
2251*4882a593Smuzhiyun 	if (pdata->awarcr)
2252*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, DMA_AXIAWARCR, pdata->awarcr);
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun 
xgbe_config_mtl_mode(struct xgbe_prv_data * pdata)2255*4882a593Smuzhiyun static void xgbe_config_mtl_mode(struct xgbe_prv_data *pdata)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	unsigned int i;
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	/* Set Tx to weighted round robin scheduling algorithm */
2260*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MTL_OMR, ETSALG, MTL_ETSALG_WRR);
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	/* Set Tx traffic classes to use WRR algorithm with equal weights */
2263*4882a593Smuzhiyun 	for (i = 0; i < pdata->hw_feat.tc_cnt; i++) {
2264*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
2265*4882a593Smuzhiyun 				       MTL_TSA_ETS);
2266*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_QWR, QW, 1);
2267*4882a593Smuzhiyun 	}
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	/* Set Rx to strict priority algorithm */
2270*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MTL_OMR, RAA, MTL_RAA_SP);
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun 
xgbe_queue_flow_control_threshold(struct xgbe_prv_data * pdata,unsigned int queue,unsigned int q_fifo_size)2273*4882a593Smuzhiyun static void xgbe_queue_flow_control_threshold(struct xgbe_prv_data *pdata,
2274*4882a593Smuzhiyun 					      unsigned int queue,
2275*4882a593Smuzhiyun 					      unsigned int q_fifo_size)
2276*4882a593Smuzhiyun {
2277*4882a593Smuzhiyun 	unsigned int frame_fifo_size;
2278*4882a593Smuzhiyun 	unsigned int rfa, rfd;
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	frame_fifo_size = XGMAC_FLOW_CONTROL_ALIGN(xgbe_get_max_frame(pdata));
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	if (pdata->pfcq[queue] && (q_fifo_size > pdata->pfc_rfa)) {
2283*4882a593Smuzhiyun 		/* PFC is active for this queue */
2284*4882a593Smuzhiyun 		rfa = pdata->pfc_rfa;
2285*4882a593Smuzhiyun 		rfd = rfa + frame_fifo_size;
2286*4882a593Smuzhiyun 		if (rfd > XGMAC_FLOW_CONTROL_MAX)
2287*4882a593Smuzhiyun 			rfd = XGMAC_FLOW_CONTROL_MAX;
2288*4882a593Smuzhiyun 		if (rfa >= XGMAC_FLOW_CONTROL_MAX)
2289*4882a593Smuzhiyun 			rfa = XGMAC_FLOW_CONTROL_MAX - XGMAC_FLOW_CONTROL_UNIT;
2290*4882a593Smuzhiyun 	} else {
2291*4882a593Smuzhiyun 		/* This path deals with just maximum frame sizes which are
2292*4882a593Smuzhiyun 		 * limited to a jumbo frame of 9,000 (plus headers, etc.)
2293*4882a593Smuzhiyun 		 * so we can never exceed the maximum allowable RFA/RFD
2294*4882a593Smuzhiyun 		 * values.
2295*4882a593Smuzhiyun 		 */
2296*4882a593Smuzhiyun 		if (q_fifo_size <= 2048) {
2297*4882a593Smuzhiyun 			/* rx_rfd to zero to signal no flow control */
2298*4882a593Smuzhiyun 			pdata->rx_rfa[queue] = 0;
2299*4882a593Smuzhiyun 			pdata->rx_rfd[queue] = 0;
2300*4882a593Smuzhiyun 			return;
2301*4882a593Smuzhiyun 		}
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 		if (q_fifo_size <= 4096) {
2304*4882a593Smuzhiyun 			/* Between 2048 and 4096 */
2305*4882a593Smuzhiyun 			pdata->rx_rfa[queue] = 0;	/* Full - 1024 bytes */
2306*4882a593Smuzhiyun 			pdata->rx_rfd[queue] = 1;	/* Full - 1536 bytes */
2307*4882a593Smuzhiyun 			return;
2308*4882a593Smuzhiyun 		}
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 		if (q_fifo_size <= frame_fifo_size) {
2311*4882a593Smuzhiyun 			/* Between 4096 and max-frame */
2312*4882a593Smuzhiyun 			pdata->rx_rfa[queue] = 2;	/* Full - 2048 bytes */
2313*4882a593Smuzhiyun 			pdata->rx_rfd[queue] = 5;	/* Full - 3584 bytes */
2314*4882a593Smuzhiyun 			return;
2315*4882a593Smuzhiyun 		}
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 		if (q_fifo_size <= (frame_fifo_size * 3)) {
2318*4882a593Smuzhiyun 			/* Between max-frame and 3 max-frames,
2319*4882a593Smuzhiyun 			 * trigger if we get just over a frame of data and
2320*4882a593Smuzhiyun 			 * resume when we have just under half a frame left.
2321*4882a593Smuzhiyun 			 */
2322*4882a593Smuzhiyun 			rfa = q_fifo_size - frame_fifo_size;
2323*4882a593Smuzhiyun 			rfd = rfa + (frame_fifo_size / 2);
2324*4882a593Smuzhiyun 		} else {
2325*4882a593Smuzhiyun 			/* Above 3 max-frames - trigger when just over
2326*4882a593Smuzhiyun 			 * 2 frames of space available
2327*4882a593Smuzhiyun 			 */
2328*4882a593Smuzhiyun 			rfa = frame_fifo_size * 2;
2329*4882a593Smuzhiyun 			rfa += XGMAC_FLOW_CONTROL_UNIT;
2330*4882a593Smuzhiyun 			rfd = rfa + frame_fifo_size;
2331*4882a593Smuzhiyun 		}
2332*4882a593Smuzhiyun 	}
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	pdata->rx_rfa[queue] = XGMAC_FLOW_CONTROL_VALUE(rfa);
2335*4882a593Smuzhiyun 	pdata->rx_rfd[queue] = XGMAC_FLOW_CONTROL_VALUE(rfd);
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun 
xgbe_calculate_flow_control_threshold(struct xgbe_prv_data * pdata,unsigned int * fifo)2338*4882a593Smuzhiyun static void xgbe_calculate_flow_control_threshold(struct xgbe_prv_data *pdata,
2339*4882a593Smuzhiyun 						  unsigned int *fifo)
2340*4882a593Smuzhiyun {
2341*4882a593Smuzhiyun 	unsigned int q_fifo_size;
2342*4882a593Smuzhiyun 	unsigned int i;
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++) {
2345*4882a593Smuzhiyun 		q_fifo_size = (fifo[i] + 1) * XGMAC_FIFO_UNIT;
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 		xgbe_queue_flow_control_threshold(pdata, i, q_fifo_size);
2348*4882a593Smuzhiyun 	}
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun 
xgbe_config_flow_control_threshold(struct xgbe_prv_data * pdata)2351*4882a593Smuzhiyun static void xgbe_config_flow_control_threshold(struct xgbe_prv_data *pdata)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun 	unsigned int i;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++) {
2356*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQFCR, RFA,
2357*4882a593Smuzhiyun 				       pdata->rx_rfa[i]);
2358*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQFCR, RFD,
2359*4882a593Smuzhiyun 				       pdata->rx_rfd[i]);
2360*4882a593Smuzhiyun 	}
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun 
xgbe_get_tx_fifo_size(struct xgbe_prv_data * pdata)2363*4882a593Smuzhiyun static unsigned int xgbe_get_tx_fifo_size(struct xgbe_prv_data *pdata)
2364*4882a593Smuzhiyun {
2365*4882a593Smuzhiyun 	/* The configured value may not be the actual amount of fifo RAM */
2366*4882a593Smuzhiyun 	return min_t(unsigned int, pdata->tx_max_fifo_size,
2367*4882a593Smuzhiyun 		     pdata->hw_feat.tx_fifo_size);
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun 
xgbe_get_rx_fifo_size(struct xgbe_prv_data * pdata)2370*4882a593Smuzhiyun static unsigned int xgbe_get_rx_fifo_size(struct xgbe_prv_data *pdata)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun 	/* The configured value may not be the actual amount of fifo RAM */
2373*4882a593Smuzhiyun 	return min_t(unsigned int, pdata->rx_max_fifo_size,
2374*4882a593Smuzhiyun 		     pdata->hw_feat.rx_fifo_size);
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
xgbe_calculate_equal_fifo(unsigned int fifo_size,unsigned int queue_count,unsigned int * fifo)2377*4882a593Smuzhiyun static void xgbe_calculate_equal_fifo(unsigned int fifo_size,
2378*4882a593Smuzhiyun 				      unsigned int queue_count,
2379*4882a593Smuzhiyun 				      unsigned int *fifo)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun 	unsigned int q_fifo_size;
2382*4882a593Smuzhiyun 	unsigned int p_fifo;
2383*4882a593Smuzhiyun 	unsigned int i;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	q_fifo_size = fifo_size / queue_count;
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	/* Calculate the fifo setting by dividing the queue's fifo size
2388*4882a593Smuzhiyun 	 * by the fifo allocation increment (with 0 representing the
2389*4882a593Smuzhiyun 	 * base allocation increment so decrement the result by 1).
2390*4882a593Smuzhiyun 	 */
2391*4882a593Smuzhiyun 	p_fifo = q_fifo_size / XGMAC_FIFO_UNIT;
2392*4882a593Smuzhiyun 	if (p_fifo)
2393*4882a593Smuzhiyun 		p_fifo--;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	/* Distribute the fifo equally amongst the queues */
2396*4882a593Smuzhiyun 	for (i = 0; i < queue_count; i++)
2397*4882a593Smuzhiyun 		fifo[i] = p_fifo;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun 
xgbe_set_nonprio_fifos(unsigned int fifo_size,unsigned int queue_count,unsigned int * fifo)2400*4882a593Smuzhiyun static unsigned int xgbe_set_nonprio_fifos(unsigned int fifo_size,
2401*4882a593Smuzhiyun 					   unsigned int queue_count,
2402*4882a593Smuzhiyun 					   unsigned int *fifo)
2403*4882a593Smuzhiyun {
2404*4882a593Smuzhiyun 	unsigned int i;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	BUILD_BUG_ON_NOT_POWER_OF_2(XGMAC_FIFO_MIN_ALLOC);
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	if (queue_count <= IEEE_8021QAZ_MAX_TCS)
2409*4882a593Smuzhiyun 		return fifo_size;
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	/* Rx queues 9 and up are for specialized packets,
2412*4882a593Smuzhiyun 	 * such as PTP or DCB control packets, etc. and
2413*4882a593Smuzhiyun 	 * don't require a large fifo
2414*4882a593Smuzhiyun 	 */
2415*4882a593Smuzhiyun 	for (i = IEEE_8021QAZ_MAX_TCS; i < queue_count; i++) {
2416*4882a593Smuzhiyun 		fifo[i] = (XGMAC_FIFO_MIN_ALLOC / XGMAC_FIFO_UNIT) - 1;
2417*4882a593Smuzhiyun 		fifo_size -= XGMAC_FIFO_MIN_ALLOC;
2418*4882a593Smuzhiyun 	}
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	return fifo_size;
2421*4882a593Smuzhiyun }
2422*4882a593Smuzhiyun 
xgbe_get_pfc_delay(struct xgbe_prv_data * pdata)2423*4882a593Smuzhiyun static unsigned int xgbe_get_pfc_delay(struct xgbe_prv_data *pdata)
2424*4882a593Smuzhiyun {
2425*4882a593Smuzhiyun 	unsigned int delay;
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	/* If a delay has been provided, use that */
2428*4882a593Smuzhiyun 	if (pdata->pfc->delay)
2429*4882a593Smuzhiyun 		return pdata->pfc->delay / 8;
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	/* Allow for two maximum size frames */
2432*4882a593Smuzhiyun 	delay = xgbe_get_max_frame(pdata);
2433*4882a593Smuzhiyun 	delay += XGMAC_ETH_PREAMBLE;
2434*4882a593Smuzhiyun 	delay *= 2;
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 	/* Allow for PFC frame */
2437*4882a593Smuzhiyun 	delay += XGMAC_PFC_DATA_LEN;
2438*4882a593Smuzhiyun 	delay += ETH_HLEN + ETH_FCS_LEN;
2439*4882a593Smuzhiyun 	delay += XGMAC_ETH_PREAMBLE;
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	/* Allow for miscellaneous delays (LPI exit, cable, etc.) */
2442*4882a593Smuzhiyun 	delay += XGMAC_PFC_DELAYS;
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	return delay;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun 
xgbe_get_pfc_queues(struct xgbe_prv_data * pdata)2447*4882a593Smuzhiyun static unsigned int xgbe_get_pfc_queues(struct xgbe_prv_data *pdata)
2448*4882a593Smuzhiyun {
2449*4882a593Smuzhiyun 	unsigned int count, prio_queues;
2450*4882a593Smuzhiyun 	unsigned int i;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	if (!pdata->pfc->pfc_en)
2453*4882a593Smuzhiyun 		return 0;
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 	count = 0;
2456*4882a593Smuzhiyun 	prio_queues = XGMAC_PRIO_QUEUES(pdata->rx_q_count);
2457*4882a593Smuzhiyun 	for (i = 0; i < prio_queues; i++) {
2458*4882a593Smuzhiyun 		if (!xgbe_is_pfc_queue(pdata, i))
2459*4882a593Smuzhiyun 			continue;
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 		pdata->pfcq[i] = 1;
2462*4882a593Smuzhiyun 		count++;
2463*4882a593Smuzhiyun 	}
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	return count;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun 
xgbe_calculate_dcb_fifo(struct xgbe_prv_data * pdata,unsigned int fifo_size,unsigned int * fifo)2468*4882a593Smuzhiyun static void xgbe_calculate_dcb_fifo(struct xgbe_prv_data *pdata,
2469*4882a593Smuzhiyun 				    unsigned int fifo_size,
2470*4882a593Smuzhiyun 				    unsigned int *fifo)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun 	unsigned int q_fifo_size, rem_fifo, addn_fifo;
2473*4882a593Smuzhiyun 	unsigned int prio_queues;
2474*4882a593Smuzhiyun 	unsigned int pfc_count;
2475*4882a593Smuzhiyun 	unsigned int i;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	q_fifo_size = XGMAC_FIFO_ALIGN(xgbe_get_max_frame(pdata));
2478*4882a593Smuzhiyun 	prio_queues = XGMAC_PRIO_QUEUES(pdata->rx_q_count);
2479*4882a593Smuzhiyun 	pfc_count = xgbe_get_pfc_queues(pdata);
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	if (!pfc_count || ((q_fifo_size * prio_queues) > fifo_size)) {
2482*4882a593Smuzhiyun 		/* No traffic classes with PFC enabled or can't do lossless */
2483*4882a593Smuzhiyun 		xgbe_calculate_equal_fifo(fifo_size, prio_queues, fifo);
2484*4882a593Smuzhiyun 		return;
2485*4882a593Smuzhiyun 	}
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	/* Calculate how much fifo we have to play with */
2488*4882a593Smuzhiyun 	rem_fifo = fifo_size - (q_fifo_size * prio_queues);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	/* Calculate how much more than base fifo PFC needs, which also
2491*4882a593Smuzhiyun 	 * becomes the threshold activation point (RFA)
2492*4882a593Smuzhiyun 	 */
2493*4882a593Smuzhiyun 	pdata->pfc_rfa = xgbe_get_pfc_delay(pdata);
2494*4882a593Smuzhiyun 	pdata->pfc_rfa = XGMAC_FLOW_CONTROL_ALIGN(pdata->pfc_rfa);
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	if (pdata->pfc_rfa > q_fifo_size) {
2497*4882a593Smuzhiyun 		addn_fifo = pdata->pfc_rfa - q_fifo_size;
2498*4882a593Smuzhiyun 		addn_fifo = XGMAC_FIFO_ALIGN(addn_fifo);
2499*4882a593Smuzhiyun 	} else {
2500*4882a593Smuzhiyun 		addn_fifo = 0;
2501*4882a593Smuzhiyun 	}
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	/* Calculate DCB fifo settings:
2504*4882a593Smuzhiyun 	 *   - distribute remaining fifo between the VLAN priority
2505*4882a593Smuzhiyun 	 *     queues based on traffic class PFC enablement and overall
2506*4882a593Smuzhiyun 	 *     priority (0 is lowest priority, so start at highest)
2507*4882a593Smuzhiyun 	 */
2508*4882a593Smuzhiyun 	i = prio_queues;
2509*4882a593Smuzhiyun 	while (i > 0) {
2510*4882a593Smuzhiyun 		i--;
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 		fifo[i] = (q_fifo_size / XGMAC_FIFO_UNIT) - 1;
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 		if (!pdata->pfcq[i] || !addn_fifo)
2515*4882a593Smuzhiyun 			continue;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 		if (addn_fifo > rem_fifo) {
2518*4882a593Smuzhiyun 			netdev_warn(pdata->netdev,
2519*4882a593Smuzhiyun 				    "RXq%u cannot set needed fifo size\n", i);
2520*4882a593Smuzhiyun 			if (!rem_fifo)
2521*4882a593Smuzhiyun 				continue;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 			addn_fifo = rem_fifo;
2524*4882a593Smuzhiyun 		}
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 		fifo[i] += (addn_fifo / XGMAC_FIFO_UNIT);
2527*4882a593Smuzhiyun 		rem_fifo -= addn_fifo;
2528*4882a593Smuzhiyun 	}
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	if (rem_fifo) {
2531*4882a593Smuzhiyun 		unsigned int inc_fifo = rem_fifo / prio_queues;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 		/* Distribute remaining fifo across queues */
2534*4882a593Smuzhiyun 		for (i = 0; i < prio_queues; i++)
2535*4882a593Smuzhiyun 			fifo[i] += (inc_fifo / XGMAC_FIFO_UNIT);
2536*4882a593Smuzhiyun 	}
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun 
xgbe_config_tx_fifo_size(struct xgbe_prv_data * pdata)2539*4882a593Smuzhiyun static void xgbe_config_tx_fifo_size(struct xgbe_prv_data *pdata)
2540*4882a593Smuzhiyun {
2541*4882a593Smuzhiyun 	unsigned int fifo_size;
2542*4882a593Smuzhiyun 	unsigned int fifo[XGBE_MAX_QUEUES];
2543*4882a593Smuzhiyun 	unsigned int i;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	fifo_size = xgbe_get_tx_fifo_size(pdata);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	xgbe_calculate_equal_fifo(fifo_size, pdata->tx_q_count, fifo);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
2550*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TQS, fifo[i]);
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	netif_info(pdata, drv, pdata->netdev,
2553*4882a593Smuzhiyun 		   "%d Tx hardware queues, %d byte fifo per queue\n",
2554*4882a593Smuzhiyun 		   pdata->tx_q_count, ((fifo[0] + 1) * XGMAC_FIFO_UNIT));
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun 
xgbe_config_rx_fifo_size(struct xgbe_prv_data * pdata)2557*4882a593Smuzhiyun static void xgbe_config_rx_fifo_size(struct xgbe_prv_data *pdata)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun 	unsigned int fifo_size;
2560*4882a593Smuzhiyun 	unsigned int fifo[XGBE_MAX_QUEUES];
2561*4882a593Smuzhiyun 	unsigned int prio_queues;
2562*4882a593Smuzhiyun 	unsigned int i;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	/* Clear any DCB related fifo/queue information */
2565*4882a593Smuzhiyun 	memset(pdata->pfcq, 0, sizeof(pdata->pfcq));
2566*4882a593Smuzhiyun 	pdata->pfc_rfa = 0;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	fifo_size = xgbe_get_rx_fifo_size(pdata);
2569*4882a593Smuzhiyun 	prio_queues = XGMAC_PRIO_QUEUES(pdata->rx_q_count);
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	/* Assign a minimum fifo to the non-VLAN priority queues */
2572*4882a593Smuzhiyun 	fifo_size = xgbe_set_nonprio_fifos(fifo_size, pdata->rx_q_count, fifo);
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	if (pdata->pfc && pdata->ets)
2575*4882a593Smuzhiyun 		xgbe_calculate_dcb_fifo(pdata, fifo_size, fifo);
2576*4882a593Smuzhiyun 	else
2577*4882a593Smuzhiyun 		xgbe_calculate_equal_fifo(fifo_size, prio_queues, fifo);
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
2580*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RQS, fifo[i]);
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	xgbe_calculate_flow_control_threshold(pdata, fifo);
2583*4882a593Smuzhiyun 	xgbe_config_flow_control_threshold(pdata);
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	if (pdata->pfc && pdata->ets && pdata->pfc->pfc_en) {
2586*4882a593Smuzhiyun 		netif_info(pdata, drv, pdata->netdev,
2587*4882a593Smuzhiyun 			   "%u Rx hardware queues\n", pdata->rx_q_count);
2588*4882a593Smuzhiyun 		for (i = 0; i < pdata->rx_q_count; i++)
2589*4882a593Smuzhiyun 			netif_info(pdata, drv, pdata->netdev,
2590*4882a593Smuzhiyun 				   "RxQ%u, %u byte fifo queue\n", i,
2591*4882a593Smuzhiyun 				   ((fifo[i] + 1) * XGMAC_FIFO_UNIT));
2592*4882a593Smuzhiyun 	} else {
2593*4882a593Smuzhiyun 		netif_info(pdata, drv, pdata->netdev,
2594*4882a593Smuzhiyun 			   "%u Rx hardware queues, %u byte fifo per queue\n",
2595*4882a593Smuzhiyun 			   pdata->rx_q_count,
2596*4882a593Smuzhiyun 			   ((fifo[0] + 1) * XGMAC_FIFO_UNIT));
2597*4882a593Smuzhiyun 	}
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun 
xgbe_config_queue_mapping(struct xgbe_prv_data * pdata)2600*4882a593Smuzhiyun static void xgbe_config_queue_mapping(struct xgbe_prv_data *pdata)
2601*4882a593Smuzhiyun {
2602*4882a593Smuzhiyun 	unsigned int qptc, qptc_extra, queue;
2603*4882a593Smuzhiyun 	unsigned int prio_queues;
2604*4882a593Smuzhiyun 	unsigned int ppq, ppq_extra, prio;
2605*4882a593Smuzhiyun 	unsigned int mask;
2606*4882a593Smuzhiyun 	unsigned int i, j, reg, reg_val;
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	/* Map the MTL Tx Queues to Traffic Classes
2609*4882a593Smuzhiyun 	 *   Note: Tx Queues >= Traffic Classes
2610*4882a593Smuzhiyun 	 */
2611*4882a593Smuzhiyun 	qptc = pdata->tx_q_count / pdata->hw_feat.tc_cnt;
2612*4882a593Smuzhiyun 	qptc_extra = pdata->tx_q_count % pdata->hw_feat.tc_cnt;
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	for (i = 0, queue = 0; i < pdata->hw_feat.tc_cnt; i++) {
2615*4882a593Smuzhiyun 		for (j = 0; j < qptc; j++) {
2616*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2617*4882a593Smuzhiyun 				  "TXq%u mapped to TC%u\n", queue, i);
2618*4882a593Smuzhiyun 			XGMAC_MTL_IOWRITE_BITS(pdata, queue, MTL_Q_TQOMR,
2619*4882a593Smuzhiyun 					       Q2TCMAP, i);
2620*4882a593Smuzhiyun 			pdata->q2tc_map[queue++] = i;
2621*4882a593Smuzhiyun 		}
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 		if (i < qptc_extra) {
2624*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2625*4882a593Smuzhiyun 				  "TXq%u mapped to TC%u\n", queue, i);
2626*4882a593Smuzhiyun 			XGMAC_MTL_IOWRITE_BITS(pdata, queue, MTL_Q_TQOMR,
2627*4882a593Smuzhiyun 					       Q2TCMAP, i);
2628*4882a593Smuzhiyun 			pdata->q2tc_map[queue++] = i;
2629*4882a593Smuzhiyun 		}
2630*4882a593Smuzhiyun 	}
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 	/* Map the 8 VLAN priority values to available MTL Rx queues */
2633*4882a593Smuzhiyun 	prio_queues = XGMAC_PRIO_QUEUES(pdata->rx_q_count);
2634*4882a593Smuzhiyun 	ppq = IEEE_8021QAZ_MAX_TCS / prio_queues;
2635*4882a593Smuzhiyun 	ppq_extra = IEEE_8021QAZ_MAX_TCS % prio_queues;
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun 	reg = MAC_RQC2R;
2638*4882a593Smuzhiyun 	reg_val = 0;
2639*4882a593Smuzhiyun 	for (i = 0, prio = 0; i < prio_queues;) {
2640*4882a593Smuzhiyun 		mask = 0;
2641*4882a593Smuzhiyun 		for (j = 0; j < ppq; j++) {
2642*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2643*4882a593Smuzhiyun 				  "PRIO%u mapped to RXq%u\n", prio, i);
2644*4882a593Smuzhiyun 			mask |= (1 << prio);
2645*4882a593Smuzhiyun 			pdata->prio2q_map[prio++] = i;
2646*4882a593Smuzhiyun 		}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 		if (i < ppq_extra) {
2649*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2650*4882a593Smuzhiyun 				  "PRIO%u mapped to RXq%u\n", prio, i);
2651*4882a593Smuzhiyun 			mask |= (1 << prio);
2652*4882a593Smuzhiyun 			pdata->prio2q_map[prio++] = i;
2653*4882a593Smuzhiyun 		}
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 		reg_val |= (mask << ((i++ % MAC_RQC2_Q_PER_REG) << 3));
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 		if ((i % MAC_RQC2_Q_PER_REG) && (i != prio_queues))
2658*4882a593Smuzhiyun 			continue;
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, reg, reg_val);
2661*4882a593Smuzhiyun 		reg += MAC_RQC2_INC;
2662*4882a593Smuzhiyun 		reg_val = 0;
2663*4882a593Smuzhiyun 	}
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	/* Select dynamic mapping of MTL Rx queue to DMA Rx channel */
2666*4882a593Smuzhiyun 	reg = MTL_RQDCM0R;
2667*4882a593Smuzhiyun 	reg_val = 0;
2668*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count;) {
2669*4882a593Smuzhiyun 		reg_val |= (0x80 << ((i++ % MTL_RQDCM_Q_PER_REG) << 3));
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 		if ((i % MTL_RQDCM_Q_PER_REG) && (i != pdata->rx_q_count))
2672*4882a593Smuzhiyun 			continue;
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, reg, reg_val);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 		reg += MTL_RQDCM_INC;
2677*4882a593Smuzhiyun 		reg_val = 0;
2678*4882a593Smuzhiyun 	}
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun 
xgbe_config_tc(struct xgbe_prv_data * pdata)2681*4882a593Smuzhiyun static void xgbe_config_tc(struct xgbe_prv_data *pdata)
2682*4882a593Smuzhiyun {
2683*4882a593Smuzhiyun 	unsigned int offset, queue, prio;
2684*4882a593Smuzhiyun 	u8 i;
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	netdev_reset_tc(pdata->netdev);
2687*4882a593Smuzhiyun 	if (!pdata->num_tcs)
2688*4882a593Smuzhiyun 		return;
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	netdev_set_num_tc(pdata->netdev, pdata->num_tcs);
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	for (i = 0, queue = 0, offset = 0; i < pdata->num_tcs; i++) {
2693*4882a593Smuzhiyun 		while ((queue < pdata->tx_q_count) &&
2694*4882a593Smuzhiyun 		       (pdata->q2tc_map[queue] == i))
2695*4882a593Smuzhiyun 			queue++;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 		netif_dbg(pdata, drv, pdata->netdev, "TC%u using TXq%u-%u\n",
2698*4882a593Smuzhiyun 			  i, offset, queue - 1);
2699*4882a593Smuzhiyun 		netdev_set_tc_queue(pdata->netdev, i, queue - offset, offset);
2700*4882a593Smuzhiyun 		offset = queue;
2701*4882a593Smuzhiyun 	}
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun 	if (!pdata->ets)
2704*4882a593Smuzhiyun 		return;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++)
2707*4882a593Smuzhiyun 		netdev_set_prio_tc_map(pdata->netdev, prio,
2708*4882a593Smuzhiyun 				       pdata->ets->prio_tc[prio]);
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun 
xgbe_config_dcb_tc(struct xgbe_prv_data * pdata)2711*4882a593Smuzhiyun static void xgbe_config_dcb_tc(struct xgbe_prv_data *pdata)
2712*4882a593Smuzhiyun {
2713*4882a593Smuzhiyun 	struct ieee_ets *ets = pdata->ets;
2714*4882a593Smuzhiyun 	unsigned int total_weight, min_weight, weight;
2715*4882a593Smuzhiyun 	unsigned int mask, reg, reg_val;
2716*4882a593Smuzhiyun 	unsigned int i, prio;
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun 	if (!ets)
2719*4882a593Smuzhiyun 		return;
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	/* Set Tx to deficit weighted round robin scheduling algorithm (when
2722*4882a593Smuzhiyun 	 * traffic class is using ETS algorithm)
2723*4882a593Smuzhiyun 	 */
2724*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MTL_OMR, ETSALG, MTL_ETSALG_DWRR);
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	/* Set Traffic Class algorithms */
2727*4882a593Smuzhiyun 	total_weight = pdata->netdev->mtu * pdata->hw_feat.tc_cnt;
2728*4882a593Smuzhiyun 	min_weight = total_weight / 100;
2729*4882a593Smuzhiyun 	if (!min_weight)
2730*4882a593Smuzhiyun 		min_weight = 1;
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	for (i = 0; i < pdata->hw_feat.tc_cnt; i++) {
2733*4882a593Smuzhiyun 		/* Map the priorities to the traffic class */
2734*4882a593Smuzhiyun 		mask = 0;
2735*4882a593Smuzhiyun 		for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++) {
2736*4882a593Smuzhiyun 			if (ets->prio_tc[prio] == i)
2737*4882a593Smuzhiyun 				mask |= (1 << prio);
2738*4882a593Smuzhiyun 		}
2739*4882a593Smuzhiyun 		mask &= 0xff;
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 		netif_dbg(pdata, drv, pdata->netdev, "TC%u PRIO mask=%#x\n",
2742*4882a593Smuzhiyun 			  i, mask);
2743*4882a593Smuzhiyun 		reg = MTL_TCPM0R + (MTL_TCPM_INC * (i / MTL_TCPM_TC_PER_REG));
2744*4882a593Smuzhiyun 		reg_val = XGMAC_IOREAD(pdata, reg);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 		reg_val &= ~(0xff << ((i % MTL_TCPM_TC_PER_REG) << 3));
2747*4882a593Smuzhiyun 		reg_val |= (mask << ((i % MTL_TCPM_TC_PER_REG) << 3));
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 		XGMAC_IOWRITE(pdata, reg, reg_val);
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 		/* Set the traffic class algorithm */
2752*4882a593Smuzhiyun 		switch (ets->tc_tsa[i]) {
2753*4882a593Smuzhiyun 		case IEEE_8021QAZ_TSA_STRICT:
2754*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2755*4882a593Smuzhiyun 				  "TC%u using SP\n", i);
2756*4882a593Smuzhiyun 			XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
2757*4882a593Smuzhiyun 					       MTL_TSA_SP);
2758*4882a593Smuzhiyun 			break;
2759*4882a593Smuzhiyun 		case IEEE_8021QAZ_TSA_ETS:
2760*4882a593Smuzhiyun 			weight = total_weight * ets->tc_tx_bw[i] / 100;
2761*4882a593Smuzhiyun 			weight = clamp(weight, min_weight, total_weight);
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 			netif_dbg(pdata, drv, pdata->netdev,
2764*4882a593Smuzhiyun 				  "TC%u using DWRR (weight %u)\n", i, weight);
2765*4882a593Smuzhiyun 			XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
2766*4882a593Smuzhiyun 					       MTL_TSA_ETS);
2767*4882a593Smuzhiyun 			XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_QWR, QW,
2768*4882a593Smuzhiyun 					       weight);
2769*4882a593Smuzhiyun 			break;
2770*4882a593Smuzhiyun 		}
2771*4882a593Smuzhiyun 	}
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	xgbe_config_tc(pdata);
2774*4882a593Smuzhiyun }
2775*4882a593Smuzhiyun 
xgbe_config_dcb_pfc(struct xgbe_prv_data * pdata)2776*4882a593Smuzhiyun static void xgbe_config_dcb_pfc(struct xgbe_prv_data *pdata)
2777*4882a593Smuzhiyun {
2778*4882a593Smuzhiyun 	if (!test_bit(XGBE_DOWN, &pdata->dev_state)) {
2779*4882a593Smuzhiyun 		/* Just stop the Tx queues while Rx fifo is changed */
2780*4882a593Smuzhiyun 		netif_tx_stop_all_queues(pdata->netdev);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 		/* Suspend Rx so that fifo's can be adjusted */
2783*4882a593Smuzhiyun 		pdata->hw_if.disable_rx(pdata);
2784*4882a593Smuzhiyun 	}
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	xgbe_config_rx_fifo_size(pdata);
2787*4882a593Smuzhiyun 	xgbe_config_flow_control(pdata);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	if (!test_bit(XGBE_DOWN, &pdata->dev_state)) {
2790*4882a593Smuzhiyun 		/* Resume Rx */
2791*4882a593Smuzhiyun 		pdata->hw_if.enable_rx(pdata);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 		/* Resume Tx queues */
2794*4882a593Smuzhiyun 		netif_tx_start_all_queues(pdata->netdev);
2795*4882a593Smuzhiyun 	}
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun 
xgbe_config_mac_address(struct xgbe_prv_data * pdata)2798*4882a593Smuzhiyun static void xgbe_config_mac_address(struct xgbe_prv_data *pdata)
2799*4882a593Smuzhiyun {
2800*4882a593Smuzhiyun 	xgbe_set_mac_address(pdata, pdata->netdev->dev_addr);
2801*4882a593Smuzhiyun 
2802*4882a593Smuzhiyun 	/* Filtering is done using perfect filtering and hash filtering */
2803*4882a593Smuzhiyun 	if (pdata->hw_feat.hash_table_size) {
2804*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HPF, 1);
2805*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HUC, 1);
2806*4882a593Smuzhiyun 		XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HMC, 1);
2807*4882a593Smuzhiyun 	}
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun 
xgbe_config_jumbo_enable(struct xgbe_prv_data * pdata)2810*4882a593Smuzhiyun static void xgbe_config_jumbo_enable(struct xgbe_prv_data *pdata)
2811*4882a593Smuzhiyun {
2812*4882a593Smuzhiyun 	unsigned int val;
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	val = (pdata->netdev->mtu > XGMAC_STD_PACKET_MTU) ? 1 : 0;
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, JE, val);
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun 
xgbe_config_mac_speed(struct xgbe_prv_data * pdata)2819*4882a593Smuzhiyun static void xgbe_config_mac_speed(struct xgbe_prv_data *pdata)
2820*4882a593Smuzhiyun {
2821*4882a593Smuzhiyun 	xgbe_set_speed(pdata, pdata->phy_speed);
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun 
xgbe_config_checksum_offload(struct xgbe_prv_data * pdata)2824*4882a593Smuzhiyun static void xgbe_config_checksum_offload(struct xgbe_prv_data *pdata)
2825*4882a593Smuzhiyun {
2826*4882a593Smuzhiyun 	if (pdata->netdev->features & NETIF_F_RXCSUM)
2827*4882a593Smuzhiyun 		xgbe_enable_rx_csum(pdata);
2828*4882a593Smuzhiyun 	else
2829*4882a593Smuzhiyun 		xgbe_disable_rx_csum(pdata);
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun 
xgbe_config_vlan_support(struct xgbe_prv_data * pdata)2832*4882a593Smuzhiyun static void xgbe_config_vlan_support(struct xgbe_prv_data *pdata)
2833*4882a593Smuzhiyun {
2834*4882a593Smuzhiyun 	/* Indicate that VLAN Tx CTAGs come from context descriptors */
2835*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, CSVL, 0);
2836*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, VLTI, 1);
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 	/* Set the current VLAN Hash Table register value */
2839*4882a593Smuzhiyun 	xgbe_update_vlan_hash_table(pdata);
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_FILTER)
2842*4882a593Smuzhiyun 		xgbe_enable_rx_vlan_filtering(pdata);
2843*4882a593Smuzhiyun 	else
2844*4882a593Smuzhiyun 		xgbe_disable_rx_vlan_filtering(pdata);
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
2847*4882a593Smuzhiyun 		xgbe_enable_rx_vlan_stripping(pdata);
2848*4882a593Smuzhiyun 	else
2849*4882a593Smuzhiyun 		xgbe_disable_rx_vlan_stripping(pdata);
2850*4882a593Smuzhiyun }
2851*4882a593Smuzhiyun 
xgbe_mmc_read(struct xgbe_prv_data * pdata,unsigned int reg_lo)2852*4882a593Smuzhiyun static u64 xgbe_mmc_read(struct xgbe_prv_data *pdata, unsigned int reg_lo)
2853*4882a593Smuzhiyun {
2854*4882a593Smuzhiyun 	bool read_hi;
2855*4882a593Smuzhiyun 	u64 val;
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	if (pdata->vdata->mmc_64bit) {
2858*4882a593Smuzhiyun 		switch (reg_lo) {
2859*4882a593Smuzhiyun 		/* These registers are always 32 bit */
2860*4882a593Smuzhiyun 		case MMC_RXRUNTERROR:
2861*4882a593Smuzhiyun 		case MMC_RXJABBERERROR:
2862*4882a593Smuzhiyun 		case MMC_RXUNDERSIZE_G:
2863*4882a593Smuzhiyun 		case MMC_RXOVERSIZE_G:
2864*4882a593Smuzhiyun 		case MMC_RXWATCHDOGERROR:
2865*4882a593Smuzhiyun 			read_hi = false;
2866*4882a593Smuzhiyun 			break;
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 		default:
2869*4882a593Smuzhiyun 			read_hi = true;
2870*4882a593Smuzhiyun 		}
2871*4882a593Smuzhiyun 	} else {
2872*4882a593Smuzhiyun 		switch (reg_lo) {
2873*4882a593Smuzhiyun 		/* These registers are always 64 bit */
2874*4882a593Smuzhiyun 		case MMC_TXOCTETCOUNT_GB_LO:
2875*4882a593Smuzhiyun 		case MMC_TXOCTETCOUNT_G_LO:
2876*4882a593Smuzhiyun 		case MMC_RXOCTETCOUNT_GB_LO:
2877*4882a593Smuzhiyun 		case MMC_RXOCTETCOUNT_G_LO:
2878*4882a593Smuzhiyun 			read_hi = true;
2879*4882a593Smuzhiyun 			break;
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 		default:
2882*4882a593Smuzhiyun 			read_hi = false;
2883*4882a593Smuzhiyun 		}
2884*4882a593Smuzhiyun 	}
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	val = XGMAC_IOREAD(pdata, reg_lo);
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 	if (read_hi)
2889*4882a593Smuzhiyun 		val |= ((u64)XGMAC_IOREAD(pdata, reg_lo + 4) << 32);
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 	return val;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun 
xgbe_tx_mmc_int(struct xgbe_prv_data * pdata)2894*4882a593Smuzhiyun static void xgbe_tx_mmc_int(struct xgbe_prv_data *pdata)
2895*4882a593Smuzhiyun {
2896*4882a593Smuzhiyun 	struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
2897*4882a593Smuzhiyun 	unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_TISR);
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_GB))
2900*4882a593Smuzhiyun 		stats->txoctetcount_gb +=
2901*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_GB_LO);
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_GB))
2904*4882a593Smuzhiyun 		stats->txframecount_gb +=
2905*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_GB_LO);
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_G))
2908*4882a593Smuzhiyun 		stats->txbroadcastframes_g +=
2909*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_G_LO);
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_G))
2912*4882a593Smuzhiyun 		stats->txmulticastframes_g +=
2913*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_G_LO);
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX64OCTETS_GB))
2916*4882a593Smuzhiyun 		stats->tx64octets_gb +=
2917*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX64OCTETS_GB_LO);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX65TO127OCTETS_GB))
2920*4882a593Smuzhiyun 		stats->tx65to127octets_gb +=
2921*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX65TO127OCTETS_GB_LO);
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX128TO255OCTETS_GB))
2924*4882a593Smuzhiyun 		stats->tx128to255octets_gb +=
2925*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX128TO255OCTETS_GB_LO);
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX256TO511OCTETS_GB))
2928*4882a593Smuzhiyun 		stats->tx256to511octets_gb +=
2929*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX256TO511OCTETS_GB_LO);
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX512TO1023OCTETS_GB))
2932*4882a593Smuzhiyun 		stats->tx512to1023octets_gb +=
2933*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX512TO1023OCTETS_GB_LO);
2934*4882a593Smuzhiyun 
2935*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX1024TOMAXOCTETS_GB))
2936*4882a593Smuzhiyun 		stats->tx1024tomaxoctets_gb +=
2937*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNICASTFRAMES_GB))
2940*4882a593Smuzhiyun 		stats->txunicastframes_gb +=
2941*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXUNICASTFRAMES_GB_LO);
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_GB))
2944*4882a593Smuzhiyun 		stats->txmulticastframes_gb +=
2945*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_GB))
2948*4882a593Smuzhiyun 		stats->txbroadcastframes_g +=
2949*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
2950*4882a593Smuzhiyun 
2951*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNDERFLOWERROR))
2952*4882a593Smuzhiyun 		stats->txunderflowerror +=
2953*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXUNDERFLOWERROR_LO);
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_G))
2956*4882a593Smuzhiyun 		stats->txoctetcount_g +=
2957*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_G_LO);
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_G))
2960*4882a593Smuzhiyun 		stats->txframecount_g +=
2961*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_G_LO);
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXPAUSEFRAMES))
2964*4882a593Smuzhiyun 		stats->txpauseframes +=
2965*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXPAUSEFRAMES_LO);
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXVLANFRAMES_G))
2968*4882a593Smuzhiyun 		stats->txvlanframes_g +=
2969*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_TXVLANFRAMES_G_LO);
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun 
xgbe_rx_mmc_int(struct xgbe_prv_data * pdata)2972*4882a593Smuzhiyun static void xgbe_rx_mmc_int(struct xgbe_prv_data *pdata)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun 	struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
2975*4882a593Smuzhiyun 	unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_RISR);
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFRAMECOUNT_GB))
2978*4882a593Smuzhiyun 		stats->rxframecount_gb +=
2979*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXFRAMECOUNT_GB_LO);
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_GB))
2982*4882a593Smuzhiyun 		stats->rxoctetcount_gb +=
2983*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_GB_LO);
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_G))
2986*4882a593Smuzhiyun 		stats->rxoctetcount_g +=
2987*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_G_LO);
2988*4882a593Smuzhiyun 
2989*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXBROADCASTFRAMES_G))
2990*4882a593Smuzhiyun 		stats->rxbroadcastframes_g +=
2991*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXBROADCASTFRAMES_G_LO);
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXMULTICASTFRAMES_G))
2994*4882a593Smuzhiyun 		stats->rxmulticastframes_g +=
2995*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXMULTICASTFRAMES_G_LO);
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXCRCERROR))
2998*4882a593Smuzhiyun 		stats->rxcrcerror +=
2999*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXCRCERROR_LO);
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXRUNTERROR))
3002*4882a593Smuzhiyun 		stats->rxrunterror +=
3003*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXRUNTERROR);
3004*4882a593Smuzhiyun 
3005*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXJABBERERROR))
3006*4882a593Smuzhiyun 		stats->rxjabbererror +=
3007*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXJABBERERROR);
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNDERSIZE_G))
3010*4882a593Smuzhiyun 		stats->rxundersize_g +=
3011*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXUNDERSIZE_G);
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOVERSIZE_G))
3014*4882a593Smuzhiyun 		stats->rxoversize_g +=
3015*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXOVERSIZE_G);
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX64OCTETS_GB))
3018*4882a593Smuzhiyun 		stats->rx64octets_gb +=
3019*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX64OCTETS_GB_LO);
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX65TO127OCTETS_GB))
3022*4882a593Smuzhiyun 		stats->rx65to127octets_gb +=
3023*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX65TO127OCTETS_GB_LO);
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX128TO255OCTETS_GB))
3026*4882a593Smuzhiyun 		stats->rx128to255octets_gb +=
3027*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX128TO255OCTETS_GB_LO);
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX256TO511OCTETS_GB))
3030*4882a593Smuzhiyun 		stats->rx256to511octets_gb +=
3031*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX256TO511OCTETS_GB_LO);
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX512TO1023OCTETS_GB))
3034*4882a593Smuzhiyun 		stats->rx512to1023octets_gb +=
3035*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX512TO1023OCTETS_GB_LO);
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX1024TOMAXOCTETS_GB))
3038*4882a593Smuzhiyun 		stats->rx1024tomaxoctets_gb +=
3039*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNICASTFRAMES_G))
3042*4882a593Smuzhiyun 		stats->rxunicastframes_g +=
3043*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXUNICASTFRAMES_G_LO);
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXLENGTHERROR))
3046*4882a593Smuzhiyun 		stats->rxlengtherror +=
3047*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXLENGTHERROR_LO);
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOUTOFRANGETYPE))
3050*4882a593Smuzhiyun 		stats->rxoutofrangetype +=
3051*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXOUTOFRANGETYPE_LO);
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXPAUSEFRAMES))
3054*4882a593Smuzhiyun 		stats->rxpauseframes +=
3055*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXPAUSEFRAMES_LO);
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFIFOOVERFLOW))
3058*4882a593Smuzhiyun 		stats->rxfifooverflow +=
3059*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXFIFOOVERFLOW_LO);
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXVLANFRAMES_GB))
3062*4882a593Smuzhiyun 		stats->rxvlanframes_gb +=
3063*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXVLANFRAMES_GB_LO);
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXWATCHDOGERROR))
3066*4882a593Smuzhiyun 		stats->rxwatchdogerror +=
3067*4882a593Smuzhiyun 			xgbe_mmc_read(pdata, MMC_RXWATCHDOGERROR);
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun 
xgbe_read_mmc_stats(struct xgbe_prv_data * pdata)3070*4882a593Smuzhiyun static void xgbe_read_mmc_stats(struct xgbe_prv_data *pdata)
3071*4882a593Smuzhiyun {
3072*4882a593Smuzhiyun 	struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun 	/* Freeze counters */
3075*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 1);
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	stats->txoctetcount_gb +=
3078*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_GB_LO);
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	stats->txframecount_gb +=
3081*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_GB_LO);
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	stats->txbroadcastframes_g +=
3084*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_G_LO);
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	stats->txmulticastframes_g +=
3087*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_G_LO);
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	stats->tx64octets_gb +=
3090*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX64OCTETS_GB_LO);
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun 	stats->tx65to127octets_gb +=
3093*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX65TO127OCTETS_GB_LO);
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	stats->tx128to255octets_gb +=
3096*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX128TO255OCTETS_GB_LO);
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	stats->tx256to511octets_gb +=
3099*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX256TO511OCTETS_GB_LO);
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	stats->tx512to1023octets_gb +=
3102*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX512TO1023OCTETS_GB_LO);
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	stats->tx1024tomaxoctets_gb +=
3105*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	stats->txunicastframes_gb +=
3108*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXUNICASTFRAMES_GB_LO);
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun 	stats->txmulticastframes_gb +=
3111*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	stats->txbroadcastframes_g +=
3114*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun 	stats->txunderflowerror +=
3117*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXUNDERFLOWERROR_LO);
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	stats->txoctetcount_g +=
3120*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_G_LO);
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 	stats->txframecount_g +=
3123*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_G_LO);
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 	stats->txpauseframes +=
3126*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXPAUSEFRAMES_LO);
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 	stats->txvlanframes_g +=
3129*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_TXVLANFRAMES_G_LO);
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	stats->rxframecount_gb +=
3132*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXFRAMECOUNT_GB_LO);
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun 	stats->rxoctetcount_gb +=
3135*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_GB_LO);
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	stats->rxoctetcount_g +=
3138*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_G_LO);
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	stats->rxbroadcastframes_g +=
3141*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXBROADCASTFRAMES_G_LO);
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 	stats->rxmulticastframes_g +=
3144*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXMULTICASTFRAMES_G_LO);
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 	stats->rxcrcerror +=
3147*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXCRCERROR_LO);
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	stats->rxrunterror +=
3150*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXRUNTERROR);
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun 	stats->rxjabbererror +=
3153*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXJABBERERROR);
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	stats->rxundersize_g +=
3156*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXUNDERSIZE_G);
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	stats->rxoversize_g +=
3159*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXOVERSIZE_G);
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun 	stats->rx64octets_gb +=
3162*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX64OCTETS_GB_LO);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	stats->rx65to127octets_gb +=
3165*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX65TO127OCTETS_GB_LO);
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 	stats->rx128to255octets_gb +=
3168*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX128TO255OCTETS_GB_LO);
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun 	stats->rx256to511octets_gb +=
3171*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX256TO511OCTETS_GB_LO);
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	stats->rx512to1023octets_gb +=
3174*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX512TO1023OCTETS_GB_LO);
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 	stats->rx1024tomaxoctets_gb +=
3177*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	stats->rxunicastframes_g +=
3180*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXUNICASTFRAMES_G_LO);
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	stats->rxlengtherror +=
3183*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXLENGTHERROR_LO);
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	stats->rxoutofrangetype +=
3186*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXOUTOFRANGETYPE_LO);
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	stats->rxpauseframes +=
3189*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXPAUSEFRAMES_LO);
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	stats->rxfifooverflow +=
3192*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXFIFOOVERFLOW_LO);
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	stats->rxvlanframes_gb +=
3195*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXVLANFRAMES_GB_LO);
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	stats->rxwatchdogerror +=
3198*4882a593Smuzhiyun 		xgbe_mmc_read(pdata, MMC_RXWATCHDOGERROR);
3199*4882a593Smuzhiyun 
3200*4882a593Smuzhiyun 	/* Un-freeze counters */
3201*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 0);
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun 
xgbe_config_mmc(struct xgbe_prv_data * pdata)3204*4882a593Smuzhiyun static void xgbe_config_mmc(struct xgbe_prv_data *pdata)
3205*4882a593Smuzhiyun {
3206*4882a593Smuzhiyun 	/* Set counters to reset on read */
3207*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_CR, ROR, 1);
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 	/* Reset the counters */
3210*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MMC_CR, CR, 1);
3211*4882a593Smuzhiyun }
3212*4882a593Smuzhiyun 
xgbe_txq_prepare_tx_stop(struct xgbe_prv_data * pdata,unsigned int queue)3213*4882a593Smuzhiyun static void xgbe_txq_prepare_tx_stop(struct xgbe_prv_data *pdata,
3214*4882a593Smuzhiyun 				     unsigned int queue)
3215*4882a593Smuzhiyun {
3216*4882a593Smuzhiyun 	unsigned int tx_status;
3217*4882a593Smuzhiyun 	unsigned long tx_timeout;
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	/* The Tx engine cannot be stopped if it is actively processing
3220*4882a593Smuzhiyun 	 * packets. Wait for the Tx queue to empty the Tx fifo.  Don't
3221*4882a593Smuzhiyun 	 * wait forever though...
3222*4882a593Smuzhiyun 	 */
3223*4882a593Smuzhiyun 	tx_timeout = jiffies + (XGBE_DMA_STOP_TIMEOUT * HZ);
3224*4882a593Smuzhiyun 	while (time_before(jiffies, tx_timeout)) {
3225*4882a593Smuzhiyun 		tx_status = XGMAC_MTL_IOREAD(pdata, queue, MTL_Q_TQDR);
3226*4882a593Smuzhiyun 		if ((XGMAC_GET_BITS(tx_status, MTL_Q_TQDR, TRCSTS) != 1) &&
3227*4882a593Smuzhiyun 		    (XGMAC_GET_BITS(tx_status, MTL_Q_TQDR, TXQSTS) == 0))
3228*4882a593Smuzhiyun 			break;
3229*4882a593Smuzhiyun 
3230*4882a593Smuzhiyun 		usleep_range(500, 1000);
3231*4882a593Smuzhiyun 	}
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun 	if (!time_before(jiffies, tx_timeout))
3234*4882a593Smuzhiyun 		netdev_info(pdata->netdev,
3235*4882a593Smuzhiyun 			    "timed out waiting for Tx queue %u to empty\n",
3236*4882a593Smuzhiyun 			    queue);
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun 
xgbe_prepare_tx_stop(struct xgbe_prv_data * pdata,unsigned int queue)3239*4882a593Smuzhiyun static void xgbe_prepare_tx_stop(struct xgbe_prv_data *pdata,
3240*4882a593Smuzhiyun 				 unsigned int queue)
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun 	unsigned int tx_dsr, tx_pos, tx_qidx;
3243*4882a593Smuzhiyun 	unsigned int tx_status;
3244*4882a593Smuzhiyun 	unsigned long tx_timeout;
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	if (XGMAC_GET_BITS(pdata->hw_feat.version, MAC_VR, SNPSVER) > 0x20)
3247*4882a593Smuzhiyun 		return xgbe_txq_prepare_tx_stop(pdata, queue);
3248*4882a593Smuzhiyun 
3249*4882a593Smuzhiyun 	/* Calculate the status register to read and the position within */
3250*4882a593Smuzhiyun 	if (queue < DMA_DSRX_FIRST_QUEUE) {
3251*4882a593Smuzhiyun 		tx_dsr = DMA_DSR0;
3252*4882a593Smuzhiyun 		tx_pos = (queue * DMA_DSR_Q_WIDTH) + DMA_DSR0_TPS_START;
3253*4882a593Smuzhiyun 	} else {
3254*4882a593Smuzhiyun 		tx_qidx = queue - DMA_DSRX_FIRST_QUEUE;
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 		tx_dsr = DMA_DSR1 + ((tx_qidx / DMA_DSRX_QPR) * DMA_DSRX_INC);
3257*4882a593Smuzhiyun 		tx_pos = ((tx_qidx % DMA_DSRX_QPR) * DMA_DSR_Q_WIDTH) +
3258*4882a593Smuzhiyun 			 DMA_DSRX_TPS_START;
3259*4882a593Smuzhiyun 	}
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun 	/* The Tx engine cannot be stopped if it is actively processing
3262*4882a593Smuzhiyun 	 * descriptors. Wait for the Tx engine to enter the stopped or
3263*4882a593Smuzhiyun 	 * suspended state.  Don't wait forever though...
3264*4882a593Smuzhiyun 	 */
3265*4882a593Smuzhiyun 	tx_timeout = jiffies + (XGBE_DMA_STOP_TIMEOUT * HZ);
3266*4882a593Smuzhiyun 	while (time_before(jiffies, tx_timeout)) {
3267*4882a593Smuzhiyun 		tx_status = XGMAC_IOREAD(pdata, tx_dsr);
3268*4882a593Smuzhiyun 		tx_status = GET_BITS(tx_status, tx_pos, DMA_DSR_TPS_WIDTH);
3269*4882a593Smuzhiyun 		if ((tx_status == DMA_TPS_STOPPED) ||
3270*4882a593Smuzhiyun 		    (tx_status == DMA_TPS_SUSPENDED))
3271*4882a593Smuzhiyun 			break;
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun 		usleep_range(500, 1000);
3274*4882a593Smuzhiyun 	}
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	if (!time_before(jiffies, tx_timeout))
3277*4882a593Smuzhiyun 		netdev_info(pdata->netdev,
3278*4882a593Smuzhiyun 			    "timed out waiting for Tx DMA channel %u to stop\n",
3279*4882a593Smuzhiyun 			    queue);
3280*4882a593Smuzhiyun }
3281*4882a593Smuzhiyun 
xgbe_enable_tx(struct xgbe_prv_data * pdata)3282*4882a593Smuzhiyun static void xgbe_enable_tx(struct xgbe_prv_data *pdata)
3283*4882a593Smuzhiyun {
3284*4882a593Smuzhiyun 	unsigned int i;
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun 	/* Enable each Tx DMA channel */
3287*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3288*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
3289*4882a593Smuzhiyun 			break;
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, ST, 1);
3292*4882a593Smuzhiyun 	}
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 	/* Enable each Tx queue */
3295*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
3296*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN,
3297*4882a593Smuzhiyun 				       MTL_Q_ENABLED);
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	/* Enable MAC Tx */
3300*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun 
xgbe_disable_tx(struct xgbe_prv_data * pdata)3303*4882a593Smuzhiyun static void xgbe_disable_tx(struct xgbe_prv_data *pdata)
3304*4882a593Smuzhiyun {
3305*4882a593Smuzhiyun 	unsigned int i;
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun 	/* Prepare for Tx DMA channel stop */
3308*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
3309*4882a593Smuzhiyun 		xgbe_prepare_tx_stop(pdata, i);
3310*4882a593Smuzhiyun 
3311*4882a593Smuzhiyun 	/* Disable MAC Tx */
3312*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	/* Disable each Tx queue */
3315*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
3316*4882a593Smuzhiyun 		XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN, 0);
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	/* Disable each Tx DMA channel */
3319*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3320*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
3321*4882a593Smuzhiyun 			break;
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, ST, 0);
3324*4882a593Smuzhiyun 	}
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun 
xgbe_prepare_rx_stop(struct xgbe_prv_data * pdata,unsigned int queue)3327*4882a593Smuzhiyun static void xgbe_prepare_rx_stop(struct xgbe_prv_data *pdata,
3328*4882a593Smuzhiyun 				 unsigned int queue)
3329*4882a593Smuzhiyun {
3330*4882a593Smuzhiyun 	unsigned int rx_status;
3331*4882a593Smuzhiyun 	unsigned long rx_timeout;
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 	/* The Rx engine cannot be stopped if it is actively processing
3334*4882a593Smuzhiyun 	 * packets. Wait for the Rx queue to empty the Rx fifo.  Don't
3335*4882a593Smuzhiyun 	 * wait forever though...
3336*4882a593Smuzhiyun 	 */
3337*4882a593Smuzhiyun 	rx_timeout = jiffies + (XGBE_DMA_STOP_TIMEOUT * HZ);
3338*4882a593Smuzhiyun 	while (time_before(jiffies, rx_timeout)) {
3339*4882a593Smuzhiyun 		rx_status = XGMAC_MTL_IOREAD(pdata, queue, MTL_Q_RQDR);
3340*4882a593Smuzhiyun 		if ((XGMAC_GET_BITS(rx_status, MTL_Q_RQDR, PRXQ) == 0) &&
3341*4882a593Smuzhiyun 		    (XGMAC_GET_BITS(rx_status, MTL_Q_RQDR, RXQSTS) == 0))
3342*4882a593Smuzhiyun 			break;
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 		usleep_range(500, 1000);
3345*4882a593Smuzhiyun 	}
3346*4882a593Smuzhiyun 
3347*4882a593Smuzhiyun 	if (!time_before(jiffies, rx_timeout))
3348*4882a593Smuzhiyun 		netdev_info(pdata->netdev,
3349*4882a593Smuzhiyun 			    "timed out waiting for Rx queue %u to empty\n",
3350*4882a593Smuzhiyun 			    queue);
3351*4882a593Smuzhiyun }
3352*4882a593Smuzhiyun 
xgbe_enable_rx(struct xgbe_prv_data * pdata)3353*4882a593Smuzhiyun static void xgbe_enable_rx(struct xgbe_prv_data *pdata)
3354*4882a593Smuzhiyun {
3355*4882a593Smuzhiyun 	unsigned int reg_val, i;
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun 	/* Enable each Rx DMA channel */
3358*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3359*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
3360*4882a593Smuzhiyun 			break;
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR, SR, 1);
3363*4882a593Smuzhiyun 	}
3364*4882a593Smuzhiyun 
3365*4882a593Smuzhiyun 	/* Enable each Rx queue */
3366*4882a593Smuzhiyun 	reg_val = 0;
3367*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
3368*4882a593Smuzhiyun 		reg_val |= (0x02 << (i << 1));
3369*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_RQC0R, reg_val);
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 	/* Enable MAC Rx */
3372*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 1);
3373*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 1);
3374*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 1);
3375*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 1);
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun 
xgbe_disable_rx(struct xgbe_prv_data * pdata)3378*4882a593Smuzhiyun static void xgbe_disable_rx(struct xgbe_prv_data *pdata)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun 	unsigned int i;
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	/* Disable MAC Rx */
3383*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 0);
3384*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 0);
3385*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 0);
3386*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 0);
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	/* Prepare for Rx DMA channel stop */
3389*4882a593Smuzhiyun 	for (i = 0; i < pdata->rx_q_count; i++)
3390*4882a593Smuzhiyun 		xgbe_prepare_rx_stop(pdata, i);
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	/* Disable each Rx queue */
3393*4882a593Smuzhiyun 	XGMAC_IOWRITE(pdata, MAC_RQC0R, 0);
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun 	/* Disable each Rx DMA channel */
3396*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3397*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
3398*4882a593Smuzhiyun 			break;
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR, SR, 0);
3401*4882a593Smuzhiyun 	}
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun 
xgbe_powerup_tx(struct xgbe_prv_data * pdata)3404*4882a593Smuzhiyun static void xgbe_powerup_tx(struct xgbe_prv_data *pdata)
3405*4882a593Smuzhiyun {
3406*4882a593Smuzhiyun 	unsigned int i;
3407*4882a593Smuzhiyun 
3408*4882a593Smuzhiyun 	/* Enable each Tx DMA channel */
3409*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3410*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
3411*4882a593Smuzhiyun 			break;
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, ST, 1);
3414*4882a593Smuzhiyun 	}
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	/* Enable MAC Tx */
3417*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
3418*4882a593Smuzhiyun }
3419*4882a593Smuzhiyun 
xgbe_powerdown_tx(struct xgbe_prv_data * pdata)3420*4882a593Smuzhiyun static void xgbe_powerdown_tx(struct xgbe_prv_data *pdata)
3421*4882a593Smuzhiyun {
3422*4882a593Smuzhiyun 	unsigned int i;
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	/* Prepare for Tx DMA channel stop */
3425*4882a593Smuzhiyun 	for (i = 0; i < pdata->tx_q_count; i++)
3426*4882a593Smuzhiyun 		xgbe_prepare_tx_stop(pdata, i);
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	/* Disable MAC Tx */
3429*4882a593Smuzhiyun 	XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	/* Disable each Tx DMA channel */
3432*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3433*4882a593Smuzhiyun 		if (!pdata->channel[i]->tx_ring)
3434*4882a593Smuzhiyun 			break;
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_TCR, ST, 0);
3437*4882a593Smuzhiyun 	}
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun 
xgbe_powerup_rx(struct xgbe_prv_data * pdata)3440*4882a593Smuzhiyun static void xgbe_powerup_rx(struct xgbe_prv_data *pdata)
3441*4882a593Smuzhiyun {
3442*4882a593Smuzhiyun 	unsigned int i;
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	/* Enable each Rx DMA channel */
3445*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3446*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
3447*4882a593Smuzhiyun 			break;
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR, SR, 1);
3450*4882a593Smuzhiyun 	}
3451*4882a593Smuzhiyun }
3452*4882a593Smuzhiyun 
xgbe_powerdown_rx(struct xgbe_prv_data * pdata)3453*4882a593Smuzhiyun static void xgbe_powerdown_rx(struct xgbe_prv_data *pdata)
3454*4882a593Smuzhiyun {
3455*4882a593Smuzhiyun 	unsigned int i;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	/* Disable each Rx DMA channel */
3458*4882a593Smuzhiyun 	for (i = 0; i < pdata->channel_count; i++) {
3459*4882a593Smuzhiyun 		if (!pdata->channel[i]->rx_ring)
3460*4882a593Smuzhiyun 			break;
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 		XGMAC_DMA_IOWRITE_BITS(pdata->channel[i], DMA_CH_RCR, SR, 0);
3463*4882a593Smuzhiyun 	}
3464*4882a593Smuzhiyun }
3465*4882a593Smuzhiyun 
xgbe_init(struct xgbe_prv_data * pdata)3466*4882a593Smuzhiyun static int xgbe_init(struct xgbe_prv_data *pdata)
3467*4882a593Smuzhiyun {
3468*4882a593Smuzhiyun 	struct xgbe_desc_if *desc_if = &pdata->desc_if;
3469*4882a593Smuzhiyun 	int ret;
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 	DBGPR("-->xgbe_init\n");
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	/* Flush Tx queues */
3474*4882a593Smuzhiyun 	ret = xgbe_flush_tx_queues(pdata);
3475*4882a593Smuzhiyun 	if (ret) {
3476*4882a593Smuzhiyun 		netdev_err(pdata->netdev, "error flushing TX queues\n");
3477*4882a593Smuzhiyun 		return ret;
3478*4882a593Smuzhiyun 	}
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	/*
3481*4882a593Smuzhiyun 	 * Initialize DMA related features
3482*4882a593Smuzhiyun 	 */
3483*4882a593Smuzhiyun 	xgbe_config_dma_bus(pdata);
3484*4882a593Smuzhiyun 	xgbe_config_dma_cache(pdata);
3485*4882a593Smuzhiyun 	xgbe_config_osp_mode(pdata);
3486*4882a593Smuzhiyun 	xgbe_config_pbl_val(pdata);
3487*4882a593Smuzhiyun 	xgbe_config_rx_coalesce(pdata);
3488*4882a593Smuzhiyun 	xgbe_config_tx_coalesce(pdata);
3489*4882a593Smuzhiyun 	xgbe_config_rx_buffer_size(pdata);
3490*4882a593Smuzhiyun 	xgbe_config_tso_mode(pdata);
3491*4882a593Smuzhiyun 	xgbe_config_sph_mode(pdata);
3492*4882a593Smuzhiyun 	xgbe_config_rss(pdata);
3493*4882a593Smuzhiyun 	desc_if->wrapper_tx_desc_init(pdata);
3494*4882a593Smuzhiyun 	desc_if->wrapper_rx_desc_init(pdata);
3495*4882a593Smuzhiyun 	xgbe_enable_dma_interrupts(pdata);
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 	/*
3498*4882a593Smuzhiyun 	 * Initialize MTL related features
3499*4882a593Smuzhiyun 	 */
3500*4882a593Smuzhiyun 	xgbe_config_mtl_mode(pdata);
3501*4882a593Smuzhiyun 	xgbe_config_queue_mapping(pdata);
3502*4882a593Smuzhiyun 	xgbe_config_tsf_mode(pdata, pdata->tx_sf_mode);
3503*4882a593Smuzhiyun 	xgbe_config_rsf_mode(pdata, pdata->rx_sf_mode);
3504*4882a593Smuzhiyun 	xgbe_config_tx_threshold(pdata, pdata->tx_threshold);
3505*4882a593Smuzhiyun 	xgbe_config_rx_threshold(pdata, pdata->rx_threshold);
3506*4882a593Smuzhiyun 	xgbe_config_tx_fifo_size(pdata);
3507*4882a593Smuzhiyun 	xgbe_config_rx_fifo_size(pdata);
3508*4882a593Smuzhiyun 	/*TODO: Error Packet and undersized good Packet forwarding enable
3509*4882a593Smuzhiyun 		(FEP and FUP)
3510*4882a593Smuzhiyun 	 */
3511*4882a593Smuzhiyun 	xgbe_config_dcb_tc(pdata);
3512*4882a593Smuzhiyun 	xgbe_enable_mtl_interrupts(pdata);
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 	/*
3515*4882a593Smuzhiyun 	 * Initialize MAC related features
3516*4882a593Smuzhiyun 	 */
3517*4882a593Smuzhiyun 	xgbe_config_mac_address(pdata);
3518*4882a593Smuzhiyun 	xgbe_config_rx_mode(pdata);
3519*4882a593Smuzhiyun 	xgbe_config_jumbo_enable(pdata);
3520*4882a593Smuzhiyun 	xgbe_config_flow_control(pdata);
3521*4882a593Smuzhiyun 	xgbe_config_mac_speed(pdata);
3522*4882a593Smuzhiyun 	xgbe_config_checksum_offload(pdata);
3523*4882a593Smuzhiyun 	xgbe_config_vlan_support(pdata);
3524*4882a593Smuzhiyun 	xgbe_config_mmc(pdata);
3525*4882a593Smuzhiyun 	xgbe_enable_mac_interrupts(pdata);
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	/*
3528*4882a593Smuzhiyun 	 * Initialize ECC related features
3529*4882a593Smuzhiyun 	 */
3530*4882a593Smuzhiyun 	xgbe_enable_ecc_interrupts(pdata);
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	DBGPR("<--xgbe_init\n");
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun 	return 0;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun 
xgbe_init_function_ptrs_dev(struct xgbe_hw_if * hw_if)3537*4882a593Smuzhiyun void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *hw_if)
3538*4882a593Smuzhiyun {
3539*4882a593Smuzhiyun 	DBGPR("-->xgbe_init_function_ptrs\n");
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	hw_if->tx_complete = xgbe_tx_complete;
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 	hw_if->set_mac_address = xgbe_set_mac_address;
3544*4882a593Smuzhiyun 	hw_if->config_rx_mode = xgbe_config_rx_mode;
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun 	hw_if->enable_rx_csum = xgbe_enable_rx_csum;
3547*4882a593Smuzhiyun 	hw_if->disable_rx_csum = xgbe_disable_rx_csum;
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun 	hw_if->enable_rx_vlan_stripping = xgbe_enable_rx_vlan_stripping;
3550*4882a593Smuzhiyun 	hw_if->disable_rx_vlan_stripping = xgbe_disable_rx_vlan_stripping;
3551*4882a593Smuzhiyun 	hw_if->enable_rx_vlan_filtering = xgbe_enable_rx_vlan_filtering;
3552*4882a593Smuzhiyun 	hw_if->disable_rx_vlan_filtering = xgbe_disable_rx_vlan_filtering;
3553*4882a593Smuzhiyun 	hw_if->update_vlan_hash_table = xgbe_update_vlan_hash_table;
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	hw_if->read_mmd_regs = xgbe_read_mmd_regs;
3556*4882a593Smuzhiyun 	hw_if->write_mmd_regs = xgbe_write_mmd_regs;
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 	hw_if->set_speed = xgbe_set_speed;
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun 	hw_if->set_ext_mii_mode = xgbe_set_ext_mii_mode;
3561*4882a593Smuzhiyun 	hw_if->read_ext_mii_regs = xgbe_read_ext_mii_regs;
3562*4882a593Smuzhiyun 	hw_if->write_ext_mii_regs = xgbe_write_ext_mii_regs;
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun 	hw_if->set_gpio = xgbe_set_gpio;
3565*4882a593Smuzhiyun 	hw_if->clr_gpio = xgbe_clr_gpio;
3566*4882a593Smuzhiyun 
3567*4882a593Smuzhiyun 	hw_if->enable_tx = xgbe_enable_tx;
3568*4882a593Smuzhiyun 	hw_if->disable_tx = xgbe_disable_tx;
3569*4882a593Smuzhiyun 	hw_if->enable_rx = xgbe_enable_rx;
3570*4882a593Smuzhiyun 	hw_if->disable_rx = xgbe_disable_rx;
3571*4882a593Smuzhiyun 
3572*4882a593Smuzhiyun 	hw_if->powerup_tx = xgbe_powerup_tx;
3573*4882a593Smuzhiyun 	hw_if->powerdown_tx = xgbe_powerdown_tx;
3574*4882a593Smuzhiyun 	hw_if->powerup_rx = xgbe_powerup_rx;
3575*4882a593Smuzhiyun 	hw_if->powerdown_rx = xgbe_powerdown_rx;
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	hw_if->dev_xmit = xgbe_dev_xmit;
3578*4882a593Smuzhiyun 	hw_if->dev_read = xgbe_dev_read;
3579*4882a593Smuzhiyun 	hw_if->enable_int = xgbe_enable_int;
3580*4882a593Smuzhiyun 	hw_if->disable_int = xgbe_disable_int;
3581*4882a593Smuzhiyun 	hw_if->init = xgbe_init;
3582*4882a593Smuzhiyun 	hw_if->exit = xgbe_exit;
3583*4882a593Smuzhiyun 
3584*4882a593Smuzhiyun 	/* Descriptor related Sequences have to be initialized here */
3585*4882a593Smuzhiyun 	hw_if->tx_desc_init = xgbe_tx_desc_init;
3586*4882a593Smuzhiyun 	hw_if->rx_desc_init = xgbe_rx_desc_init;
3587*4882a593Smuzhiyun 	hw_if->tx_desc_reset = xgbe_tx_desc_reset;
3588*4882a593Smuzhiyun 	hw_if->rx_desc_reset = xgbe_rx_desc_reset;
3589*4882a593Smuzhiyun 	hw_if->is_last_desc = xgbe_is_last_desc;
3590*4882a593Smuzhiyun 	hw_if->is_context_desc = xgbe_is_context_desc;
3591*4882a593Smuzhiyun 	hw_if->tx_start_xmit = xgbe_tx_start_xmit;
3592*4882a593Smuzhiyun 
3593*4882a593Smuzhiyun 	/* For FLOW ctrl */
3594*4882a593Smuzhiyun 	hw_if->config_tx_flow_control = xgbe_config_tx_flow_control;
3595*4882a593Smuzhiyun 	hw_if->config_rx_flow_control = xgbe_config_rx_flow_control;
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	/* For RX coalescing */
3598*4882a593Smuzhiyun 	hw_if->config_rx_coalesce = xgbe_config_rx_coalesce;
3599*4882a593Smuzhiyun 	hw_if->config_tx_coalesce = xgbe_config_tx_coalesce;
3600*4882a593Smuzhiyun 	hw_if->usec_to_riwt = xgbe_usec_to_riwt;
3601*4882a593Smuzhiyun 	hw_if->riwt_to_usec = xgbe_riwt_to_usec;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	/* For RX and TX threshold config */
3604*4882a593Smuzhiyun 	hw_if->config_rx_threshold = xgbe_config_rx_threshold;
3605*4882a593Smuzhiyun 	hw_if->config_tx_threshold = xgbe_config_tx_threshold;
3606*4882a593Smuzhiyun 
3607*4882a593Smuzhiyun 	/* For RX and TX Store and Forward Mode config */
3608*4882a593Smuzhiyun 	hw_if->config_rsf_mode = xgbe_config_rsf_mode;
3609*4882a593Smuzhiyun 	hw_if->config_tsf_mode = xgbe_config_tsf_mode;
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	/* For TX DMA Operating on Second Frame config */
3612*4882a593Smuzhiyun 	hw_if->config_osp_mode = xgbe_config_osp_mode;
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun 	/* For MMC statistics support */
3615*4882a593Smuzhiyun 	hw_if->tx_mmc_int = xgbe_tx_mmc_int;
3616*4882a593Smuzhiyun 	hw_if->rx_mmc_int = xgbe_rx_mmc_int;
3617*4882a593Smuzhiyun 	hw_if->read_mmc_stats = xgbe_read_mmc_stats;
3618*4882a593Smuzhiyun 
3619*4882a593Smuzhiyun 	/* For PTP config */
3620*4882a593Smuzhiyun 	hw_if->config_tstamp = xgbe_config_tstamp;
3621*4882a593Smuzhiyun 	hw_if->update_tstamp_addend = xgbe_update_tstamp_addend;
3622*4882a593Smuzhiyun 	hw_if->set_tstamp_time = xgbe_set_tstamp_time;
3623*4882a593Smuzhiyun 	hw_if->get_tstamp_time = xgbe_get_tstamp_time;
3624*4882a593Smuzhiyun 	hw_if->get_tx_tstamp = xgbe_get_tx_tstamp;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	/* For Data Center Bridging config */
3627*4882a593Smuzhiyun 	hw_if->config_tc = xgbe_config_tc;
3628*4882a593Smuzhiyun 	hw_if->config_dcb_tc = xgbe_config_dcb_tc;
3629*4882a593Smuzhiyun 	hw_if->config_dcb_pfc = xgbe_config_dcb_pfc;
3630*4882a593Smuzhiyun 
3631*4882a593Smuzhiyun 	/* For Receive Side Scaling */
3632*4882a593Smuzhiyun 	hw_if->enable_rss = xgbe_enable_rss;
3633*4882a593Smuzhiyun 	hw_if->disable_rss = xgbe_disable_rss;
3634*4882a593Smuzhiyun 	hw_if->set_rss_hash_key = xgbe_set_rss_hash_key;
3635*4882a593Smuzhiyun 	hw_if->set_rss_lookup_table = xgbe_set_rss_lookup_table;
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 	/* For ECC */
3638*4882a593Smuzhiyun 	hw_if->disable_ecc_ded = xgbe_disable_ecc_ded;
3639*4882a593Smuzhiyun 	hw_if->disable_ecc_sec = xgbe_disable_ecc_sec;
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 	/* For VXLAN */
3642*4882a593Smuzhiyun 	hw_if->enable_vxlan = xgbe_enable_vxlan;
3643*4882a593Smuzhiyun 	hw_if->disable_vxlan = xgbe_disable_vxlan;
3644*4882a593Smuzhiyun 	hw_if->set_vxlan_id = xgbe_set_vxlan_id;
3645*4882a593Smuzhiyun 
3646*4882a593Smuzhiyun 	DBGPR("<--xgbe_init_function_ptrs\n");
3647*4882a593Smuzhiyun }
3648