1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * AMD 10Gb Ethernet driver 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is available to you under your choice of the following two 5*4882a593Smuzhiyun * licenses: 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * License 1: GPLv2 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Copyright (c) 2014-2016 Advanced Micro Devices, Inc. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * This file is free software; you may copy, redistribute and/or modify 12*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by 13*4882a593Smuzhiyun * the Free Software Foundation, either version 2 of the License, or (at 14*4882a593Smuzhiyun * your option) any later version. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 17*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of 18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 19*4882a593Smuzhiyun * General Public License for more details. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 22*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and 25*4882a593Smuzhiyun * permission notice: 26*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation 27*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys, 28*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys 29*4882a593Smuzhiyun * and you. 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product 32*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed 33*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby 34*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software 35*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software 36*4882a593Smuzhiyun * without restriction, including without limitation the rights to use, 37*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies 38*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished 39*4882a593Smuzhiyun * to do so, subject to the following conditions: 40*4882a593Smuzhiyun * 41*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included 42*4882a593Smuzhiyun * in all copies or substantial portions of the Software. 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS" 45*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 46*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 47*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS 48*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 49*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 50*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 51*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 52*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 53*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 54*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE. 55*4882a593Smuzhiyun * 56*4882a593Smuzhiyun * 57*4882a593Smuzhiyun * License 2: Modified BSD 58*4882a593Smuzhiyun * 59*4882a593Smuzhiyun * Copyright (c) 2014-2016 Advanced Micro Devices, Inc. 60*4882a593Smuzhiyun * All rights reserved. 61*4882a593Smuzhiyun * 62*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 63*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 64*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 65*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 66*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 67*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 68*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 69*4882a593Smuzhiyun * * Neither the name of Advanced Micro Devices, Inc. nor the 70*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 71*4882a593Smuzhiyun * derived from this software without specific prior written permission. 72*4882a593Smuzhiyun * 73*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 74*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 75*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 76*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY 77*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 78*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 79*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 80*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 81*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 82*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 83*4882a593Smuzhiyun * 84*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and 85*4882a593Smuzhiyun * permission notice: 86*4882a593Smuzhiyun * The Synopsys DWC ETHER XGMAC Software Driver and documentation 87*4882a593Smuzhiyun * (hereinafter "Software") is an unsupported proprietary work of Synopsys, 88*4882a593Smuzhiyun * Inc. unless otherwise expressly agreed to in writing between Synopsys 89*4882a593Smuzhiyun * and you. 90*4882a593Smuzhiyun * 91*4882a593Smuzhiyun * The Software IS NOT an item of Licensed Software or Licensed Product 92*4882a593Smuzhiyun * under any End User Software License Agreement or Agreement for Licensed 93*4882a593Smuzhiyun * Product with Synopsys or any supplement thereto. Permission is hereby 94*4882a593Smuzhiyun * granted, free of charge, to any person obtaining a copy of this software 95*4882a593Smuzhiyun * annotated with this license and the Software, to deal in the Software 96*4882a593Smuzhiyun * without restriction, including without limitation the rights to use, 97*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or sell copies 98*4882a593Smuzhiyun * of the Software, and to permit persons to whom the Software is furnished 99*4882a593Smuzhiyun * to do so, subject to the following conditions: 100*4882a593Smuzhiyun * 101*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included 102*4882a593Smuzhiyun * in all copies or substantial portions of the Software. 103*4882a593Smuzhiyun * 104*4882a593Smuzhiyun * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS" 105*4882a593Smuzhiyun * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 106*4882a593Smuzhiyun * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 107*4882a593Smuzhiyun * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS 108*4882a593Smuzhiyun * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 109*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 110*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 111*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 112*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 113*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 114*4882a593Smuzhiyun * THE POSSIBILITY OF SUCH DAMAGE. 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #ifndef __XGBE_COMMON_H__ 118*4882a593Smuzhiyun #define __XGBE_COMMON_H__ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* DMA register offsets */ 121*4882a593Smuzhiyun #define DMA_MR 0x3000 122*4882a593Smuzhiyun #define DMA_SBMR 0x3004 123*4882a593Smuzhiyun #define DMA_ISR 0x3008 124*4882a593Smuzhiyun #define DMA_AXIARCR 0x3010 125*4882a593Smuzhiyun #define DMA_AXIAWCR 0x3018 126*4882a593Smuzhiyun #define DMA_AXIAWARCR 0x301c 127*4882a593Smuzhiyun #define DMA_DSR0 0x3020 128*4882a593Smuzhiyun #define DMA_DSR1 0x3024 129*4882a593Smuzhiyun #define DMA_TXEDMACR 0x3040 130*4882a593Smuzhiyun #define DMA_RXEDMACR 0x3044 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* DMA register entry bit positions and sizes */ 133*4882a593Smuzhiyun #define DMA_ISR_MACIS_INDEX 17 134*4882a593Smuzhiyun #define DMA_ISR_MACIS_WIDTH 1 135*4882a593Smuzhiyun #define DMA_ISR_MTLIS_INDEX 16 136*4882a593Smuzhiyun #define DMA_ISR_MTLIS_WIDTH 1 137*4882a593Smuzhiyun #define DMA_MR_INTM_INDEX 12 138*4882a593Smuzhiyun #define DMA_MR_INTM_WIDTH 2 139*4882a593Smuzhiyun #define DMA_MR_SWR_INDEX 0 140*4882a593Smuzhiyun #define DMA_MR_SWR_WIDTH 1 141*4882a593Smuzhiyun #define DMA_RXEDMACR_RDPS_INDEX 0 142*4882a593Smuzhiyun #define DMA_RXEDMACR_RDPS_WIDTH 3 143*4882a593Smuzhiyun #define DMA_SBMR_AAL_INDEX 12 144*4882a593Smuzhiyun #define DMA_SBMR_AAL_WIDTH 1 145*4882a593Smuzhiyun #define DMA_SBMR_EAME_INDEX 11 146*4882a593Smuzhiyun #define DMA_SBMR_EAME_WIDTH 1 147*4882a593Smuzhiyun #define DMA_SBMR_BLEN_INDEX 1 148*4882a593Smuzhiyun #define DMA_SBMR_BLEN_WIDTH 7 149*4882a593Smuzhiyun #define DMA_SBMR_RD_OSR_LMT_INDEX 16 150*4882a593Smuzhiyun #define DMA_SBMR_RD_OSR_LMT_WIDTH 6 151*4882a593Smuzhiyun #define DMA_SBMR_UNDEF_INDEX 0 152*4882a593Smuzhiyun #define DMA_SBMR_UNDEF_WIDTH 1 153*4882a593Smuzhiyun #define DMA_SBMR_WR_OSR_LMT_INDEX 24 154*4882a593Smuzhiyun #define DMA_SBMR_WR_OSR_LMT_WIDTH 6 155*4882a593Smuzhiyun #define DMA_TXEDMACR_TDPS_INDEX 0 156*4882a593Smuzhiyun #define DMA_TXEDMACR_TDPS_WIDTH 3 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* DMA register values */ 159*4882a593Smuzhiyun #define DMA_SBMR_BLEN_256 256 160*4882a593Smuzhiyun #define DMA_SBMR_BLEN_128 128 161*4882a593Smuzhiyun #define DMA_SBMR_BLEN_64 64 162*4882a593Smuzhiyun #define DMA_SBMR_BLEN_32 32 163*4882a593Smuzhiyun #define DMA_SBMR_BLEN_16 16 164*4882a593Smuzhiyun #define DMA_SBMR_BLEN_8 8 165*4882a593Smuzhiyun #define DMA_SBMR_BLEN_4 4 166*4882a593Smuzhiyun #define DMA_DSR_RPS_WIDTH 4 167*4882a593Smuzhiyun #define DMA_DSR_TPS_WIDTH 4 168*4882a593Smuzhiyun #define DMA_DSR_Q_WIDTH (DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH) 169*4882a593Smuzhiyun #define DMA_DSR0_RPS_START 8 170*4882a593Smuzhiyun #define DMA_DSR0_TPS_START 12 171*4882a593Smuzhiyun #define DMA_DSRX_FIRST_QUEUE 3 172*4882a593Smuzhiyun #define DMA_DSRX_INC 4 173*4882a593Smuzhiyun #define DMA_DSRX_QPR 4 174*4882a593Smuzhiyun #define DMA_DSRX_RPS_START 0 175*4882a593Smuzhiyun #define DMA_DSRX_TPS_START 4 176*4882a593Smuzhiyun #define DMA_TPS_STOPPED 0x00 177*4882a593Smuzhiyun #define DMA_TPS_SUSPENDED 0x06 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* DMA channel register offsets 180*4882a593Smuzhiyun * Multiple channels can be active. The first channel has registers 181*4882a593Smuzhiyun * that begin at 0x3100. Each subsequent channel has registers that 182*4882a593Smuzhiyun * are accessed using an offset of 0x80 from the previous channel. 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define DMA_CH_BASE 0x3100 185*4882a593Smuzhiyun #define DMA_CH_INC 0x80 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define DMA_CH_CR 0x00 188*4882a593Smuzhiyun #define DMA_CH_TCR 0x04 189*4882a593Smuzhiyun #define DMA_CH_RCR 0x08 190*4882a593Smuzhiyun #define DMA_CH_TDLR_HI 0x10 191*4882a593Smuzhiyun #define DMA_CH_TDLR_LO 0x14 192*4882a593Smuzhiyun #define DMA_CH_RDLR_HI 0x18 193*4882a593Smuzhiyun #define DMA_CH_RDLR_LO 0x1c 194*4882a593Smuzhiyun #define DMA_CH_TDTR_LO 0x24 195*4882a593Smuzhiyun #define DMA_CH_RDTR_LO 0x2c 196*4882a593Smuzhiyun #define DMA_CH_TDRLR 0x30 197*4882a593Smuzhiyun #define DMA_CH_RDRLR 0x34 198*4882a593Smuzhiyun #define DMA_CH_IER 0x38 199*4882a593Smuzhiyun #define DMA_CH_RIWT 0x3c 200*4882a593Smuzhiyun #define DMA_CH_CATDR_LO 0x44 201*4882a593Smuzhiyun #define DMA_CH_CARDR_LO 0x4c 202*4882a593Smuzhiyun #define DMA_CH_CATBR_HI 0x50 203*4882a593Smuzhiyun #define DMA_CH_CATBR_LO 0x54 204*4882a593Smuzhiyun #define DMA_CH_CARBR_HI 0x58 205*4882a593Smuzhiyun #define DMA_CH_CARBR_LO 0x5c 206*4882a593Smuzhiyun #define DMA_CH_SR 0x60 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* DMA channel register entry bit positions and sizes */ 209*4882a593Smuzhiyun #define DMA_CH_CR_PBLX8_INDEX 16 210*4882a593Smuzhiyun #define DMA_CH_CR_PBLX8_WIDTH 1 211*4882a593Smuzhiyun #define DMA_CH_CR_SPH_INDEX 24 212*4882a593Smuzhiyun #define DMA_CH_CR_SPH_WIDTH 1 213*4882a593Smuzhiyun #define DMA_CH_IER_AIE20_INDEX 15 214*4882a593Smuzhiyun #define DMA_CH_IER_AIE20_WIDTH 1 215*4882a593Smuzhiyun #define DMA_CH_IER_AIE_INDEX 14 216*4882a593Smuzhiyun #define DMA_CH_IER_AIE_WIDTH 1 217*4882a593Smuzhiyun #define DMA_CH_IER_FBEE_INDEX 12 218*4882a593Smuzhiyun #define DMA_CH_IER_FBEE_WIDTH 1 219*4882a593Smuzhiyun #define DMA_CH_IER_NIE20_INDEX 16 220*4882a593Smuzhiyun #define DMA_CH_IER_NIE20_WIDTH 1 221*4882a593Smuzhiyun #define DMA_CH_IER_NIE_INDEX 15 222*4882a593Smuzhiyun #define DMA_CH_IER_NIE_WIDTH 1 223*4882a593Smuzhiyun #define DMA_CH_IER_RBUE_INDEX 7 224*4882a593Smuzhiyun #define DMA_CH_IER_RBUE_WIDTH 1 225*4882a593Smuzhiyun #define DMA_CH_IER_RIE_INDEX 6 226*4882a593Smuzhiyun #define DMA_CH_IER_RIE_WIDTH 1 227*4882a593Smuzhiyun #define DMA_CH_IER_RSE_INDEX 8 228*4882a593Smuzhiyun #define DMA_CH_IER_RSE_WIDTH 1 229*4882a593Smuzhiyun #define DMA_CH_IER_TBUE_INDEX 2 230*4882a593Smuzhiyun #define DMA_CH_IER_TBUE_WIDTH 1 231*4882a593Smuzhiyun #define DMA_CH_IER_TIE_INDEX 0 232*4882a593Smuzhiyun #define DMA_CH_IER_TIE_WIDTH 1 233*4882a593Smuzhiyun #define DMA_CH_IER_TXSE_INDEX 1 234*4882a593Smuzhiyun #define DMA_CH_IER_TXSE_WIDTH 1 235*4882a593Smuzhiyun #define DMA_CH_RCR_PBL_INDEX 16 236*4882a593Smuzhiyun #define DMA_CH_RCR_PBL_WIDTH 6 237*4882a593Smuzhiyun #define DMA_CH_RCR_RBSZ_INDEX 1 238*4882a593Smuzhiyun #define DMA_CH_RCR_RBSZ_WIDTH 14 239*4882a593Smuzhiyun #define DMA_CH_RCR_SR_INDEX 0 240*4882a593Smuzhiyun #define DMA_CH_RCR_SR_WIDTH 1 241*4882a593Smuzhiyun #define DMA_CH_RIWT_RWT_INDEX 0 242*4882a593Smuzhiyun #define DMA_CH_RIWT_RWT_WIDTH 8 243*4882a593Smuzhiyun #define DMA_CH_SR_FBE_INDEX 12 244*4882a593Smuzhiyun #define DMA_CH_SR_FBE_WIDTH 1 245*4882a593Smuzhiyun #define DMA_CH_SR_RBU_INDEX 7 246*4882a593Smuzhiyun #define DMA_CH_SR_RBU_WIDTH 1 247*4882a593Smuzhiyun #define DMA_CH_SR_RI_INDEX 6 248*4882a593Smuzhiyun #define DMA_CH_SR_RI_WIDTH 1 249*4882a593Smuzhiyun #define DMA_CH_SR_RPS_INDEX 8 250*4882a593Smuzhiyun #define DMA_CH_SR_RPS_WIDTH 1 251*4882a593Smuzhiyun #define DMA_CH_SR_TBU_INDEX 2 252*4882a593Smuzhiyun #define DMA_CH_SR_TBU_WIDTH 1 253*4882a593Smuzhiyun #define DMA_CH_SR_TI_INDEX 0 254*4882a593Smuzhiyun #define DMA_CH_SR_TI_WIDTH 1 255*4882a593Smuzhiyun #define DMA_CH_SR_TPS_INDEX 1 256*4882a593Smuzhiyun #define DMA_CH_SR_TPS_WIDTH 1 257*4882a593Smuzhiyun #define DMA_CH_TCR_OSP_INDEX 4 258*4882a593Smuzhiyun #define DMA_CH_TCR_OSP_WIDTH 1 259*4882a593Smuzhiyun #define DMA_CH_TCR_PBL_INDEX 16 260*4882a593Smuzhiyun #define DMA_CH_TCR_PBL_WIDTH 6 261*4882a593Smuzhiyun #define DMA_CH_TCR_ST_INDEX 0 262*4882a593Smuzhiyun #define DMA_CH_TCR_ST_WIDTH 1 263*4882a593Smuzhiyun #define DMA_CH_TCR_TSE_INDEX 12 264*4882a593Smuzhiyun #define DMA_CH_TCR_TSE_WIDTH 1 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* DMA channel register values */ 267*4882a593Smuzhiyun #define DMA_OSP_DISABLE 0x00 268*4882a593Smuzhiyun #define DMA_OSP_ENABLE 0x01 269*4882a593Smuzhiyun #define DMA_PBL_1 1 270*4882a593Smuzhiyun #define DMA_PBL_2 2 271*4882a593Smuzhiyun #define DMA_PBL_4 4 272*4882a593Smuzhiyun #define DMA_PBL_8 8 273*4882a593Smuzhiyun #define DMA_PBL_16 16 274*4882a593Smuzhiyun #define DMA_PBL_32 32 275*4882a593Smuzhiyun #define DMA_PBL_64 64 /* 8 x 8 */ 276*4882a593Smuzhiyun #define DMA_PBL_128 128 /* 8 x 16 */ 277*4882a593Smuzhiyun #define DMA_PBL_256 256 /* 8 x 32 */ 278*4882a593Smuzhiyun #define DMA_PBL_X8_DISABLE 0x00 279*4882a593Smuzhiyun #define DMA_PBL_X8_ENABLE 0x01 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* MAC register offsets */ 282*4882a593Smuzhiyun #define MAC_TCR 0x0000 283*4882a593Smuzhiyun #define MAC_RCR 0x0004 284*4882a593Smuzhiyun #define MAC_PFR 0x0008 285*4882a593Smuzhiyun #define MAC_WTR 0x000c 286*4882a593Smuzhiyun #define MAC_HTR0 0x0010 287*4882a593Smuzhiyun #define MAC_VLANTR 0x0050 288*4882a593Smuzhiyun #define MAC_VLANHTR 0x0058 289*4882a593Smuzhiyun #define MAC_VLANIR 0x0060 290*4882a593Smuzhiyun #define MAC_IVLANIR 0x0064 291*4882a593Smuzhiyun #define MAC_RETMR 0x006c 292*4882a593Smuzhiyun #define MAC_Q0TFCR 0x0070 293*4882a593Smuzhiyun #define MAC_RFCR 0x0090 294*4882a593Smuzhiyun #define MAC_RQC0R 0x00a0 295*4882a593Smuzhiyun #define MAC_RQC1R 0x00a4 296*4882a593Smuzhiyun #define MAC_RQC2R 0x00a8 297*4882a593Smuzhiyun #define MAC_RQC3R 0x00ac 298*4882a593Smuzhiyun #define MAC_ISR 0x00b0 299*4882a593Smuzhiyun #define MAC_IER 0x00b4 300*4882a593Smuzhiyun #define MAC_RTSR 0x00b8 301*4882a593Smuzhiyun #define MAC_PMTCSR 0x00c0 302*4882a593Smuzhiyun #define MAC_RWKPFR 0x00c4 303*4882a593Smuzhiyun #define MAC_LPICSR 0x00d0 304*4882a593Smuzhiyun #define MAC_LPITCR 0x00d4 305*4882a593Smuzhiyun #define MAC_TIR 0x00e0 306*4882a593Smuzhiyun #define MAC_VR 0x0110 307*4882a593Smuzhiyun #define MAC_DR 0x0114 308*4882a593Smuzhiyun #define MAC_HWF0R 0x011c 309*4882a593Smuzhiyun #define MAC_HWF1R 0x0120 310*4882a593Smuzhiyun #define MAC_HWF2R 0x0124 311*4882a593Smuzhiyun #define MAC_MDIOSCAR 0x0200 312*4882a593Smuzhiyun #define MAC_MDIOSCCDR 0x0204 313*4882a593Smuzhiyun #define MAC_MDIOISR 0x0214 314*4882a593Smuzhiyun #define MAC_MDIOIER 0x0218 315*4882a593Smuzhiyun #define MAC_MDIOCL22R 0x0220 316*4882a593Smuzhiyun #define MAC_GPIOCR 0x0278 317*4882a593Smuzhiyun #define MAC_GPIOSR 0x027c 318*4882a593Smuzhiyun #define MAC_MACA0HR 0x0300 319*4882a593Smuzhiyun #define MAC_MACA0LR 0x0304 320*4882a593Smuzhiyun #define MAC_MACA1HR 0x0308 321*4882a593Smuzhiyun #define MAC_MACA1LR 0x030c 322*4882a593Smuzhiyun #define MAC_RSSCR 0x0c80 323*4882a593Smuzhiyun #define MAC_RSSAR 0x0c88 324*4882a593Smuzhiyun #define MAC_RSSDR 0x0c8c 325*4882a593Smuzhiyun #define MAC_TSCR 0x0d00 326*4882a593Smuzhiyun #define MAC_SSIR 0x0d04 327*4882a593Smuzhiyun #define MAC_STSR 0x0d08 328*4882a593Smuzhiyun #define MAC_STNR 0x0d0c 329*4882a593Smuzhiyun #define MAC_STSUR 0x0d10 330*4882a593Smuzhiyun #define MAC_STNUR 0x0d14 331*4882a593Smuzhiyun #define MAC_TSAR 0x0d18 332*4882a593Smuzhiyun #define MAC_TSSR 0x0d20 333*4882a593Smuzhiyun #define MAC_TXSNR 0x0d30 334*4882a593Smuzhiyun #define MAC_TXSSR 0x0d34 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define MAC_QTFCR_INC 4 337*4882a593Smuzhiyun #define MAC_MACA_INC 4 338*4882a593Smuzhiyun #define MAC_HTR_INC 4 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define MAC_RQC2_INC 4 341*4882a593Smuzhiyun #define MAC_RQC2_Q_PER_REG 4 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* MAC register entry bit positions and sizes */ 344*4882a593Smuzhiyun #define MAC_HWF0R_ADDMACADRSEL_INDEX 18 345*4882a593Smuzhiyun #define MAC_HWF0R_ADDMACADRSEL_WIDTH 5 346*4882a593Smuzhiyun #define MAC_HWF0R_ARPOFFSEL_INDEX 9 347*4882a593Smuzhiyun #define MAC_HWF0R_ARPOFFSEL_WIDTH 1 348*4882a593Smuzhiyun #define MAC_HWF0R_EEESEL_INDEX 13 349*4882a593Smuzhiyun #define MAC_HWF0R_EEESEL_WIDTH 1 350*4882a593Smuzhiyun #define MAC_HWF0R_GMIISEL_INDEX 1 351*4882a593Smuzhiyun #define MAC_HWF0R_GMIISEL_WIDTH 1 352*4882a593Smuzhiyun #define MAC_HWF0R_MGKSEL_INDEX 7 353*4882a593Smuzhiyun #define MAC_HWF0R_MGKSEL_WIDTH 1 354*4882a593Smuzhiyun #define MAC_HWF0R_MMCSEL_INDEX 8 355*4882a593Smuzhiyun #define MAC_HWF0R_MMCSEL_WIDTH 1 356*4882a593Smuzhiyun #define MAC_HWF0R_RWKSEL_INDEX 6 357*4882a593Smuzhiyun #define MAC_HWF0R_RWKSEL_WIDTH 1 358*4882a593Smuzhiyun #define MAC_HWF0R_RXCOESEL_INDEX 16 359*4882a593Smuzhiyun #define MAC_HWF0R_RXCOESEL_WIDTH 1 360*4882a593Smuzhiyun #define MAC_HWF0R_SAVLANINS_INDEX 27 361*4882a593Smuzhiyun #define MAC_HWF0R_SAVLANINS_WIDTH 1 362*4882a593Smuzhiyun #define MAC_HWF0R_SMASEL_INDEX 5 363*4882a593Smuzhiyun #define MAC_HWF0R_SMASEL_WIDTH 1 364*4882a593Smuzhiyun #define MAC_HWF0R_TSSEL_INDEX 12 365*4882a593Smuzhiyun #define MAC_HWF0R_TSSEL_WIDTH 1 366*4882a593Smuzhiyun #define MAC_HWF0R_TSSTSSEL_INDEX 25 367*4882a593Smuzhiyun #define MAC_HWF0R_TSSTSSEL_WIDTH 2 368*4882a593Smuzhiyun #define MAC_HWF0R_TXCOESEL_INDEX 14 369*4882a593Smuzhiyun #define MAC_HWF0R_TXCOESEL_WIDTH 1 370*4882a593Smuzhiyun #define MAC_HWF0R_VLHASH_INDEX 4 371*4882a593Smuzhiyun #define MAC_HWF0R_VLHASH_WIDTH 1 372*4882a593Smuzhiyun #define MAC_HWF0R_VXN_INDEX 29 373*4882a593Smuzhiyun #define MAC_HWF0R_VXN_WIDTH 1 374*4882a593Smuzhiyun #define MAC_HWF1R_ADDR64_INDEX 14 375*4882a593Smuzhiyun #define MAC_HWF1R_ADDR64_WIDTH 2 376*4882a593Smuzhiyun #define MAC_HWF1R_ADVTHWORD_INDEX 13 377*4882a593Smuzhiyun #define MAC_HWF1R_ADVTHWORD_WIDTH 1 378*4882a593Smuzhiyun #define MAC_HWF1R_DBGMEMA_INDEX 19 379*4882a593Smuzhiyun #define MAC_HWF1R_DBGMEMA_WIDTH 1 380*4882a593Smuzhiyun #define MAC_HWF1R_DCBEN_INDEX 16 381*4882a593Smuzhiyun #define MAC_HWF1R_DCBEN_WIDTH 1 382*4882a593Smuzhiyun #define MAC_HWF1R_HASHTBLSZ_INDEX 24 383*4882a593Smuzhiyun #define MAC_HWF1R_HASHTBLSZ_WIDTH 3 384*4882a593Smuzhiyun #define MAC_HWF1R_L3L4FNUM_INDEX 27 385*4882a593Smuzhiyun #define MAC_HWF1R_L3L4FNUM_WIDTH 4 386*4882a593Smuzhiyun #define MAC_HWF1R_NUMTC_INDEX 21 387*4882a593Smuzhiyun #define MAC_HWF1R_NUMTC_WIDTH 3 388*4882a593Smuzhiyun #define MAC_HWF1R_RSSEN_INDEX 20 389*4882a593Smuzhiyun #define MAC_HWF1R_RSSEN_WIDTH 1 390*4882a593Smuzhiyun #define MAC_HWF1R_RXFIFOSIZE_INDEX 0 391*4882a593Smuzhiyun #define MAC_HWF1R_RXFIFOSIZE_WIDTH 5 392*4882a593Smuzhiyun #define MAC_HWF1R_SPHEN_INDEX 17 393*4882a593Smuzhiyun #define MAC_HWF1R_SPHEN_WIDTH 1 394*4882a593Smuzhiyun #define MAC_HWF1R_TSOEN_INDEX 18 395*4882a593Smuzhiyun #define MAC_HWF1R_TSOEN_WIDTH 1 396*4882a593Smuzhiyun #define MAC_HWF1R_TXFIFOSIZE_INDEX 6 397*4882a593Smuzhiyun #define MAC_HWF1R_TXFIFOSIZE_WIDTH 5 398*4882a593Smuzhiyun #define MAC_HWF2R_AUXSNAPNUM_INDEX 28 399*4882a593Smuzhiyun #define MAC_HWF2R_AUXSNAPNUM_WIDTH 3 400*4882a593Smuzhiyun #define MAC_HWF2R_PPSOUTNUM_INDEX 24 401*4882a593Smuzhiyun #define MAC_HWF2R_PPSOUTNUM_WIDTH 3 402*4882a593Smuzhiyun #define MAC_HWF2R_RXCHCNT_INDEX 12 403*4882a593Smuzhiyun #define MAC_HWF2R_RXCHCNT_WIDTH 4 404*4882a593Smuzhiyun #define MAC_HWF2R_RXQCNT_INDEX 0 405*4882a593Smuzhiyun #define MAC_HWF2R_RXQCNT_WIDTH 4 406*4882a593Smuzhiyun #define MAC_HWF2R_TXCHCNT_INDEX 18 407*4882a593Smuzhiyun #define MAC_HWF2R_TXCHCNT_WIDTH 4 408*4882a593Smuzhiyun #define MAC_HWF2R_TXQCNT_INDEX 6 409*4882a593Smuzhiyun #define MAC_HWF2R_TXQCNT_WIDTH 4 410*4882a593Smuzhiyun #define MAC_IER_TSIE_INDEX 12 411*4882a593Smuzhiyun #define MAC_IER_TSIE_WIDTH 1 412*4882a593Smuzhiyun #define MAC_ISR_MMCRXIS_INDEX 9 413*4882a593Smuzhiyun #define MAC_ISR_MMCRXIS_WIDTH 1 414*4882a593Smuzhiyun #define MAC_ISR_MMCTXIS_INDEX 10 415*4882a593Smuzhiyun #define MAC_ISR_MMCTXIS_WIDTH 1 416*4882a593Smuzhiyun #define MAC_ISR_PMTIS_INDEX 4 417*4882a593Smuzhiyun #define MAC_ISR_PMTIS_WIDTH 1 418*4882a593Smuzhiyun #define MAC_ISR_SMI_INDEX 1 419*4882a593Smuzhiyun #define MAC_ISR_SMI_WIDTH 1 420*4882a593Smuzhiyun #define MAC_ISR_TSIS_INDEX 12 421*4882a593Smuzhiyun #define MAC_ISR_TSIS_WIDTH 1 422*4882a593Smuzhiyun #define MAC_MACA1HR_AE_INDEX 31 423*4882a593Smuzhiyun #define MAC_MACA1HR_AE_WIDTH 1 424*4882a593Smuzhiyun #define MAC_MDIOIER_SNGLCOMPIE_INDEX 12 425*4882a593Smuzhiyun #define MAC_MDIOIER_SNGLCOMPIE_WIDTH 1 426*4882a593Smuzhiyun #define MAC_MDIOISR_SNGLCOMPINT_INDEX 12 427*4882a593Smuzhiyun #define MAC_MDIOISR_SNGLCOMPINT_WIDTH 1 428*4882a593Smuzhiyun #define MAC_MDIOSCAR_DA_INDEX 21 429*4882a593Smuzhiyun #define MAC_MDIOSCAR_DA_WIDTH 5 430*4882a593Smuzhiyun #define MAC_MDIOSCAR_PA_INDEX 16 431*4882a593Smuzhiyun #define MAC_MDIOSCAR_PA_WIDTH 5 432*4882a593Smuzhiyun #define MAC_MDIOSCAR_RA_INDEX 0 433*4882a593Smuzhiyun #define MAC_MDIOSCAR_RA_WIDTH 16 434*4882a593Smuzhiyun #define MAC_MDIOSCCDR_BUSY_INDEX 22 435*4882a593Smuzhiyun #define MAC_MDIOSCCDR_BUSY_WIDTH 1 436*4882a593Smuzhiyun #define MAC_MDIOSCCDR_CMD_INDEX 16 437*4882a593Smuzhiyun #define MAC_MDIOSCCDR_CMD_WIDTH 2 438*4882a593Smuzhiyun #define MAC_MDIOSCCDR_CR_INDEX 19 439*4882a593Smuzhiyun #define MAC_MDIOSCCDR_CR_WIDTH 3 440*4882a593Smuzhiyun #define MAC_MDIOSCCDR_DATA_INDEX 0 441*4882a593Smuzhiyun #define MAC_MDIOSCCDR_DATA_WIDTH 16 442*4882a593Smuzhiyun #define MAC_MDIOSCCDR_SADDR_INDEX 18 443*4882a593Smuzhiyun #define MAC_MDIOSCCDR_SADDR_WIDTH 1 444*4882a593Smuzhiyun #define MAC_PFR_HMC_INDEX 2 445*4882a593Smuzhiyun #define MAC_PFR_HMC_WIDTH 1 446*4882a593Smuzhiyun #define MAC_PFR_HPF_INDEX 10 447*4882a593Smuzhiyun #define MAC_PFR_HPF_WIDTH 1 448*4882a593Smuzhiyun #define MAC_PFR_HUC_INDEX 1 449*4882a593Smuzhiyun #define MAC_PFR_HUC_WIDTH 1 450*4882a593Smuzhiyun #define MAC_PFR_PM_INDEX 4 451*4882a593Smuzhiyun #define MAC_PFR_PM_WIDTH 1 452*4882a593Smuzhiyun #define MAC_PFR_PR_INDEX 0 453*4882a593Smuzhiyun #define MAC_PFR_PR_WIDTH 1 454*4882a593Smuzhiyun #define MAC_PFR_VTFE_INDEX 16 455*4882a593Smuzhiyun #define MAC_PFR_VTFE_WIDTH 1 456*4882a593Smuzhiyun #define MAC_PFR_VUCC_INDEX 22 457*4882a593Smuzhiyun #define MAC_PFR_VUCC_WIDTH 1 458*4882a593Smuzhiyun #define MAC_PMTCSR_MGKPKTEN_INDEX 1 459*4882a593Smuzhiyun #define MAC_PMTCSR_MGKPKTEN_WIDTH 1 460*4882a593Smuzhiyun #define MAC_PMTCSR_PWRDWN_INDEX 0 461*4882a593Smuzhiyun #define MAC_PMTCSR_PWRDWN_WIDTH 1 462*4882a593Smuzhiyun #define MAC_PMTCSR_RWKFILTRST_INDEX 31 463*4882a593Smuzhiyun #define MAC_PMTCSR_RWKFILTRST_WIDTH 1 464*4882a593Smuzhiyun #define MAC_PMTCSR_RWKPKTEN_INDEX 2 465*4882a593Smuzhiyun #define MAC_PMTCSR_RWKPKTEN_WIDTH 1 466*4882a593Smuzhiyun #define MAC_Q0TFCR_PT_INDEX 16 467*4882a593Smuzhiyun #define MAC_Q0TFCR_PT_WIDTH 16 468*4882a593Smuzhiyun #define MAC_Q0TFCR_TFE_INDEX 1 469*4882a593Smuzhiyun #define MAC_Q0TFCR_TFE_WIDTH 1 470*4882a593Smuzhiyun #define MAC_RCR_ACS_INDEX 1 471*4882a593Smuzhiyun #define MAC_RCR_ACS_WIDTH 1 472*4882a593Smuzhiyun #define MAC_RCR_CST_INDEX 2 473*4882a593Smuzhiyun #define MAC_RCR_CST_WIDTH 1 474*4882a593Smuzhiyun #define MAC_RCR_DCRCC_INDEX 3 475*4882a593Smuzhiyun #define MAC_RCR_DCRCC_WIDTH 1 476*4882a593Smuzhiyun #define MAC_RCR_HDSMS_INDEX 12 477*4882a593Smuzhiyun #define MAC_RCR_HDSMS_WIDTH 3 478*4882a593Smuzhiyun #define MAC_RCR_IPC_INDEX 9 479*4882a593Smuzhiyun #define MAC_RCR_IPC_WIDTH 1 480*4882a593Smuzhiyun #define MAC_RCR_JE_INDEX 8 481*4882a593Smuzhiyun #define MAC_RCR_JE_WIDTH 1 482*4882a593Smuzhiyun #define MAC_RCR_LM_INDEX 10 483*4882a593Smuzhiyun #define MAC_RCR_LM_WIDTH 1 484*4882a593Smuzhiyun #define MAC_RCR_RE_INDEX 0 485*4882a593Smuzhiyun #define MAC_RCR_RE_WIDTH 1 486*4882a593Smuzhiyun #define MAC_RFCR_PFCE_INDEX 8 487*4882a593Smuzhiyun #define MAC_RFCR_PFCE_WIDTH 1 488*4882a593Smuzhiyun #define MAC_RFCR_RFE_INDEX 0 489*4882a593Smuzhiyun #define MAC_RFCR_RFE_WIDTH 1 490*4882a593Smuzhiyun #define MAC_RFCR_UP_INDEX 1 491*4882a593Smuzhiyun #define MAC_RFCR_UP_WIDTH 1 492*4882a593Smuzhiyun #define MAC_RQC0R_RXQ0EN_INDEX 0 493*4882a593Smuzhiyun #define MAC_RQC0R_RXQ0EN_WIDTH 2 494*4882a593Smuzhiyun #define MAC_RSSAR_ADDRT_INDEX 2 495*4882a593Smuzhiyun #define MAC_RSSAR_ADDRT_WIDTH 1 496*4882a593Smuzhiyun #define MAC_RSSAR_CT_INDEX 1 497*4882a593Smuzhiyun #define MAC_RSSAR_CT_WIDTH 1 498*4882a593Smuzhiyun #define MAC_RSSAR_OB_INDEX 0 499*4882a593Smuzhiyun #define MAC_RSSAR_OB_WIDTH 1 500*4882a593Smuzhiyun #define MAC_RSSAR_RSSIA_INDEX 8 501*4882a593Smuzhiyun #define MAC_RSSAR_RSSIA_WIDTH 8 502*4882a593Smuzhiyun #define MAC_RSSCR_IP2TE_INDEX 1 503*4882a593Smuzhiyun #define MAC_RSSCR_IP2TE_WIDTH 1 504*4882a593Smuzhiyun #define MAC_RSSCR_RSSE_INDEX 0 505*4882a593Smuzhiyun #define MAC_RSSCR_RSSE_WIDTH 1 506*4882a593Smuzhiyun #define MAC_RSSCR_TCP4TE_INDEX 2 507*4882a593Smuzhiyun #define MAC_RSSCR_TCP4TE_WIDTH 1 508*4882a593Smuzhiyun #define MAC_RSSCR_UDP4TE_INDEX 3 509*4882a593Smuzhiyun #define MAC_RSSCR_UDP4TE_WIDTH 1 510*4882a593Smuzhiyun #define MAC_RSSDR_DMCH_INDEX 0 511*4882a593Smuzhiyun #define MAC_RSSDR_DMCH_WIDTH 4 512*4882a593Smuzhiyun #define MAC_SSIR_SNSINC_INDEX 8 513*4882a593Smuzhiyun #define MAC_SSIR_SNSINC_WIDTH 8 514*4882a593Smuzhiyun #define MAC_SSIR_SSINC_INDEX 16 515*4882a593Smuzhiyun #define MAC_SSIR_SSINC_WIDTH 8 516*4882a593Smuzhiyun #define MAC_TCR_SS_INDEX 29 517*4882a593Smuzhiyun #define MAC_TCR_SS_WIDTH 2 518*4882a593Smuzhiyun #define MAC_TCR_TE_INDEX 0 519*4882a593Smuzhiyun #define MAC_TCR_TE_WIDTH 1 520*4882a593Smuzhiyun #define MAC_TCR_VNE_INDEX 24 521*4882a593Smuzhiyun #define MAC_TCR_VNE_WIDTH 1 522*4882a593Smuzhiyun #define MAC_TCR_VNM_INDEX 25 523*4882a593Smuzhiyun #define MAC_TCR_VNM_WIDTH 1 524*4882a593Smuzhiyun #define MAC_TIR_TNID_INDEX 0 525*4882a593Smuzhiyun #define MAC_TIR_TNID_WIDTH 16 526*4882a593Smuzhiyun #define MAC_TSCR_AV8021ASMEN_INDEX 28 527*4882a593Smuzhiyun #define MAC_TSCR_AV8021ASMEN_WIDTH 1 528*4882a593Smuzhiyun #define MAC_TSCR_SNAPTYPSEL_INDEX 16 529*4882a593Smuzhiyun #define MAC_TSCR_SNAPTYPSEL_WIDTH 2 530*4882a593Smuzhiyun #define MAC_TSCR_TSADDREG_INDEX 5 531*4882a593Smuzhiyun #define MAC_TSCR_TSADDREG_WIDTH 1 532*4882a593Smuzhiyun #define MAC_TSCR_TSCFUPDT_INDEX 1 533*4882a593Smuzhiyun #define MAC_TSCR_TSCFUPDT_WIDTH 1 534*4882a593Smuzhiyun #define MAC_TSCR_TSCTRLSSR_INDEX 9 535*4882a593Smuzhiyun #define MAC_TSCR_TSCTRLSSR_WIDTH 1 536*4882a593Smuzhiyun #define MAC_TSCR_TSENA_INDEX 0 537*4882a593Smuzhiyun #define MAC_TSCR_TSENA_WIDTH 1 538*4882a593Smuzhiyun #define MAC_TSCR_TSENALL_INDEX 8 539*4882a593Smuzhiyun #define MAC_TSCR_TSENALL_WIDTH 1 540*4882a593Smuzhiyun #define MAC_TSCR_TSEVNTENA_INDEX 14 541*4882a593Smuzhiyun #define MAC_TSCR_TSEVNTENA_WIDTH 1 542*4882a593Smuzhiyun #define MAC_TSCR_TSINIT_INDEX 2 543*4882a593Smuzhiyun #define MAC_TSCR_TSINIT_WIDTH 1 544*4882a593Smuzhiyun #define MAC_TSCR_TSIPENA_INDEX 11 545*4882a593Smuzhiyun #define MAC_TSCR_TSIPENA_WIDTH 1 546*4882a593Smuzhiyun #define MAC_TSCR_TSIPV4ENA_INDEX 13 547*4882a593Smuzhiyun #define MAC_TSCR_TSIPV4ENA_WIDTH 1 548*4882a593Smuzhiyun #define MAC_TSCR_TSIPV6ENA_INDEX 12 549*4882a593Smuzhiyun #define MAC_TSCR_TSIPV6ENA_WIDTH 1 550*4882a593Smuzhiyun #define MAC_TSCR_TSMSTRENA_INDEX 15 551*4882a593Smuzhiyun #define MAC_TSCR_TSMSTRENA_WIDTH 1 552*4882a593Smuzhiyun #define MAC_TSCR_TSVER2ENA_INDEX 10 553*4882a593Smuzhiyun #define MAC_TSCR_TSVER2ENA_WIDTH 1 554*4882a593Smuzhiyun #define MAC_TSCR_TXTSSTSM_INDEX 24 555*4882a593Smuzhiyun #define MAC_TSCR_TXTSSTSM_WIDTH 1 556*4882a593Smuzhiyun #define MAC_TSSR_TXTSC_INDEX 15 557*4882a593Smuzhiyun #define MAC_TSSR_TXTSC_WIDTH 1 558*4882a593Smuzhiyun #define MAC_TXSNR_TXTSSTSMIS_INDEX 31 559*4882a593Smuzhiyun #define MAC_TXSNR_TXTSSTSMIS_WIDTH 1 560*4882a593Smuzhiyun #define MAC_VLANHTR_VLHT_INDEX 0 561*4882a593Smuzhiyun #define MAC_VLANHTR_VLHT_WIDTH 16 562*4882a593Smuzhiyun #define MAC_VLANIR_VLTI_INDEX 20 563*4882a593Smuzhiyun #define MAC_VLANIR_VLTI_WIDTH 1 564*4882a593Smuzhiyun #define MAC_VLANIR_CSVL_INDEX 19 565*4882a593Smuzhiyun #define MAC_VLANIR_CSVL_WIDTH 1 566*4882a593Smuzhiyun #define MAC_VLANTR_DOVLTC_INDEX 20 567*4882a593Smuzhiyun #define MAC_VLANTR_DOVLTC_WIDTH 1 568*4882a593Smuzhiyun #define MAC_VLANTR_ERSVLM_INDEX 19 569*4882a593Smuzhiyun #define MAC_VLANTR_ERSVLM_WIDTH 1 570*4882a593Smuzhiyun #define MAC_VLANTR_ESVL_INDEX 18 571*4882a593Smuzhiyun #define MAC_VLANTR_ESVL_WIDTH 1 572*4882a593Smuzhiyun #define MAC_VLANTR_ETV_INDEX 16 573*4882a593Smuzhiyun #define MAC_VLANTR_ETV_WIDTH 1 574*4882a593Smuzhiyun #define MAC_VLANTR_EVLS_INDEX 21 575*4882a593Smuzhiyun #define MAC_VLANTR_EVLS_WIDTH 2 576*4882a593Smuzhiyun #define MAC_VLANTR_EVLRXS_INDEX 24 577*4882a593Smuzhiyun #define MAC_VLANTR_EVLRXS_WIDTH 1 578*4882a593Smuzhiyun #define MAC_VLANTR_VL_INDEX 0 579*4882a593Smuzhiyun #define MAC_VLANTR_VL_WIDTH 16 580*4882a593Smuzhiyun #define MAC_VLANTR_VTHM_INDEX 25 581*4882a593Smuzhiyun #define MAC_VLANTR_VTHM_WIDTH 1 582*4882a593Smuzhiyun #define MAC_VLANTR_VTIM_INDEX 17 583*4882a593Smuzhiyun #define MAC_VLANTR_VTIM_WIDTH 1 584*4882a593Smuzhiyun #define MAC_VR_DEVID_INDEX 8 585*4882a593Smuzhiyun #define MAC_VR_DEVID_WIDTH 8 586*4882a593Smuzhiyun #define MAC_VR_SNPSVER_INDEX 0 587*4882a593Smuzhiyun #define MAC_VR_SNPSVER_WIDTH 8 588*4882a593Smuzhiyun #define MAC_VR_USERVER_INDEX 16 589*4882a593Smuzhiyun #define MAC_VR_USERVER_WIDTH 8 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* MMC register offsets */ 592*4882a593Smuzhiyun #define MMC_CR 0x0800 593*4882a593Smuzhiyun #define MMC_RISR 0x0804 594*4882a593Smuzhiyun #define MMC_TISR 0x0808 595*4882a593Smuzhiyun #define MMC_RIER 0x080c 596*4882a593Smuzhiyun #define MMC_TIER 0x0810 597*4882a593Smuzhiyun #define MMC_TXOCTETCOUNT_GB_LO 0x0814 598*4882a593Smuzhiyun #define MMC_TXOCTETCOUNT_GB_HI 0x0818 599*4882a593Smuzhiyun #define MMC_TXFRAMECOUNT_GB_LO 0x081c 600*4882a593Smuzhiyun #define MMC_TXFRAMECOUNT_GB_HI 0x0820 601*4882a593Smuzhiyun #define MMC_TXBROADCASTFRAMES_G_LO 0x0824 602*4882a593Smuzhiyun #define MMC_TXBROADCASTFRAMES_G_HI 0x0828 603*4882a593Smuzhiyun #define MMC_TXMULTICASTFRAMES_G_LO 0x082c 604*4882a593Smuzhiyun #define MMC_TXMULTICASTFRAMES_G_HI 0x0830 605*4882a593Smuzhiyun #define MMC_TX64OCTETS_GB_LO 0x0834 606*4882a593Smuzhiyun #define MMC_TX64OCTETS_GB_HI 0x0838 607*4882a593Smuzhiyun #define MMC_TX65TO127OCTETS_GB_LO 0x083c 608*4882a593Smuzhiyun #define MMC_TX65TO127OCTETS_GB_HI 0x0840 609*4882a593Smuzhiyun #define MMC_TX128TO255OCTETS_GB_LO 0x0844 610*4882a593Smuzhiyun #define MMC_TX128TO255OCTETS_GB_HI 0x0848 611*4882a593Smuzhiyun #define MMC_TX256TO511OCTETS_GB_LO 0x084c 612*4882a593Smuzhiyun #define MMC_TX256TO511OCTETS_GB_HI 0x0850 613*4882a593Smuzhiyun #define MMC_TX512TO1023OCTETS_GB_LO 0x0854 614*4882a593Smuzhiyun #define MMC_TX512TO1023OCTETS_GB_HI 0x0858 615*4882a593Smuzhiyun #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c 616*4882a593Smuzhiyun #define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860 617*4882a593Smuzhiyun #define MMC_TXUNICASTFRAMES_GB_LO 0x0864 618*4882a593Smuzhiyun #define MMC_TXUNICASTFRAMES_GB_HI 0x0868 619*4882a593Smuzhiyun #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c 620*4882a593Smuzhiyun #define MMC_TXMULTICASTFRAMES_GB_HI 0x0870 621*4882a593Smuzhiyun #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874 622*4882a593Smuzhiyun #define MMC_TXBROADCASTFRAMES_GB_HI 0x0878 623*4882a593Smuzhiyun #define MMC_TXUNDERFLOWERROR_LO 0x087c 624*4882a593Smuzhiyun #define MMC_TXUNDERFLOWERROR_HI 0x0880 625*4882a593Smuzhiyun #define MMC_TXOCTETCOUNT_G_LO 0x0884 626*4882a593Smuzhiyun #define MMC_TXOCTETCOUNT_G_HI 0x0888 627*4882a593Smuzhiyun #define MMC_TXFRAMECOUNT_G_LO 0x088c 628*4882a593Smuzhiyun #define MMC_TXFRAMECOUNT_G_HI 0x0890 629*4882a593Smuzhiyun #define MMC_TXPAUSEFRAMES_LO 0x0894 630*4882a593Smuzhiyun #define MMC_TXPAUSEFRAMES_HI 0x0898 631*4882a593Smuzhiyun #define MMC_TXVLANFRAMES_G_LO 0x089c 632*4882a593Smuzhiyun #define MMC_TXVLANFRAMES_G_HI 0x08a0 633*4882a593Smuzhiyun #define MMC_RXFRAMECOUNT_GB_LO 0x0900 634*4882a593Smuzhiyun #define MMC_RXFRAMECOUNT_GB_HI 0x0904 635*4882a593Smuzhiyun #define MMC_RXOCTETCOUNT_GB_LO 0x0908 636*4882a593Smuzhiyun #define MMC_RXOCTETCOUNT_GB_HI 0x090c 637*4882a593Smuzhiyun #define MMC_RXOCTETCOUNT_G_LO 0x0910 638*4882a593Smuzhiyun #define MMC_RXOCTETCOUNT_G_HI 0x0914 639*4882a593Smuzhiyun #define MMC_RXBROADCASTFRAMES_G_LO 0x0918 640*4882a593Smuzhiyun #define MMC_RXBROADCASTFRAMES_G_HI 0x091c 641*4882a593Smuzhiyun #define MMC_RXMULTICASTFRAMES_G_LO 0x0920 642*4882a593Smuzhiyun #define MMC_RXMULTICASTFRAMES_G_HI 0x0924 643*4882a593Smuzhiyun #define MMC_RXCRCERROR_LO 0x0928 644*4882a593Smuzhiyun #define MMC_RXCRCERROR_HI 0x092c 645*4882a593Smuzhiyun #define MMC_RXRUNTERROR 0x0930 646*4882a593Smuzhiyun #define MMC_RXJABBERERROR 0x0934 647*4882a593Smuzhiyun #define MMC_RXUNDERSIZE_G 0x0938 648*4882a593Smuzhiyun #define MMC_RXOVERSIZE_G 0x093c 649*4882a593Smuzhiyun #define MMC_RX64OCTETS_GB_LO 0x0940 650*4882a593Smuzhiyun #define MMC_RX64OCTETS_GB_HI 0x0944 651*4882a593Smuzhiyun #define MMC_RX65TO127OCTETS_GB_LO 0x0948 652*4882a593Smuzhiyun #define MMC_RX65TO127OCTETS_GB_HI 0x094c 653*4882a593Smuzhiyun #define MMC_RX128TO255OCTETS_GB_LO 0x0950 654*4882a593Smuzhiyun #define MMC_RX128TO255OCTETS_GB_HI 0x0954 655*4882a593Smuzhiyun #define MMC_RX256TO511OCTETS_GB_LO 0x0958 656*4882a593Smuzhiyun #define MMC_RX256TO511OCTETS_GB_HI 0x095c 657*4882a593Smuzhiyun #define MMC_RX512TO1023OCTETS_GB_LO 0x0960 658*4882a593Smuzhiyun #define MMC_RX512TO1023OCTETS_GB_HI 0x0964 659*4882a593Smuzhiyun #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968 660*4882a593Smuzhiyun #define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c 661*4882a593Smuzhiyun #define MMC_RXUNICASTFRAMES_G_LO 0x0970 662*4882a593Smuzhiyun #define MMC_RXUNICASTFRAMES_G_HI 0x0974 663*4882a593Smuzhiyun #define MMC_RXLENGTHERROR_LO 0x0978 664*4882a593Smuzhiyun #define MMC_RXLENGTHERROR_HI 0x097c 665*4882a593Smuzhiyun #define MMC_RXOUTOFRANGETYPE_LO 0x0980 666*4882a593Smuzhiyun #define MMC_RXOUTOFRANGETYPE_HI 0x0984 667*4882a593Smuzhiyun #define MMC_RXPAUSEFRAMES_LO 0x0988 668*4882a593Smuzhiyun #define MMC_RXPAUSEFRAMES_HI 0x098c 669*4882a593Smuzhiyun #define MMC_RXFIFOOVERFLOW_LO 0x0990 670*4882a593Smuzhiyun #define MMC_RXFIFOOVERFLOW_HI 0x0994 671*4882a593Smuzhiyun #define MMC_RXVLANFRAMES_GB_LO 0x0998 672*4882a593Smuzhiyun #define MMC_RXVLANFRAMES_GB_HI 0x099c 673*4882a593Smuzhiyun #define MMC_RXWATCHDOGERROR 0x09a0 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun /* MMC register entry bit positions and sizes */ 676*4882a593Smuzhiyun #define MMC_CR_CR_INDEX 0 677*4882a593Smuzhiyun #define MMC_CR_CR_WIDTH 1 678*4882a593Smuzhiyun #define MMC_CR_CSR_INDEX 1 679*4882a593Smuzhiyun #define MMC_CR_CSR_WIDTH 1 680*4882a593Smuzhiyun #define MMC_CR_ROR_INDEX 2 681*4882a593Smuzhiyun #define MMC_CR_ROR_WIDTH 1 682*4882a593Smuzhiyun #define MMC_CR_MCF_INDEX 3 683*4882a593Smuzhiyun #define MMC_CR_MCF_WIDTH 1 684*4882a593Smuzhiyun #define MMC_CR_MCT_INDEX 4 685*4882a593Smuzhiyun #define MMC_CR_MCT_WIDTH 2 686*4882a593Smuzhiyun #define MMC_RIER_ALL_INTERRUPTS_INDEX 0 687*4882a593Smuzhiyun #define MMC_RIER_ALL_INTERRUPTS_WIDTH 23 688*4882a593Smuzhiyun #define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0 689*4882a593Smuzhiyun #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1 690*4882a593Smuzhiyun #define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1 691*4882a593Smuzhiyun #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1 692*4882a593Smuzhiyun #define MMC_RISR_RXOCTETCOUNT_G_INDEX 2 693*4882a593Smuzhiyun #define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1 694*4882a593Smuzhiyun #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3 695*4882a593Smuzhiyun #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1 696*4882a593Smuzhiyun #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4 697*4882a593Smuzhiyun #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1 698*4882a593Smuzhiyun #define MMC_RISR_RXCRCERROR_INDEX 5 699*4882a593Smuzhiyun #define MMC_RISR_RXCRCERROR_WIDTH 1 700*4882a593Smuzhiyun #define MMC_RISR_RXRUNTERROR_INDEX 6 701*4882a593Smuzhiyun #define MMC_RISR_RXRUNTERROR_WIDTH 1 702*4882a593Smuzhiyun #define MMC_RISR_RXJABBERERROR_INDEX 7 703*4882a593Smuzhiyun #define MMC_RISR_RXJABBERERROR_WIDTH 1 704*4882a593Smuzhiyun #define MMC_RISR_RXUNDERSIZE_G_INDEX 8 705*4882a593Smuzhiyun #define MMC_RISR_RXUNDERSIZE_G_WIDTH 1 706*4882a593Smuzhiyun #define MMC_RISR_RXOVERSIZE_G_INDEX 9 707*4882a593Smuzhiyun #define MMC_RISR_RXOVERSIZE_G_WIDTH 1 708*4882a593Smuzhiyun #define MMC_RISR_RX64OCTETS_GB_INDEX 10 709*4882a593Smuzhiyun #define MMC_RISR_RX64OCTETS_GB_WIDTH 1 710*4882a593Smuzhiyun #define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11 711*4882a593Smuzhiyun #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1 712*4882a593Smuzhiyun #define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12 713*4882a593Smuzhiyun #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1 714*4882a593Smuzhiyun #define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13 715*4882a593Smuzhiyun #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1 716*4882a593Smuzhiyun #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14 717*4882a593Smuzhiyun #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1 718*4882a593Smuzhiyun #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15 719*4882a593Smuzhiyun #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1 720*4882a593Smuzhiyun #define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16 721*4882a593Smuzhiyun #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1 722*4882a593Smuzhiyun #define MMC_RISR_RXLENGTHERROR_INDEX 17 723*4882a593Smuzhiyun #define MMC_RISR_RXLENGTHERROR_WIDTH 1 724*4882a593Smuzhiyun #define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18 725*4882a593Smuzhiyun #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1 726*4882a593Smuzhiyun #define MMC_RISR_RXPAUSEFRAMES_INDEX 19 727*4882a593Smuzhiyun #define MMC_RISR_RXPAUSEFRAMES_WIDTH 1 728*4882a593Smuzhiyun #define MMC_RISR_RXFIFOOVERFLOW_INDEX 20 729*4882a593Smuzhiyun #define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1 730*4882a593Smuzhiyun #define MMC_RISR_RXVLANFRAMES_GB_INDEX 21 731*4882a593Smuzhiyun #define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1 732*4882a593Smuzhiyun #define MMC_RISR_RXWATCHDOGERROR_INDEX 22 733*4882a593Smuzhiyun #define MMC_RISR_RXWATCHDOGERROR_WIDTH 1 734*4882a593Smuzhiyun #define MMC_TIER_ALL_INTERRUPTS_INDEX 0 735*4882a593Smuzhiyun #define MMC_TIER_ALL_INTERRUPTS_WIDTH 18 736*4882a593Smuzhiyun #define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0 737*4882a593Smuzhiyun #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1 738*4882a593Smuzhiyun #define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1 739*4882a593Smuzhiyun #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1 740*4882a593Smuzhiyun #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2 741*4882a593Smuzhiyun #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1 742*4882a593Smuzhiyun #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3 743*4882a593Smuzhiyun #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1 744*4882a593Smuzhiyun #define MMC_TISR_TX64OCTETS_GB_INDEX 4 745*4882a593Smuzhiyun #define MMC_TISR_TX64OCTETS_GB_WIDTH 1 746*4882a593Smuzhiyun #define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5 747*4882a593Smuzhiyun #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1 748*4882a593Smuzhiyun #define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6 749*4882a593Smuzhiyun #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1 750*4882a593Smuzhiyun #define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7 751*4882a593Smuzhiyun #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1 752*4882a593Smuzhiyun #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8 753*4882a593Smuzhiyun #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1 754*4882a593Smuzhiyun #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9 755*4882a593Smuzhiyun #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1 756*4882a593Smuzhiyun #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10 757*4882a593Smuzhiyun #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1 758*4882a593Smuzhiyun #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11 759*4882a593Smuzhiyun #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1 760*4882a593Smuzhiyun #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12 761*4882a593Smuzhiyun #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1 762*4882a593Smuzhiyun #define MMC_TISR_TXUNDERFLOWERROR_INDEX 13 763*4882a593Smuzhiyun #define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1 764*4882a593Smuzhiyun #define MMC_TISR_TXOCTETCOUNT_G_INDEX 14 765*4882a593Smuzhiyun #define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1 766*4882a593Smuzhiyun #define MMC_TISR_TXFRAMECOUNT_G_INDEX 15 767*4882a593Smuzhiyun #define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1 768*4882a593Smuzhiyun #define MMC_TISR_TXPAUSEFRAMES_INDEX 16 769*4882a593Smuzhiyun #define MMC_TISR_TXPAUSEFRAMES_WIDTH 1 770*4882a593Smuzhiyun #define MMC_TISR_TXVLANFRAMES_G_INDEX 17 771*4882a593Smuzhiyun #define MMC_TISR_TXVLANFRAMES_G_WIDTH 1 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun /* MTL register offsets */ 774*4882a593Smuzhiyun #define MTL_OMR 0x1000 775*4882a593Smuzhiyun #define MTL_FDCR 0x1008 776*4882a593Smuzhiyun #define MTL_FDSR 0x100c 777*4882a593Smuzhiyun #define MTL_FDDR 0x1010 778*4882a593Smuzhiyun #define MTL_ISR 0x1020 779*4882a593Smuzhiyun #define MTL_RQDCM0R 0x1030 780*4882a593Smuzhiyun #define MTL_TCPM0R 0x1040 781*4882a593Smuzhiyun #define MTL_TCPM1R 0x1044 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define MTL_RQDCM_INC 4 784*4882a593Smuzhiyun #define MTL_RQDCM_Q_PER_REG 4 785*4882a593Smuzhiyun #define MTL_TCPM_INC 4 786*4882a593Smuzhiyun #define MTL_TCPM_TC_PER_REG 4 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun /* MTL register entry bit positions and sizes */ 789*4882a593Smuzhiyun #define MTL_OMR_ETSALG_INDEX 5 790*4882a593Smuzhiyun #define MTL_OMR_ETSALG_WIDTH 2 791*4882a593Smuzhiyun #define MTL_OMR_RAA_INDEX 2 792*4882a593Smuzhiyun #define MTL_OMR_RAA_WIDTH 1 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun /* MTL queue register offsets 795*4882a593Smuzhiyun * Multiple queues can be active. The first queue has registers 796*4882a593Smuzhiyun * that begin at 0x1100. Each subsequent queue has registers that 797*4882a593Smuzhiyun * are accessed using an offset of 0x80 from the previous queue. 798*4882a593Smuzhiyun */ 799*4882a593Smuzhiyun #define MTL_Q_BASE 0x1100 800*4882a593Smuzhiyun #define MTL_Q_INC 0x80 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define MTL_Q_TQOMR 0x00 803*4882a593Smuzhiyun #define MTL_Q_TQUR 0x04 804*4882a593Smuzhiyun #define MTL_Q_TQDR 0x08 805*4882a593Smuzhiyun #define MTL_Q_RQOMR 0x40 806*4882a593Smuzhiyun #define MTL_Q_RQMPOCR 0x44 807*4882a593Smuzhiyun #define MTL_Q_RQDR 0x48 808*4882a593Smuzhiyun #define MTL_Q_RQFCR 0x50 809*4882a593Smuzhiyun #define MTL_Q_IER 0x70 810*4882a593Smuzhiyun #define MTL_Q_ISR 0x74 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun /* MTL queue register entry bit positions and sizes */ 813*4882a593Smuzhiyun #define MTL_Q_RQDR_PRXQ_INDEX 16 814*4882a593Smuzhiyun #define MTL_Q_RQDR_PRXQ_WIDTH 14 815*4882a593Smuzhiyun #define MTL_Q_RQDR_RXQSTS_INDEX 4 816*4882a593Smuzhiyun #define MTL_Q_RQDR_RXQSTS_WIDTH 2 817*4882a593Smuzhiyun #define MTL_Q_RQFCR_RFA_INDEX 1 818*4882a593Smuzhiyun #define MTL_Q_RQFCR_RFA_WIDTH 6 819*4882a593Smuzhiyun #define MTL_Q_RQFCR_RFD_INDEX 17 820*4882a593Smuzhiyun #define MTL_Q_RQFCR_RFD_WIDTH 6 821*4882a593Smuzhiyun #define MTL_Q_RQOMR_EHFC_INDEX 7 822*4882a593Smuzhiyun #define MTL_Q_RQOMR_EHFC_WIDTH 1 823*4882a593Smuzhiyun #define MTL_Q_RQOMR_RQS_INDEX 16 824*4882a593Smuzhiyun #define MTL_Q_RQOMR_RQS_WIDTH 9 825*4882a593Smuzhiyun #define MTL_Q_RQOMR_RSF_INDEX 5 826*4882a593Smuzhiyun #define MTL_Q_RQOMR_RSF_WIDTH 1 827*4882a593Smuzhiyun #define MTL_Q_RQOMR_RTC_INDEX 0 828*4882a593Smuzhiyun #define MTL_Q_RQOMR_RTC_WIDTH 2 829*4882a593Smuzhiyun #define MTL_Q_TQDR_TRCSTS_INDEX 1 830*4882a593Smuzhiyun #define MTL_Q_TQDR_TRCSTS_WIDTH 2 831*4882a593Smuzhiyun #define MTL_Q_TQDR_TXQSTS_INDEX 4 832*4882a593Smuzhiyun #define MTL_Q_TQDR_TXQSTS_WIDTH 1 833*4882a593Smuzhiyun #define MTL_Q_TQOMR_FTQ_INDEX 0 834*4882a593Smuzhiyun #define MTL_Q_TQOMR_FTQ_WIDTH 1 835*4882a593Smuzhiyun #define MTL_Q_TQOMR_Q2TCMAP_INDEX 8 836*4882a593Smuzhiyun #define MTL_Q_TQOMR_Q2TCMAP_WIDTH 3 837*4882a593Smuzhiyun #define MTL_Q_TQOMR_TQS_INDEX 16 838*4882a593Smuzhiyun #define MTL_Q_TQOMR_TQS_WIDTH 10 839*4882a593Smuzhiyun #define MTL_Q_TQOMR_TSF_INDEX 1 840*4882a593Smuzhiyun #define MTL_Q_TQOMR_TSF_WIDTH 1 841*4882a593Smuzhiyun #define MTL_Q_TQOMR_TTC_INDEX 4 842*4882a593Smuzhiyun #define MTL_Q_TQOMR_TTC_WIDTH 3 843*4882a593Smuzhiyun #define MTL_Q_TQOMR_TXQEN_INDEX 2 844*4882a593Smuzhiyun #define MTL_Q_TQOMR_TXQEN_WIDTH 2 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun /* MTL queue register value */ 847*4882a593Smuzhiyun #define MTL_RSF_DISABLE 0x00 848*4882a593Smuzhiyun #define MTL_RSF_ENABLE 0x01 849*4882a593Smuzhiyun #define MTL_TSF_DISABLE 0x00 850*4882a593Smuzhiyun #define MTL_TSF_ENABLE 0x01 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun #define MTL_RX_THRESHOLD_64 0x00 853*4882a593Smuzhiyun #define MTL_RX_THRESHOLD_96 0x02 854*4882a593Smuzhiyun #define MTL_RX_THRESHOLD_128 0x03 855*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_32 0x01 856*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_64 0x00 857*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_96 0x02 858*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_128 0x03 859*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_192 0x04 860*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_256 0x05 861*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_384 0x06 862*4882a593Smuzhiyun #define MTL_TX_THRESHOLD_512 0x07 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define MTL_ETSALG_WRR 0x00 865*4882a593Smuzhiyun #define MTL_ETSALG_WFQ 0x01 866*4882a593Smuzhiyun #define MTL_ETSALG_DWRR 0x02 867*4882a593Smuzhiyun #define MTL_RAA_SP 0x00 868*4882a593Smuzhiyun #define MTL_RAA_WSP 0x01 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun #define MTL_Q_DISABLED 0x00 871*4882a593Smuzhiyun #define MTL_Q_ENABLED 0x02 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun /* MTL traffic class register offsets 874*4882a593Smuzhiyun * Multiple traffic classes can be active. The first class has registers 875*4882a593Smuzhiyun * that begin at 0x1100. Each subsequent queue has registers that 876*4882a593Smuzhiyun * are accessed using an offset of 0x80 from the previous queue. 877*4882a593Smuzhiyun */ 878*4882a593Smuzhiyun #define MTL_TC_BASE MTL_Q_BASE 879*4882a593Smuzhiyun #define MTL_TC_INC MTL_Q_INC 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define MTL_TC_ETSCR 0x10 882*4882a593Smuzhiyun #define MTL_TC_ETSSR 0x14 883*4882a593Smuzhiyun #define MTL_TC_QWR 0x18 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* MTL traffic class register entry bit positions and sizes */ 886*4882a593Smuzhiyun #define MTL_TC_ETSCR_TSA_INDEX 0 887*4882a593Smuzhiyun #define MTL_TC_ETSCR_TSA_WIDTH 2 888*4882a593Smuzhiyun #define MTL_TC_QWR_QW_INDEX 0 889*4882a593Smuzhiyun #define MTL_TC_QWR_QW_WIDTH 21 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* MTL traffic class register value */ 892*4882a593Smuzhiyun #define MTL_TSA_SP 0x00 893*4882a593Smuzhiyun #define MTL_TSA_ETS 0x02 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* PCS register offsets */ 896*4882a593Smuzhiyun #define PCS_V1_WINDOW_SELECT 0x03fc 897*4882a593Smuzhiyun #define PCS_V2_WINDOW_DEF 0x9060 898*4882a593Smuzhiyun #define PCS_V2_WINDOW_SELECT 0x9064 899*4882a593Smuzhiyun #define PCS_V2_RV_WINDOW_DEF 0x1060 900*4882a593Smuzhiyun #define PCS_V2_RV_WINDOW_SELECT 0x1064 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun /* PCS register entry bit positions and sizes */ 903*4882a593Smuzhiyun #define PCS_V2_WINDOW_DEF_OFFSET_INDEX 6 904*4882a593Smuzhiyun #define PCS_V2_WINDOW_DEF_OFFSET_WIDTH 14 905*4882a593Smuzhiyun #define PCS_V2_WINDOW_DEF_SIZE_INDEX 2 906*4882a593Smuzhiyun #define PCS_V2_WINDOW_DEF_SIZE_WIDTH 4 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* SerDes integration register offsets */ 909*4882a593Smuzhiyun #define SIR0_KR_RT_1 0x002c 910*4882a593Smuzhiyun #define SIR0_STATUS 0x0040 911*4882a593Smuzhiyun #define SIR1_SPEED 0x0000 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun /* SerDes integration register entry bit positions and sizes */ 914*4882a593Smuzhiyun #define SIR0_KR_RT_1_RESET_INDEX 11 915*4882a593Smuzhiyun #define SIR0_KR_RT_1_RESET_WIDTH 1 916*4882a593Smuzhiyun #define SIR0_STATUS_RX_READY_INDEX 0 917*4882a593Smuzhiyun #define SIR0_STATUS_RX_READY_WIDTH 1 918*4882a593Smuzhiyun #define SIR0_STATUS_TX_READY_INDEX 8 919*4882a593Smuzhiyun #define SIR0_STATUS_TX_READY_WIDTH 1 920*4882a593Smuzhiyun #define SIR1_SPEED_CDR_RATE_INDEX 12 921*4882a593Smuzhiyun #define SIR1_SPEED_CDR_RATE_WIDTH 4 922*4882a593Smuzhiyun #define SIR1_SPEED_DATARATE_INDEX 4 923*4882a593Smuzhiyun #define SIR1_SPEED_DATARATE_WIDTH 2 924*4882a593Smuzhiyun #define SIR1_SPEED_PLLSEL_INDEX 3 925*4882a593Smuzhiyun #define SIR1_SPEED_PLLSEL_WIDTH 1 926*4882a593Smuzhiyun #define SIR1_SPEED_RATECHANGE_INDEX 6 927*4882a593Smuzhiyun #define SIR1_SPEED_RATECHANGE_WIDTH 1 928*4882a593Smuzhiyun #define SIR1_SPEED_TXAMP_INDEX 8 929*4882a593Smuzhiyun #define SIR1_SPEED_TXAMP_WIDTH 4 930*4882a593Smuzhiyun #define SIR1_SPEED_WORDMODE_INDEX 0 931*4882a593Smuzhiyun #define SIR1_SPEED_WORDMODE_WIDTH 3 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun /* SerDes RxTx register offsets */ 934*4882a593Smuzhiyun #define RXTX_REG6 0x0018 935*4882a593Smuzhiyun #define RXTX_REG20 0x0050 936*4882a593Smuzhiyun #define RXTX_REG22 0x0058 937*4882a593Smuzhiyun #define RXTX_REG114 0x01c8 938*4882a593Smuzhiyun #define RXTX_REG129 0x0204 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun /* SerDes RxTx register entry bit positions and sizes */ 941*4882a593Smuzhiyun #define RXTX_REG6_RESETB_RXD_INDEX 8 942*4882a593Smuzhiyun #define RXTX_REG6_RESETB_RXD_WIDTH 1 943*4882a593Smuzhiyun #define RXTX_REG20_BLWC_ENA_INDEX 2 944*4882a593Smuzhiyun #define RXTX_REG20_BLWC_ENA_WIDTH 1 945*4882a593Smuzhiyun #define RXTX_REG114_PQ_REG_INDEX 9 946*4882a593Smuzhiyun #define RXTX_REG114_PQ_REG_WIDTH 7 947*4882a593Smuzhiyun #define RXTX_REG129_RXDFE_CONFIG_INDEX 14 948*4882a593Smuzhiyun #define RXTX_REG129_RXDFE_CONFIG_WIDTH 2 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun /* MAC Control register offsets */ 951*4882a593Smuzhiyun #define XP_PROP_0 0x0000 952*4882a593Smuzhiyun #define XP_PROP_1 0x0004 953*4882a593Smuzhiyun #define XP_PROP_2 0x0008 954*4882a593Smuzhiyun #define XP_PROP_3 0x000c 955*4882a593Smuzhiyun #define XP_PROP_4 0x0010 956*4882a593Smuzhiyun #define XP_PROP_5 0x0014 957*4882a593Smuzhiyun #define XP_MAC_ADDR_LO 0x0020 958*4882a593Smuzhiyun #define XP_MAC_ADDR_HI 0x0024 959*4882a593Smuzhiyun #define XP_ECC_ISR 0x0030 960*4882a593Smuzhiyun #define XP_ECC_IER 0x0034 961*4882a593Smuzhiyun #define XP_ECC_CNT0 0x003c 962*4882a593Smuzhiyun #define XP_ECC_CNT1 0x0040 963*4882a593Smuzhiyun #define XP_DRIVER_INT_REQ 0x0060 964*4882a593Smuzhiyun #define XP_DRIVER_INT_RO 0x0064 965*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_0 0x0068 966*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_1 0x006c 967*4882a593Smuzhiyun #define XP_INT_REISSUE_EN 0x0074 968*4882a593Smuzhiyun #define XP_INT_EN 0x0078 969*4882a593Smuzhiyun #define XP_I2C_MUTEX 0x0080 970*4882a593Smuzhiyun #define XP_MDIO_MUTEX 0x0084 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun /* MAC Control register entry bit positions and sizes */ 973*4882a593Smuzhiyun #define XP_DRIVER_INT_REQ_REQUEST_INDEX 0 974*4882a593Smuzhiyun #define XP_DRIVER_INT_REQ_REQUEST_WIDTH 1 975*4882a593Smuzhiyun #define XP_DRIVER_INT_RO_STATUS_INDEX 0 976*4882a593Smuzhiyun #define XP_DRIVER_INT_RO_STATUS_WIDTH 1 977*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_0_COMMAND_INDEX 0 978*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_0_COMMAND_WIDTH 8 979*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_INDEX 8 980*4882a593Smuzhiyun #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_WIDTH 8 981*4882a593Smuzhiyun #define XP_ECC_CNT0_RX_DED_INDEX 24 982*4882a593Smuzhiyun #define XP_ECC_CNT0_RX_DED_WIDTH 8 983*4882a593Smuzhiyun #define XP_ECC_CNT0_RX_SEC_INDEX 16 984*4882a593Smuzhiyun #define XP_ECC_CNT0_RX_SEC_WIDTH 8 985*4882a593Smuzhiyun #define XP_ECC_CNT0_TX_DED_INDEX 8 986*4882a593Smuzhiyun #define XP_ECC_CNT0_TX_DED_WIDTH 8 987*4882a593Smuzhiyun #define XP_ECC_CNT0_TX_SEC_INDEX 0 988*4882a593Smuzhiyun #define XP_ECC_CNT0_TX_SEC_WIDTH 8 989*4882a593Smuzhiyun #define XP_ECC_CNT1_DESC_DED_INDEX 8 990*4882a593Smuzhiyun #define XP_ECC_CNT1_DESC_DED_WIDTH 8 991*4882a593Smuzhiyun #define XP_ECC_CNT1_DESC_SEC_INDEX 0 992*4882a593Smuzhiyun #define XP_ECC_CNT1_DESC_SEC_WIDTH 8 993*4882a593Smuzhiyun #define XP_ECC_IER_DESC_DED_INDEX 5 994*4882a593Smuzhiyun #define XP_ECC_IER_DESC_DED_WIDTH 1 995*4882a593Smuzhiyun #define XP_ECC_IER_DESC_SEC_INDEX 4 996*4882a593Smuzhiyun #define XP_ECC_IER_DESC_SEC_WIDTH 1 997*4882a593Smuzhiyun #define XP_ECC_IER_RX_DED_INDEX 3 998*4882a593Smuzhiyun #define XP_ECC_IER_RX_DED_WIDTH 1 999*4882a593Smuzhiyun #define XP_ECC_IER_RX_SEC_INDEX 2 1000*4882a593Smuzhiyun #define XP_ECC_IER_RX_SEC_WIDTH 1 1001*4882a593Smuzhiyun #define XP_ECC_IER_TX_DED_INDEX 1 1002*4882a593Smuzhiyun #define XP_ECC_IER_TX_DED_WIDTH 1 1003*4882a593Smuzhiyun #define XP_ECC_IER_TX_SEC_INDEX 0 1004*4882a593Smuzhiyun #define XP_ECC_IER_TX_SEC_WIDTH 1 1005*4882a593Smuzhiyun #define XP_ECC_ISR_DESC_DED_INDEX 5 1006*4882a593Smuzhiyun #define XP_ECC_ISR_DESC_DED_WIDTH 1 1007*4882a593Smuzhiyun #define XP_ECC_ISR_DESC_SEC_INDEX 4 1008*4882a593Smuzhiyun #define XP_ECC_ISR_DESC_SEC_WIDTH 1 1009*4882a593Smuzhiyun #define XP_ECC_ISR_RX_DED_INDEX 3 1010*4882a593Smuzhiyun #define XP_ECC_ISR_RX_DED_WIDTH 1 1011*4882a593Smuzhiyun #define XP_ECC_ISR_RX_SEC_INDEX 2 1012*4882a593Smuzhiyun #define XP_ECC_ISR_RX_SEC_WIDTH 1 1013*4882a593Smuzhiyun #define XP_ECC_ISR_TX_DED_INDEX 1 1014*4882a593Smuzhiyun #define XP_ECC_ISR_TX_DED_WIDTH 1 1015*4882a593Smuzhiyun #define XP_ECC_ISR_TX_SEC_INDEX 0 1016*4882a593Smuzhiyun #define XP_ECC_ISR_TX_SEC_WIDTH 1 1017*4882a593Smuzhiyun #define XP_I2C_MUTEX_BUSY_INDEX 31 1018*4882a593Smuzhiyun #define XP_I2C_MUTEX_BUSY_WIDTH 1 1019*4882a593Smuzhiyun #define XP_I2C_MUTEX_ID_INDEX 29 1020*4882a593Smuzhiyun #define XP_I2C_MUTEX_ID_WIDTH 2 1021*4882a593Smuzhiyun #define XP_I2C_MUTEX_ACTIVE_INDEX 0 1022*4882a593Smuzhiyun #define XP_I2C_MUTEX_ACTIVE_WIDTH 1 1023*4882a593Smuzhiyun #define XP_MAC_ADDR_HI_VALID_INDEX 31 1024*4882a593Smuzhiyun #define XP_MAC_ADDR_HI_VALID_WIDTH 1 1025*4882a593Smuzhiyun #define XP_PROP_0_CONN_TYPE_INDEX 28 1026*4882a593Smuzhiyun #define XP_PROP_0_CONN_TYPE_WIDTH 3 1027*4882a593Smuzhiyun #define XP_PROP_0_MDIO_ADDR_INDEX 16 1028*4882a593Smuzhiyun #define XP_PROP_0_MDIO_ADDR_WIDTH 5 1029*4882a593Smuzhiyun #define XP_PROP_0_PORT_ID_INDEX 0 1030*4882a593Smuzhiyun #define XP_PROP_0_PORT_ID_WIDTH 8 1031*4882a593Smuzhiyun #define XP_PROP_0_PORT_MODE_INDEX 8 1032*4882a593Smuzhiyun #define XP_PROP_0_PORT_MODE_WIDTH 4 1033*4882a593Smuzhiyun #define XP_PROP_0_PORT_SPEEDS_INDEX 23 1034*4882a593Smuzhiyun #define XP_PROP_0_PORT_SPEEDS_WIDTH 4 1035*4882a593Smuzhiyun #define XP_PROP_1_MAX_RX_DMA_INDEX 24 1036*4882a593Smuzhiyun #define XP_PROP_1_MAX_RX_DMA_WIDTH 5 1037*4882a593Smuzhiyun #define XP_PROP_1_MAX_RX_QUEUES_INDEX 8 1038*4882a593Smuzhiyun #define XP_PROP_1_MAX_RX_QUEUES_WIDTH 5 1039*4882a593Smuzhiyun #define XP_PROP_1_MAX_TX_DMA_INDEX 16 1040*4882a593Smuzhiyun #define XP_PROP_1_MAX_TX_DMA_WIDTH 5 1041*4882a593Smuzhiyun #define XP_PROP_1_MAX_TX_QUEUES_INDEX 0 1042*4882a593Smuzhiyun #define XP_PROP_1_MAX_TX_QUEUES_WIDTH 5 1043*4882a593Smuzhiyun #define XP_PROP_2_RX_FIFO_SIZE_INDEX 16 1044*4882a593Smuzhiyun #define XP_PROP_2_RX_FIFO_SIZE_WIDTH 16 1045*4882a593Smuzhiyun #define XP_PROP_2_TX_FIFO_SIZE_INDEX 0 1046*4882a593Smuzhiyun #define XP_PROP_2_TX_FIFO_SIZE_WIDTH 16 1047*4882a593Smuzhiyun #define XP_PROP_3_GPIO_MASK_INDEX 28 1048*4882a593Smuzhiyun #define XP_PROP_3_GPIO_MASK_WIDTH 4 1049*4882a593Smuzhiyun #define XP_PROP_3_GPIO_MOD_ABS_INDEX 20 1050*4882a593Smuzhiyun #define XP_PROP_3_GPIO_MOD_ABS_WIDTH 4 1051*4882a593Smuzhiyun #define XP_PROP_3_GPIO_RATE_SELECT_INDEX 16 1052*4882a593Smuzhiyun #define XP_PROP_3_GPIO_RATE_SELECT_WIDTH 4 1053*4882a593Smuzhiyun #define XP_PROP_3_GPIO_RX_LOS_INDEX 24 1054*4882a593Smuzhiyun #define XP_PROP_3_GPIO_RX_LOS_WIDTH 4 1055*4882a593Smuzhiyun #define XP_PROP_3_GPIO_TX_FAULT_INDEX 12 1056*4882a593Smuzhiyun #define XP_PROP_3_GPIO_TX_FAULT_WIDTH 4 1057*4882a593Smuzhiyun #define XP_PROP_3_GPIO_ADDR_INDEX 8 1058*4882a593Smuzhiyun #define XP_PROP_3_GPIO_ADDR_WIDTH 3 1059*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_INDEX 0 1060*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_WIDTH 2 1061*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_I2C_ADDR_INDEX 8 1062*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_I2C_ADDR_WIDTH 3 1063*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_I2C_GPIO_INDEX 12 1064*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_I2C_GPIO_WIDTH 4 1065*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_INT_GPIO_INDEX 4 1066*4882a593Smuzhiyun #define XP_PROP_3_MDIO_RESET_INT_GPIO_WIDTH 2 1067*4882a593Smuzhiyun #define XP_PROP_4_MUX_ADDR_HI_INDEX 8 1068*4882a593Smuzhiyun #define XP_PROP_4_MUX_ADDR_HI_WIDTH 5 1069*4882a593Smuzhiyun #define XP_PROP_4_MUX_ADDR_LO_INDEX 0 1070*4882a593Smuzhiyun #define XP_PROP_4_MUX_ADDR_LO_WIDTH 3 1071*4882a593Smuzhiyun #define XP_PROP_4_MUX_CHAN_INDEX 4 1072*4882a593Smuzhiyun #define XP_PROP_4_MUX_CHAN_WIDTH 3 1073*4882a593Smuzhiyun #define XP_PROP_4_REDRV_ADDR_INDEX 16 1074*4882a593Smuzhiyun #define XP_PROP_4_REDRV_ADDR_WIDTH 7 1075*4882a593Smuzhiyun #define XP_PROP_4_REDRV_IF_INDEX 23 1076*4882a593Smuzhiyun #define XP_PROP_4_REDRV_IF_WIDTH 1 1077*4882a593Smuzhiyun #define XP_PROP_4_REDRV_LANE_INDEX 24 1078*4882a593Smuzhiyun #define XP_PROP_4_REDRV_LANE_WIDTH 3 1079*4882a593Smuzhiyun #define XP_PROP_4_REDRV_MODEL_INDEX 28 1080*4882a593Smuzhiyun #define XP_PROP_4_REDRV_MODEL_WIDTH 3 1081*4882a593Smuzhiyun #define XP_PROP_4_REDRV_PRESENT_INDEX 31 1082*4882a593Smuzhiyun #define XP_PROP_4_REDRV_PRESENT_WIDTH 1 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun /* I2C Control register offsets */ 1085*4882a593Smuzhiyun #define IC_CON 0x0000 1086*4882a593Smuzhiyun #define IC_TAR 0x0004 1087*4882a593Smuzhiyun #define IC_DATA_CMD 0x0010 1088*4882a593Smuzhiyun #define IC_INTR_STAT 0x002c 1089*4882a593Smuzhiyun #define IC_INTR_MASK 0x0030 1090*4882a593Smuzhiyun #define IC_RAW_INTR_STAT 0x0034 1091*4882a593Smuzhiyun #define IC_CLR_INTR 0x0040 1092*4882a593Smuzhiyun #define IC_CLR_TX_ABRT 0x0054 1093*4882a593Smuzhiyun #define IC_CLR_STOP_DET 0x0060 1094*4882a593Smuzhiyun #define IC_ENABLE 0x006c 1095*4882a593Smuzhiyun #define IC_TXFLR 0x0074 1096*4882a593Smuzhiyun #define IC_RXFLR 0x0078 1097*4882a593Smuzhiyun #define IC_TX_ABRT_SOURCE 0x0080 1098*4882a593Smuzhiyun #define IC_ENABLE_STATUS 0x009c 1099*4882a593Smuzhiyun #define IC_COMP_PARAM_1 0x00f4 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun /* I2C Control register entry bit positions and sizes */ 1102*4882a593Smuzhiyun #define IC_COMP_PARAM_1_MAX_SPEED_MODE_INDEX 2 1103*4882a593Smuzhiyun #define IC_COMP_PARAM_1_MAX_SPEED_MODE_WIDTH 2 1104*4882a593Smuzhiyun #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_INDEX 8 1105*4882a593Smuzhiyun #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_WIDTH 8 1106*4882a593Smuzhiyun #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_INDEX 16 1107*4882a593Smuzhiyun #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_WIDTH 8 1108*4882a593Smuzhiyun #define IC_CON_MASTER_MODE_INDEX 0 1109*4882a593Smuzhiyun #define IC_CON_MASTER_MODE_WIDTH 1 1110*4882a593Smuzhiyun #define IC_CON_RESTART_EN_INDEX 5 1111*4882a593Smuzhiyun #define IC_CON_RESTART_EN_WIDTH 1 1112*4882a593Smuzhiyun #define IC_CON_RX_FIFO_FULL_HOLD_INDEX 9 1113*4882a593Smuzhiyun #define IC_CON_RX_FIFO_FULL_HOLD_WIDTH 1 1114*4882a593Smuzhiyun #define IC_CON_SLAVE_DISABLE_INDEX 6 1115*4882a593Smuzhiyun #define IC_CON_SLAVE_DISABLE_WIDTH 1 1116*4882a593Smuzhiyun #define IC_CON_SPEED_INDEX 1 1117*4882a593Smuzhiyun #define IC_CON_SPEED_WIDTH 2 1118*4882a593Smuzhiyun #define IC_DATA_CMD_CMD_INDEX 8 1119*4882a593Smuzhiyun #define IC_DATA_CMD_CMD_WIDTH 1 1120*4882a593Smuzhiyun #define IC_DATA_CMD_STOP_INDEX 9 1121*4882a593Smuzhiyun #define IC_DATA_CMD_STOP_WIDTH 1 1122*4882a593Smuzhiyun #define IC_ENABLE_ABORT_INDEX 1 1123*4882a593Smuzhiyun #define IC_ENABLE_ABORT_WIDTH 1 1124*4882a593Smuzhiyun #define IC_ENABLE_EN_INDEX 0 1125*4882a593Smuzhiyun #define IC_ENABLE_EN_WIDTH 1 1126*4882a593Smuzhiyun #define IC_ENABLE_STATUS_EN_INDEX 0 1127*4882a593Smuzhiyun #define IC_ENABLE_STATUS_EN_WIDTH 1 1128*4882a593Smuzhiyun #define IC_INTR_MASK_TX_EMPTY_INDEX 4 1129*4882a593Smuzhiyun #define IC_INTR_MASK_TX_EMPTY_WIDTH 1 1130*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_RX_FULL_INDEX 2 1131*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_RX_FULL_WIDTH 1 1132*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_STOP_DET_INDEX 9 1133*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_STOP_DET_WIDTH 1 1134*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_TX_ABRT_INDEX 6 1135*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_TX_ABRT_WIDTH 1 1136*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_TX_EMPTY_INDEX 4 1137*4882a593Smuzhiyun #define IC_RAW_INTR_STAT_TX_EMPTY_WIDTH 1 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun /* I2C Control register value */ 1140*4882a593Smuzhiyun #define IC_TX_ABRT_7B_ADDR_NOACK 0x0001 1141*4882a593Smuzhiyun #define IC_TX_ABRT_ARB_LOST 0x1000 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun /* Descriptor/Packet entry bit positions and sizes */ 1144*4882a593Smuzhiyun #define RX_PACKET_ERRORS_CRC_INDEX 2 1145*4882a593Smuzhiyun #define RX_PACKET_ERRORS_CRC_WIDTH 1 1146*4882a593Smuzhiyun #define RX_PACKET_ERRORS_FRAME_INDEX 3 1147*4882a593Smuzhiyun #define RX_PACKET_ERRORS_FRAME_WIDTH 1 1148*4882a593Smuzhiyun #define RX_PACKET_ERRORS_LENGTH_INDEX 0 1149*4882a593Smuzhiyun #define RX_PACKET_ERRORS_LENGTH_WIDTH 1 1150*4882a593Smuzhiyun #define RX_PACKET_ERRORS_OVERRUN_INDEX 1 1151*4882a593Smuzhiyun #define RX_PACKET_ERRORS_OVERRUN_WIDTH 1 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0 1154*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1 1155*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1 1156*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1 1157*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_LAST_INDEX 2 1158*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_LAST_WIDTH 1 1159*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX 3 1160*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH 1 1161*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX 4 1162*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH 1 1163*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX 5 1164*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH 1 1165*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX 6 1166*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH 1 1167*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_FIRST_INDEX 7 1168*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_FIRST_WIDTH 1 1169*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_TNP_INDEX 8 1170*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_TNP_WIDTH 1 1171*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_INDEX 9 1172*4882a593Smuzhiyun #define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_WIDTH 1 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun #define RX_NORMAL_DESC0_OVT_INDEX 0 1175*4882a593Smuzhiyun #define RX_NORMAL_DESC0_OVT_WIDTH 16 1176*4882a593Smuzhiyun #define RX_NORMAL_DESC2_HL_INDEX 0 1177*4882a593Smuzhiyun #define RX_NORMAL_DESC2_HL_WIDTH 10 1178*4882a593Smuzhiyun #define RX_NORMAL_DESC2_TNP_INDEX 11 1179*4882a593Smuzhiyun #define RX_NORMAL_DESC2_TNP_WIDTH 1 1180*4882a593Smuzhiyun #define RX_NORMAL_DESC3_CDA_INDEX 27 1181*4882a593Smuzhiyun #define RX_NORMAL_DESC3_CDA_WIDTH 1 1182*4882a593Smuzhiyun #define RX_NORMAL_DESC3_CTXT_INDEX 30 1183*4882a593Smuzhiyun #define RX_NORMAL_DESC3_CTXT_WIDTH 1 1184*4882a593Smuzhiyun #define RX_NORMAL_DESC3_ES_INDEX 15 1185*4882a593Smuzhiyun #define RX_NORMAL_DESC3_ES_WIDTH 1 1186*4882a593Smuzhiyun #define RX_NORMAL_DESC3_ETLT_INDEX 16 1187*4882a593Smuzhiyun #define RX_NORMAL_DESC3_ETLT_WIDTH 4 1188*4882a593Smuzhiyun #define RX_NORMAL_DESC3_FD_INDEX 29 1189*4882a593Smuzhiyun #define RX_NORMAL_DESC3_FD_WIDTH 1 1190*4882a593Smuzhiyun #define RX_NORMAL_DESC3_INTE_INDEX 30 1191*4882a593Smuzhiyun #define RX_NORMAL_DESC3_INTE_WIDTH 1 1192*4882a593Smuzhiyun #define RX_NORMAL_DESC3_L34T_INDEX 20 1193*4882a593Smuzhiyun #define RX_NORMAL_DESC3_L34T_WIDTH 4 1194*4882a593Smuzhiyun #define RX_NORMAL_DESC3_LD_INDEX 28 1195*4882a593Smuzhiyun #define RX_NORMAL_DESC3_LD_WIDTH 1 1196*4882a593Smuzhiyun #define RX_NORMAL_DESC3_OWN_INDEX 31 1197*4882a593Smuzhiyun #define RX_NORMAL_DESC3_OWN_WIDTH 1 1198*4882a593Smuzhiyun #define RX_NORMAL_DESC3_PL_INDEX 0 1199*4882a593Smuzhiyun #define RX_NORMAL_DESC3_PL_WIDTH 14 1200*4882a593Smuzhiyun #define RX_NORMAL_DESC3_RSV_INDEX 26 1201*4882a593Smuzhiyun #define RX_NORMAL_DESC3_RSV_WIDTH 1 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV4_TCP 1 1204*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV4_UDP 2 1205*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV4_ICMP 3 1206*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV4_UNKNOWN 7 1207*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV6_TCP 9 1208*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV6_UDP 10 1209*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV6_ICMP 11 1210*4882a593Smuzhiyun #define RX_DESC3_L34T_IPV6_UNKNOWN 15 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun #define RX_CONTEXT_DESC3_TSA_INDEX 4 1213*4882a593Smuzhiyun #define RX_CONTEXT_DESC3_TSA_WIDTH 1 1214*4882a593Smuzhiyun #define RX_CONTEXT_DESC3_TSD_INDEX 6 1215*4882a593Smuzhiyun #define RX_CONTEXT_DESC3_TSD_WIDTH 1 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0 1218*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1 1219*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1 1220*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1 1221*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2 1222*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1 1223*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_PTP_INDEX 3 1224*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_PTP_WIDTH 1 1225*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_VXLAN_INDEX 4 1226*4882a593Smuzhiyun #define TX_PACKET_ATTRIBUTES_VXLAN_WIDTH 1 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define TX_CONTEXT_DESC2_MSS_INDEX 0 1229*4882a593Smuzhiyun #define TX_CONTEXT_DESC2_MSS_WIDTH 15 1230*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_CTXT_INDEX 30 1231*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_CTXT_WIDTH 1 1232*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_TCMSSV_INDEX 26 1233*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1 1234*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_VLTV_INDEX 16 1235*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_VLTV_WIDTH 1 1236*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_VT_INDEX 0 1237*4882a593Smuzhiyun #define TX_CONTEXT_DESC3_VT_WIDTH 16 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun #define TX_NORMAL_DESC2_HL_B1L_INDEX 0 1240*4882a593Smuzhiyun #define TX_NORMAL_DESC2_HL_B1L_WIDTH 14 1241*4882a593Smuzhiyun #define TX_NORMAL_DESC2_IC_INDEX 31 1242*4882a593Smuzhiyun #define TX_NORMAL_DESC2_IC_WIDTH 1 1243*4882a593Smuzhiyun #define TX_NORMAL_DESC2_TTSE_INDEX 30 1244*4882a593Smuzhiyun #define TX_NORMAL_DESC2_TTSE_WIDTH 1 1245*4882a593Smuzhiyun #define TX_NORMAL_DESC2_VTIR_INDEX 14 1246*4882a593Smuzhiyun #define TX_NORMAL_DESC2_VTIR_WIDTH 2 1247*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CIC_INDEX 16 1248*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CIC_WIDTH 2 1249*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CPC_INDEX 26 1250*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CPC_WIDTH 2 1251*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CTXT_INDEX 30 1252*4882a593Smuzhiyun #define TX_NORMAL_DESC3_CTXT_WIDTH 1 1253*4882a593Smuzhiyun #define TX_NORMAL_DESC3_FD_INDEX 29 1254*4882a593Smuzhiyun #define TX_NORMAL_DESC3_FD_WIDTH 1 1255*4882a593Smuzhiyun #define TX_NORMAL_DESC3_FL_INDEX 0 1256*4882a593Smuzhiyun #define TX_NORMAL_DESC3_FL_WIDTH 15 1257*4882a593Smuzhiyun #define TX_NORMAL_DESC3_LD_INDEX 28 1258*4882a593Smuzhiyun #define TX_NORMAL_DESC3_LD_WIDTH 1 1259*4882a593Smuzhiyun #define TX_NORMAL_DESC3_OWN_INDEX 31 1260*4882a593Smuzhiyun #define TX_NORMAL_DESC3_OWN_WIDTH 1 1261*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19 1262*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4 1263*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TCPPL_INDEX 0 1264*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TCPPL_WIDTH 18 1265*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TSE_INDEX 18 1266*4882a593Smuzhiyun #define TX_NORMAL_DESC3_TSE_WIDTH 1 1267*4882a593Smuzhiyun #define TX_NORMAL_DESC3_VNP_INDEX 23 1268*4882a593Smuzhiyun #define TX_NORMAL_DESC3_VNP_WIDTH 3 1269*4882a593Smuzhiyun 1270*4882a593Smuzhiyun #define TX_NORMAL_DESC2_VLAN_INSERT 0x2 1271*4882a593Smuzhiyun #define TX_NORMAL_DESC3_VXLAN_PACKET 0x3 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun /* MDIO undefined or vendor specific registers */ 1274*4882a593Smuzhiyun #ifndef MDIO_PMA_10GBR_PMD_CTRL 1275*4882a593Smuzhiyun #define MDIO_PMA_10GBR_PMD_CTRL 0x0096 1276*4882a593Smuzhiyun #endif 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun #ifndef MDIO_PMA_10GBR_FECCTRL 1279*4882a593Smuzhiyun #define MDIO_PMA_10GBR_FECCTRL 0x00ab 1280*4882a593Smuzhiyun #endif 1281*4882a593Smuzhiyun 1282*4882a593Smuzhiyun #ifndef MDIO_PMA_RX_CTRL1 1283*4882a593Smuzhiyun #define MDIO_PMA_RX_CTRL1 0x8051 1284*4882a593Smuzhiyun #endif 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun #ifndef MDIO_PCS_DIG_CTRL 1287*4882a593Smuzhiyun #define MDIO_PCS_DIG_CTRL 0x8000 1288*4882a593Smuzhiyun #endif 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun #ifndef MDIO_PCS_DIGITAL_STAT 1291*4882a593Smuzhiyun #define MDIO_PCS_DIGITAL_STAT 0x8010 1292*4882a593Smuzhiyun #endif 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun #ifndef MDIO_AN_XNP 1295*4882a593Smuzhiyun #define MDIO_AN_XNP 0x0016 1296*4882a593Smuzhiyun #endif 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun #ifndef MDIO_AN_LPX 1299*4882a593Smuzhiyun #define MDIO_AN_LPX 0x0019 1300*4882a593Smuzhiyun #endif 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun #ifndef MDIO_AN_COMP_STAT 1303*4882a593Smuzhiyun #define MDIO_AN_COMP_STAT 0x0030 1304*4882a593Smuzhiyun #endif 1305*4882a593Smuzhiyun 1306*4882a593Smuzhiyun #ifndef MDIO_AN_INTMASK 1307*4882a593Smuzhiyun #define MDIO_AN_INTMASK 0x8001 1308*4882a593Smuzhiyun #endif 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun #ifndef MDIO_AN_INT 1311*4882a593Smuzhiyun #define MDIO_AN_INT 0x8002 1312*4882a593Smuzhiyun #endif 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun #ifndef MDIO_VEND2_AN_ADVERTISE 1315*4882a593Smuzhiyun #define MDIO_VEND2_AN_ADVERTISE 0x0004 1316*4882a593Smuzhiyun #endif 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun #ifndef MDIO_VEND2_AN_LP_ABILITY 1319*4882a593Smuzhiyun #define MDIO_VEND2_AN_LP_ABILITY 0x0005 1320*4882a593Smuzhiyun #endif 1321*4882a593Smuzhiyun 1322*4882a593Smuzhiyun #ifndef MDIO_VEND2_AN_CTRL 1323*4882a593Smuzhiyun #define MDIO_VEND2_AN_CTRL 0x8001 1324*4882a593Smuzhiyun #endif 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun #ifndef MDIO_VEND2_AN_STAT 1327*4882a593Smuzhiyun #define MDIO_VEND2_AN_STAT 0x8002 1328*4882a593Smuzhiyun #endif 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun #ifndef MDIO_VEND2_PMA_CDR_CONTROL 1331*4882a593Smuzhiyun #define MDIO_VEND2_PMA_CDR_CONTROL 0x8056 1332*4882a593Smuzhiyun #endif 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun #ifndef MDIO_VEND2_PMA_MISC_CTRL0 1335*4882a593Smuzhiyun #define MDIO_VEND2_PMA_MISC_CTRL0 0x8090 1336*4882a593Smuzhiyun #endif 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun #ifndef MDIO_CTRL1_SPEED1G 1339*4882a593Smuzhiyun #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100) 1340*4882a593Smuzhiyun #endif 1341*4882a593Smuzhiyun 1342*4882a593Smuzhiyun #ifndef MDIO_VEND2_CTRL1_AN_ENABLE 1343*4882a593Smuzhiyun #define MDIO_VEND2_CTRL1_AN_ENABLE BIT(12) 1344*4882a593Smuzhiyun #endif 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun #ifndef MDIO_VEND2_CTRL1_AN_RESTART 1347*4882a593Smuzhiyun #define MDIO_VEND2_CTRL1_AN_RESTART BIT(9) 1348*4882a593Smuzhiyun #endif 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun #ifndef MDIO_VEND2_CTRL1_SS6 1351*4882a593Smuzhiyun #define MDIO_VEND2_CTRL1_SS6 BIT(6) 1352*4882a593Smuzhiyun #endif 1353*4882a593Smuzhiyun 1354*4882a593Smuzhiyun #ifndef MDIO_VEND2_CTRL1_SS13 1355*4882a593Smuzhiyun #define MDIO_VEND2_CTRL1_SS13 BIT(13) 1356*4882a593Smuzhiyun #endif 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun /* MDIO mask values */ 1359*4882a593Smuzhiyun #define XGBE_AN_CL73_INT_CMPLT BIT(0) 1360*4882a593Smuzhiyun #define XGBE_AN_CL73_INC_LINK BIT(1) 1361*4882a593Smuzhiyun #define XGBE_AN_CL73_PG_RCV BIT(2) 1362*4882a593Smuzhiyun #define XGBE_AN_CL73_INT_MASK 0x07 1363*4882a593Smuzhiyun 1364*4882a593Smuzhiyun #define XGBE_XNP_MCF_NULL_MESSAGE 0x001 1365*4882a593Smuzhiyun #define XGBE_XNP_ACK_PROCESSED BIT(12) 1366*4882a593Smuzhiyun #define XGBE_XNP_MP_FORMATTED BIT(13) 1367*4882a593Smuzhiyun #define XGBE_XNP_NP_EXCHANGE BIT(15) 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun #define XGBE_KR_TRAINING_START BIT(0) 1370*4882a593Smuzhiyun #define XGBE_KR_TRAINING_ENABLE BIT(1) 1371*4882a593Smuzhiyun 1372*4882a593Smuzhiyun #define XGBE_PCS_CL37_BP BIT(12) 1373*4882a593Smuzhiyun #define XGBE_PCS_PSEQ_STATE_MASK 0x1c 1374*4882a593Smuzhiyun #define XGBE_PCS_PSEQ_STATE_POWER_GOOD 0x10 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun #define XGBE_AN_CL37_INT_CMPLT BIT(0) 1377*4882a593Smuzhiyun #define XGBE_AN_CL37_INT_MASK 0x01 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun #define XGBE_AN_CL37_HD_MASK 0x40 1380*4882a593Smuzhiyun #define XGBE_AN_CL37_FD_MASK 0x20 1381*4882a593Smuzhiyun 1382*4882a593Smuzhiyun #define XGBE_AN_CL37_PCS_MODE_MASK 0x06 1383*4882a593Smuzhiyun #define XGBE_AN_CL37_PCS_MODE_BASEX 0x00 1384*4882a593Smuzhiyun #define XGBE_AN_CL37_PCS_MODE_SGMII 0x04 1385*4882a593Smuzhiyun #define XGBE_AN_CL37_TX_CONFIG_MASK 0x08 1386*4882a593Smuzhiyun #define XGBE_AN_CL37_MII_CTRL_8BIT 0x0100 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun #define XGBE_PMA_CDR_TRACK_EN_MASK 0x01 1389*4882a593Smuzhiyun #define XGBE_PMA_CDR_TRACK_EN_OFF 0x00 1390*4882a593Smuzhiyun #define XGBE_PMA_CDR_TRACK_EN_ON 0x01 1391*4882a593Smuzhiyun 1392*4882a593Smuzhiyun #define XGBE_PMA_RX_RST_0_MASK BIT(4) 1393*4882a593Smuzhiyun #define XGBE_PMA_RX_RST_0_RESET_ON 0x10 1394*4882a593Smuzhiyun #define XGBE_PMA_RX_RST_0_RESET_OFF 0x00 1395*4882a593Smuzhiyun 1396*4882a593Smuzhiyun #define XGBE_PMA_PLL_CTRL_MASK BIT(15) 1397*4882a593Smuzhiyun #define XGBE_PMA_PLL_CTRL_ENABLE BIT(15) 1398*4882a593Smuzhiyun #define XGBE_PMA_PLL_CTRL_DISABLE 0x0000 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun /* Bit setting and getting macros 1401*4882a593Smuzhiyun * The get macro will extract the current bit field value from within 1402*4882a593Smuzhiyun * the variable 1403*4882a593Smuzhiyun * 1404*4882a593Smuzhiyun * The set macro will clear the current bit field value within the 1405*4882a593Smuzhiyun * variable and then set the bit field of the variable to the 1406*4882a593Smuzhiyun * specified value 1407*4882a593Smuzhiyun */ 1408*4882a593Smuzhiyun #define GET_BITS(_var, _index, _width) \ 1409*4882a593Smuzhiyun (((_var) >> (_index)) & ((0x1 << (_width)) - 1)) 1410*4882a593Smuzhiyun 1411*4882a593Smuzhiyun #define SET_BITS(_var, _index, _width, _val) \ 1412*4882a593Smuzhiyun do { \ 1413*4882a593Smuzhiyun (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \ 1414*4882a593Smuzhiyun (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \ 1415*4882a593Smuzhiyun } while (0) 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun #define GET_BITS_LE(_var, _index, _width) \ 1418*4882a593Smuzhiyun ((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1)) 1419*4882a593Smuzhiyun 1420*4882a593Smuzhiyun #define SET_BITS_LE(_var, _index, _width, _val) \ 1421*4882a593Smuzhiyun do { \ 1422*4882a593Smuzhiyun (_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index))); \ 1423*4882a593Smuzhiyun (_var) |= cpu_to_le32((((_val) & \ 1424*4882a593Smuzhiyun ((0x1 << (_width)) - 1)) << (_index))); \ 1425*4882a593Smuzhiyun } while (0) 1426*4882a593Smuzhiyun 1427*4882a593Smuzhiyun /* Bit setting and getting macros based on register fields 1428*4882a593Smuzhiyun * The get macro uses the bit field definitions formed using the input 1429*4882a593Smuzhiyun * names to extract the current bit field value from within the 1430*4882a593Smuzhiyun * variable 1431*4882a593Smuzhiyun * 1432*4882a593Smuzhiyun * The set macro uses the bit field definitions formed using the input 1433*4882a593Smuzhiyun * names to set the bit field of the variable to the specified value 1434*4882a593Smuzhiyun */ 1435*4882a593Smuzhiyun #define XGMAC_GET_BITS(_var, _prefix, _field) \ 1436*4882a593Smuzhiyun GET_BITS((_var), \ 1437*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1438*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun #define XGMAC_SET_BITS(_var, _prefix, _field, _val) \ 1441*4882a593Smuzhiyun SET_BITS((_var), \ 1442*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1443*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1444*4882a593Smuzhiyun 1445*4882a593Smuzhiyun #define XGMAC_GET_BITS_LE(_var, _prefix, _field) \ 1446*4882a593Smuzhiyun GET_BITS_LE((_var), \ 1447*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1448*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1449*4882a593Smuzhiyun 1450*4882a593Smuzhiyun #define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \ 1451*4882a593Smuzhiyun SET_BITS_LE((_var), \ 1452*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1453*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun /* Macros for reading or writing registers 1456*4882a593Smuzhiyun * The ioread macros will get bit fields or full values using the 1457*4882a593Smuzhiyun * register definitions formed using the input names 1458*4882a593Smuzhiyun * 1459*4882a593Smuzhiyun * The iowrite macros will set bit fields or full values using the 1460*4882a593Smuzhiyun * register definitions formed using the input names 1461*4882a593Smuzhiyun */ 1462*4882a593Smuzhiyun #define XGMAC_IOREAD(_pdata, _reg) \ 1463*4882a593Smuzhiyun ioread32((_pdata)->xgmac_regs + _reg) 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun #define XGMAC_IOREAD_BITS(_pdata, _reg, _field) \ 1466*4882a593Smuzhiyun GET_BITS(XGMAC_IOREAD((_pdata), _reg), \ 1467*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1468*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun #define XGMAC_IOWRITE(_pdata, _reg, _val) \ 1471*4882a593Smuzhiyun iowrite32((_val), (_pdata)->xgmac_regs + _reg) 1472*4882a593Smuzhiyun 1473*4882a593Smuzhiyun #define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1474*4882a593Smuzhiyun do { \ 1475*4882a593Smuzhiyun u32 reg_val = XGMAC_IOREAD((_pdata), _reg); \ 1476*4882a593Smuzhiyun SET_BITS(reg_val, \ 1477*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1478*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1479*4882a593Smuzhiyun XGMAC_IOWRITE((_pdata), _reg, reg_val); \ 1480*4882a593Smuzhiyun } while (0) 1481*4882a593Smuzhiyun 1482*4882a593Smuzhiyun /* Macros for reading or writing MTL queue or traffic class registers 1483*4882a593Smuzhiyun * Similar to the standard read and write macros except that the 1484*4882a593Smuzhiyun * base register value is calculated by the queue or traffic class number 1485*4882a593Smuzhiyun */ 1486*4882a593Smuzhiyun #define XGMAC_MTL_IOREAD(_pdata, _n, _reg) \ 1487*4882a593Smuzhiyun ioread32((_pdata)->xgmac_regs + \ 1488*4882a593Smuzhiyun MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg) 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun #define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \ 1491*4882a593Smuzhiyun GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg), \ 1492*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1493*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun #define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \ 1496*4882a593Smuzhiyun iowrite32((_val), (_pdata)->xgmac_regs + \ 1497*4882a593Smuzhiyun MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg) 1498*4882a593Smuzhiyun 1499*4882a593Smuzhiyun #define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \ 1500*4882a593Smuzhiyun do { \ 1501*4882a593Smuzhiyun u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg); \ 1502*4882a593Smuzhiyun SET_BITS(reg_val, \ 1503*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1504*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1505*4882a593Smuzhiyun XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \ 1506*4882a593Smuzhiyun } while (0) 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun /* Macros for reading or writing DMA channel registers 1509*4882a593Smuzhiyun * Similar to the standard read and write macros except that the 1510*4882a593Smuzhiyun * base register value is obtained from the ring 1511*4882a593Smuzhiyun */ 1512*4882a593Smuzhiyun #define XGMAC_DMA_IOREAD(_channel, _reg) \ 1513*4882a593Smuzhiyun ioread32((_channel)->dma_regs + _reg) 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun #define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \ 1516*4882a593Smuzhiyun GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg), \ 1517*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1518*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun #define XGMAC_DMA_IOWRITE(_channel, _reg, _val) \ 1521*4882a593Smuzhiyun iowrite32((_val), (_channel)->dma_regs + _reg) 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun #define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \ 1524*4882a593Smuzhiyun do { \ 1525*4882a593Smuzhiyun u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg); \ 1526*4882a593Smuzhiyun SET_BITS(reg_val, \ 1527*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1528*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1529*4882a593Smuzhiyun XGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \ 1530*4882a593Smuzhiyun } while (0) 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1533*4882a593Smuzhiyun * within the register values of XPCS registers. 1534*4882a593Smuzhiyun */ 1535*4882a593Smuzhiyun #define XPCS_GET_BITS(_var, _prefix, _field) \ 1536*4882a593Smuzhiyun GET_BITS((_var), \ 1537*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1538*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1539*4882a593Smuzhiyun 1540*4882a593Smuzhiyun #define XPCS_SET_BITS(_var, _prefix, _field, _val) \ 1541*4882a593Smuzhiyun SET_BITS((_var), \ 1542*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1543*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun #define XPCS32_IOWRITE(_pdata, _off, _val) \ 1546*4882a593Smuzhiyun iowrite32(_val, (_pdata)->xpcs_regs + (_off)) 1547*4882a593Smuzhiyun 1548*4882a593Smuzhiyun #define XPCS32_IOREAD(_pdata, _off) \ 1549*4882a593Smuzhiyun ioread32((_pdata)->xpcs_regs + (_off)) 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun #define XPCS16_IOWRITE(_pdata, _off, _val) \ 1552*4882a593Smuzhiyun iowrite16(_val, (_pdata)->xpcs_regs + (_off)) 1553*4882a593Smuzhiyun 1554*4882a593Smuzhiyun #define XPCS16_IOREAD(_pdata, _off) \ 1555*4882a593Smuzhiyun ioread16((_pdata)->xpcs_regs + (_off)) 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1558*4882a593Smuzhiyun * within the register values of SerDes integration registers. 1559*4882a593Smuzhiyun */ 1560*4882a593Smuzhiyun #define XSIR_GET_BITS(_var, _prefix, _field) \ 1561*4882a593Smuzhiyun GET_BITS((_var), \ 1562*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1563*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun #define XSIR_SET_BITS(_var, _prefix, _field, _val) \ 1566*4882a593Smuzhiyun SET_BITS((_var), \ 1567*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1568*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1569*4882a593Smuzhiyun 1570*4882a593Smuzhiyun #define XSIR0_IOREAD(_pdata, _reg) \ 1571*4882a593Smuzhiyun ioread16((_pdata)->sir0_regs + _reg) 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun #define XSIR0_IOREAD_BITS(_pdata, _reg, _field) \ 1574*4882a593Smuzhiyun GET_BITS(XSIR0_IOREAD((_pdata), _reg), \ 1575*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1576*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun #define XSIR0_IOWRITE(_pdata, _reg, _val) \ 1579*4882a593Smuzhiyun iowrite16((_val), (_pdata)->sir0_regs + _reg) 1580*4882a593Smuzhiyun 1581*4882a593Smuzhiyun #define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1582*4882a593Smuzhiyun do { \ 1583*4882a593Smuzhiyun u16 reg_val = XSIR0_IOREAD((_pdata), _reg); \ 1584*4882a593Smuzhiyun SET_BITS(reg_val, \ 1585*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1586*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1587*4882a593Smuzhiyun XSIR0_IOWRITE((_pdata), _reg, reg_val); \ 1588*4882a593Smuzhiyun } while (0) 1589*4882a593Smuzhiyun 1590*4882a593Smuzhiyun #define XSIR1_IOREAD(_pdata, _reg) \ 1591*4882a593Smuzhiyun ioread16((_pdata)->sir1_regs + _reg) 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun #define XSIR1_IOREAD_BITS(_pdata, _reg, _field) \ 1594*4882a593Smuzhiyun GET_BITS(XSIR1_IOREAD((_pdata), _reg), \ 1595*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1596*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun #define XSIR1_IOWRITE(_pdata, _reg, _val) \ 1599*4882a593Smuzhiyun iowrite16((_val), (_pdata)->sir1_regs + _reg) 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun #define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1602*4882a593Smuzhiyun do { \ 1603*4882a593Smuzhiyun u16 reg_val = XSIR1_IOREAD((_pdata), _reg); \ 1604*4882a593Smuzhiyun SET_BITS(reg_val, \ 1605*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1606*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1607*4882a593Smuzhiyun XSIR1_IOWRITE((_pdata), _reg, reg_val); \ 1608*4882a593Smuzhiyun } while (0) 1609*4882a593Smuzhiyun 1610*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1611*4882a593Smuzhiyun * within the register values of SerDes RxTx registers. 1612*4882a593Smuzhiyun */ 1613*4882a593Smuzhiyun #define XRXTX_IOREAD(_pdata, _reg) \ 1614*4882a593Smuzhiyun ioread16((_pdata)->rxtx_regs + _reg) 1615*4882a593Smuzhiyun 1616*4882a593Smuzhiyun #define XRXTX_IOREAD_BITS(_pdata, _reg, _field) \ 1617*4882a593Smuzhiyun GET_BITS(XRXTX_IOREAD((_pdata), _reg), \ 1618*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1619*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1620*4882a593Smuzhiyun 1621*4882a593Smuzhiyun #define XRXTX_IOWRITE(_pdata, _reg, _val) \ 1622*4882a593Smuzhiyun iowrite16((_val), (_pdata)->rxtx_regs + _reg) 1623*4882a593Smuzhiyun 1624*4882a593Smuzhiyun #define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1625*4882a593Smuzhiyun do { \ 1626*4882a593Smuzhiyun u16 reg_val = XRXTX_IOREAD((_pdata), _reg); \ 1627*4882a593Smuzhiyun SET_BITS(reg_val, \ 1628*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1629*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1630*4882a593Smuzhiyun XRXTX_IOWRITE((_pdata), _reg, reg_val); \ 1631*4882a593Smuzhiyun } while (0) 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1634*4882a593Smuzhiyun * within the register values of MAC Control registers. 1635*4882a593Smuzhiyun */ 1636*4882a593Smuzhiyun #define XP_GET_BITS(_var, _prefix, _field) \ 1637*4882a593Smuzhiyun GET_BITS((_var), \ 1638*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1639*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun #define XP_SET_BITS(_var, _prefix, _field, _val) \ 1642*4882a593Smuzhiyun SET_BITS((_var), \ 1643*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1644*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1645*4882a593Smuzhiyun 1646*4882a593Smuzhiyun #define XP_IOREAD(_pdata, _reg) \ 1647*4882a593Smuzhiyun ioread32((_pdata)->xprop_regs + (_reg)) 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun #define XP_IOREAD_BITS(_pdata, _reg, _field) \ 1650*4882a593Smuzhiyun GET_BITS(XP_IOREAD((_pdata), (_reg)), \ 1651*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1652*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1653*4882a593Smuzhiyun 1654*4882a593Smuzhiyun #define XP_IOWRITE(_pdata, _reg, _val) \ 1655*4882a593Smuzhiyun iowrite32((_val), (_pdata)->xprop_regs + (_reg)) 1656*4882a593Smuzhiyun 1657*4882a593Smuzhiyun #define XP_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1658*4882a593Smuzhiyun do { \ 1659*4882a593Smuzhiyun u32 reg_val = XP_IOREAD((_pdata), (_reg)); \ 1660*4882a593Smuzhiyun SET_BITS(reg_val, \ 1661*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1662*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1663*4882a593Smuzhiyun XP_IOWRITE((_pdata), (_reg), reg_val); \ 1664*4882a593Smuzhiyun } while (0) 1665*4882a593Smuzhiyun 1666*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1667*4882a593Smuzhiyun * within the register values of I2C Control registers. 1668*4882a593Smuzhiyun */ 1669*4882a593Smuzhiyun #define XI2C_GET_BITS(_var, _prefix, _field) \ 1670*4882a593Smuzhiyun GET_BITS((_var), \ 1671*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1672*4882a593Smuzhiyun _prefix##_##_field##_WIDTH) 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun #define XI2C_SET_BITS(_var, _prefix, _field, _val) \ 1675*4882a593Smuzhiyun SET_BITS((_var), \ 1676*4882a593Smuzhiyun _prefix##_##_field##_INDEX, \ 1677*4882a593Smuzhiyun _prefix##_##_field##_WIDTH, (_val)) 1678*4882a593Smuzhiyun 1679*4882a593Smuzhiyun #define XI2C_IOREAD(_pdata, _reg) \ 1680*4882a593Smuzhiyun ioread32((_pdata)->xi2c_regs + (_reg)) 1681*4882a593Smuzhiyun 1682*4882a593Smuzhiyun #define XI2C_IOREAD_BITS(_pdata, _reg, _field) \ 1683*4882a593Smuzhiyun GET_BITS(XI2C_IOREAD((_pdata), (_reg)), \ 1684*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1685*4882a593Smuzhiyun _reg##_##_field##_WIDTH) 1686*4882a593Smuzhiyun 1687*4882a593Smuzhiyun #define XI2C_IOWRITE(_pdata, _reg, _val) \ 1688*4882a593Smuzhiyun iowrite32((_val), (_pdata)->xi2c_regs + (_reg)) 1689*4882a593Smuzhiyun 1690*4882a593Smuzhiyun #define XI2C_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1691*4882a593Smuzhiyun do { \ 1692*4882a593Smuzhiyun u32 reg_val = XI2C_IOREAD((_pdata), (_reg)); \ 1693*4882a593Smuzhiyun SET_BITS(reg_val, \ 1694*4882a593Smuzhiyun _reg##_##_field##_INDEX, \ 1695*4882a593Smuzhiyun _reg##_##_field##_WIDTH, (_val)); \ 1696*4882a593Smuzhiyun XI2C_IOWRITE((_pdata), (_reg), reg_val); \ 1697*4882a593Smuzhiyun } while (0) 1698*4882a593Smuzhiyun 1699*4882a593Smuzhiyun /* Macros for building, reading or writing register values or bits 1700*4882a593Smuzhiyun * using MDIO. Different from above because of the use of standardized 1701*4882a593Smuzhiyun * Linux include values. No shifting is performed with the bit 1702*4882a593Smuzhiyun * operations, everything works on mask values. 1703*4882a593Smuzhiyun */ 1704*4882a593Smuzhiyun #define XMDIO_READ(_pdata, _mmd, _reg) \ 1705*4882a593Smuzhiyun ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \ 1706*4882a593Smuzhiyun MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff))) 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \ 1709*4882a593Smuzhiyun (XMDIO_READ((_pdata), _mmd, _reg) & _mask) 1710*4882a593Smuzhiyun 1711*4882a593Smuzhiyun #define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \ 1712*4882a593Smuzhiyun ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \ 1713*4882a593Smuzhiyun MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val))) 1714*4882a593Smuzhiyun 1715*4882a593Smuzhiyun #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \ 1716*4882a593Smuzhiyun do { \ 1717*4882a593Smuzhiyun u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg); \ 1718*4882a593Smuzhiyun mmd_val &= ~_mask; \ 1719*4882a593Smuzhiyun mmd_val |= (_val); \ 1720*4882a593Smuzhiyun XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val); \ 1721*4882a593Smuzhiyun } while (0) 1722*4882a593Smuzhiyun 1723*4882a593Smuzhiyun #endif 1724