1*4882a593Smuzhiyun /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 1996-1999 Thomas Bogendoerfer
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 1993 United States Government as represented by the
8*4882a593Smuzhiyun * Director, National Security Agency.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This software may be used and distributed according to the terms
11*4882a593Smuzhiyun * of the GNU General Public License, incorporated herein by reference.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This driver is for PCnet32 and PCnetPCI based ethercards
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun /**************************************************************************
16*4882a593Smuzhiyun * 23 Oct, 2000.
17*4882a593Smuzhiyun * Fixed a few bugs, related to running the controller in 32bit mode.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Carsten Langgaard, carstenl@mips.com
20*4882a593Smuzhiyun * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun *************************************************************************/
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRV_NAME "pcnet32"
27*4882a593Smuzhiyun #define DRV_RELDATE "21.Apr.2008"
28*4882a593Smuzhiyun #define PFX DRV_NAME ": "
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/kernel.h>
32*4882a593Smuzhiyun #include <linux/sched.h>
33*4882a593Smuzhiyun #include <linux/string.h>
34*4882a593Smuzhiyun #include <linux/errno.h>
35*4882a593Smuzhiyun #include <linux/ioport.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun #include <linux/interrupt.h>
38*4882a593Smuzhiyun #include <linux/pci.h>
39*4882a593Smuzhiyun #include <linux/delay.h>
40*4882a593Smuzhiyun #include <linux/init.h>
41*4882a593Smuzhiyun #include <linux/ethtool.h>
42*4882a593Smuzhiyun #include <linux/mii.h>
43*4882a593Smuzhiyun #include <linux/crc32.h>
44*4882a593Smuzhiyun #include <linux/netdevice.h>
45*4882a593Smuzhiyun #include <linux/etherdevice.h>
46*4882a593Smuzhiyun #include <linux/if_ether.h>
47*4882a593Smuzhiyun #include <linux/skbuff.h>
48*4882a593Smuzhiyun #include <linux/spinlock.h>
49*4882a593Smuzhiyun #include <linux/moduleparam.h>
50*4882a593Smuzhiyun #include <linux/bitops.h>
51*4882a593Smuzhiyun #include <linux/io.h>
52*4882a593Smuzhiyun #include <linux/uaccess.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #include <asm/dma.h>
55*4882a593Smuzhiyun #include <asm/irq.h>
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * PCI device identifiers for "new style" Linux PCI Device Drivers
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun static const struct pci_device_id pcnet32_pci_tbl[] = {
61*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
62*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
66*4882a593Smuzhiyun * the incorrect vendor id.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
69*4882a593Smuzhiyun .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun { } /* terminate list */
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static int cards_found;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * VLB I/O addresses
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun static unsigned int pcnet32_portlist[] =
82*4882a593Smuzhiyun { 0x300, 0x320, 0x340, 0x360, 0 };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static int pcnet32_debug;
85*4882a593Smuzhiyun static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
86*4882a593Smuzhiyun static int pcnet32vlb; /* check for VLB cards ? */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct net_device *pcnet32_dev;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static int max_interrupt_work = 2;
91*4882a593Smuzhiyun static int rx_copybreak = 200;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define PCNET32_PORT_AUI 0x00
94*4882a593Smuzhiyun #define PCNET32_PORT_10BT 0x01
95*4882a593Smuzhiyun #define PCNET32_PORT_GPSI 0x02
96*4882a593Smuzhiyun #define PCNET32_PORT_MII 0x03
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define PCNET32_PORT_PORTSEL 0x03
99*4882a593Smuzhiyun #define PCNET32_PORT_ASEL 0x04
100*4882a593Smuzhiyun #define PCNET32_PORT_100 0x40
101*4882a593Smuzhiyun #define PCNET32_PORT_FD 0x80
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PCNET32_DMA_MASK 0xffffffff
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
106*4882a593Smuzhiyun #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * table to translate option values from tulip
110*4882a593Smuzhiyun * to internal options
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun static const unsigned char options_mapping[] = {
113*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 0 Auto-select */
114*4882a593Smuzhiyun PCNET32_PORT_AUI, /* 1 BNC/AUI */
115*4882a593Smuzhiyun PCNET32_PORT_AUI, /* 2 AUI/BNC */
116*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 3 not supported */
117*4882a593Smuzhiyun PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
118*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 5 not supported */
119*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 6 not supported */
120*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 7 not supported */
121*4882a593Smuzhiyun PCNET32_PORT_ASEL, /* 8 not supported */
122*4882a593Smuzhiyun PCNET32_PORT_MII, /* 9 MII 10baseT */
123*4882a593Smuzhiyun PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
124*4882a593Smuzhiyun PCNET32_PORT_MII, /* 11 MII (autosel) */
125*4882a593Smuzhiyun PCNET32_PORT_10BT, /* 12 10BaseT */
126*4882a593Smuzhiyun PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
127*4882a593Smuzhiyun /* 14 MII 100BaseTx-FD */
128*4882a593Smuzhiyun PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
129*4882a593Smuzhiyun PCNET32_PORT_ASEL /* 15 not supported */
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
133*4882a593Smuzhiyun "Loopback test (offline)"
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define PCNET32_NUM_REGS 136
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define MAX_UNITS 8 /* More are supported, limit only on options */
141*4882a593Smuzhiyun static int options[MAX_UNITS];
142*4882a593Smuzhiyun static int full_duplex[MAX_UNITS];
143*4882a593Smuzhiyun static int homepna[MAX_UNITS];
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * Theory of Operation
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * This driver uses the same software structure as the normal lance
149*4882a593Smuzhiyun * driver. So look for a verbose description in lance.c. The differences
150*4882a593Smuzhiyun * to the normal lance driver is the use of the 32bit mode of PCnet32
151*4882a593Smuzhiyun * and PCnetPCI chips. Because these chips are 32bit chips, there is no
152*4882a593Smuzhiyun * 16MB limitation and we don't need bounce buffers.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * Set the number of Tx and Rx buffers, using Log_2(# buffers).
157*4882a593Smuzhiyun * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
158*4882a593Smuzhiyun * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun #ifndef PCNET32_LOG_TX_BUFFERS
161*4882a593Smuzhiyun #define PCNET32_LOG_TX_BUFFERS 4
162*4882a593Smuzhiyun #define PCNET32_LOG_RX_BUFFERS 5
163*4882a593Smuzhiyun #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
164*4882a593Smuzhiyun #define PCNET32_LOG_MAX_RX_BUFFERS 9
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
168*4882a593Smuzhiyun #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
171*4882a593Smuzhiyun #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define PKT_BUF_SKB 1544
174*4882a593Smuzhiyun /* actual buffer length after being aligned */
175*4882a593Smuzhiyun #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
176*4882a593Smuzhiyun /* chip wants twos complement of the (aligned) buffer length */
177*4882a593Smuzhiyun #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Offsets from base I/O address. */
180*4882a593Smuzhiyun #define PCNET32_WIO_RDP 0x10
181*4882a593Smuzhiyun #define PCNET32_WIO_RAP 0x12
182*4882a593Smuzhiyun #define PCNET32_WIO_RESET 0x14
183*4882a593Smuzhiyun #define PCNET32_WIO_BDP 0x16
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define PCNET32_DWIO_RDP 0x10
186*4882a593Smuzhiyun #define PCNET32_DWIO_RAP 0x14
187*4882a593Smuzhiyun #define PCNET32_DWIO_RESET 0x18
188*4882a593Smuzhiyun #define PCNET32_DWIO_BDP 0x1C
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define PCNET32_TOTAL_SIZE 0x20
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define CSR0 0
193*4882a593Smuzhiyun #define CSR0_INIT 0x1
194*4882a593Smuzhiyun #define CSR0_START 0x2
195*4882a593Smuzhiyun #define CSR0_STOP 0x4
196*4882a593Smuzhiyun #define CSR0_TXPOLL 0x8
197*4882a593Smuzhiyun #define CSR0_INTEN 0x40
198*4882a593Smuzhiyun #define CSR0_IDON 0x0100
199*4882a593Smuzhiyun #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
200*4882a593Smuzhiyun #define PCNET32_INIT_LOW 1
201*4882a593Smuzhiyun #define PCNET32_INIT_HIGH 2
202*4882a593Smuzhiyun #define CSR3 3
203*4882a593Smuzhiyun #define CSR4 4
204*4882a593Smuzhiyun #define CSR5 5
205*4882a593Smuzhiyun #define CSR5_SUSPEND 0x0001
206*4882a593Smuzhiyun #define CSR15 15
207*4882a593Smuzhiyun #define PCNET32_MC_FILTER 8
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define PCNET32_79C970A 0x2621
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* The PCNET32 Rx and Tx ring descriptors. */
212*4882a593Smuzhiyun struct pcnet32_rx_head {
213*4882a593Smuzhiyun __le32 base;
214*4882a593Smuzhiyun __le16 buf_length; /* two`s complement of length */
215*4882a593Smuzhiyun __le16 status;
216*4882a593Smuzhiyun __le32 msg_length;
217*4882a593Smuzhiyun __le32 reserved;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun struct pcnet32_tx_head {
221*4882a593Smuzhiyun __le32 base;
222*4882a593Smuzhiyun __le16 length; /* two`s complement of length */
223*4882a593Smuzhiyun __le16 status;
224*4882a593Smuzhiyun __le32 misc;
225*4882a593Smuzhiyun __le32 reserved;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* The PCNET32 32-Bit initialization block, described in databook. */
229*4882a593Smuzhiyun struct pcnet32_init_block {
230*4882a593Smuzhiyun __le16 mode;
231*4882a593Smuzhiyun __le16 tlen_rlen;
232*4882a593Smuzhiyun u8 phys_addr[6];
233*4882a593Smuzhiyun __le16 reserved;
234*4882a593Smuzhiyun __le32 filter[2];
235*4882a593Smuzhiyun /* Receive and transmit ring base, along with extra bits. */
236*4882a593Smuzhiyun __le32 rx_ring;
237*4882a593Smuzhiyun __le32 tx_ring;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* PCnet32 access functions */
241*4882a593Smuzhiyun struct pcnet32_access {
242*4882a593Smuzhiyun u16 (*read_csr) (unsigned long, int);
243*4882a593Smuzhiyun void (*write_csr) (unsigned long, int, u16);
244*4882a593Smuzhiyun u16 (*read_bcr) (unsigned long, int);
245*4882a593Smuzhiyun void (*write_bcr) (unsigned long, int, u16);
246*4882a593Smuzhiyun u16 (*read_rap) (unsigned long);
247*4882a593Smuzhiyun void (*write_rap) (unsigned long, u16);
248*4882a593Smuzhiyun void (*reset) (unsigned long);
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * The first field of pcnet32_private is read by the ethernet device
253*4882a593Smuzhiyun * so the structure should be allocated using dma_alloc_coherent().
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun struct pcnet32_private {
256*4882a593Smuzhiyun struct pcnet32_init_block *init_block;
257*4882a593Smuzhiyun /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
258*4882a593Smuzhiyun struct pcnet32_rx_head *rx_ring;
259*4882a593Smuzhiyun struct pcnet32_tx_head *tx_ring;
260*4882a593Smuzhiyun dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
261*4882a593Smuzhiyun returned by dma_alloc_coherent */
262*4882a593Smuzhiyun struct pci_dev *pci_dev;
263*4882a593Smuzhiyun const char *name;
264*4882a593Smuzhiyun /* The saved address of a sent-in-place packet/buffer, for skfree(). */
265*4882a593Smuzhiyun struct sk_buff **tx_skbuff;
266*4882a593Smuzhiyun struct sk_buff **rx_skbuff;
267*4882a593Smuzhiyun dma_addr_t *tx_dma_addr;
268*4882a593Smuzhiyun dma_addr_t *rx_dma_addr;
269*4882a593Smuzhiyun const struct pcnet32_access *a;
270*4882a593Smuzhiyun spinlock_t lock; /* Guard lock */
271*4882a593Smuzhiyun unsigned int cur_rx, cur_tx; /* The next free ring entry */
272*4882a593Smuzhiyun unsigned int rx_ring_size; /* current rx ring size */
273*4882a593Smuzhiyun unsigned int tx_ring_size; /* current tx ring size */
274*4882a593Smuzhiyun unsigned int rx_mod_mask; /* rx ring modular mask */
275*4882a593Smuzhiyun unsigned int tx_mod_mask; /* tx ring modular mask */
276*4882a593Smuzhiyun unsigned short rx_len_bits;
277*4882a593Smuzhiyun unsigned short tx_len_bits;
278*4882a593Smuzhiyun dma_addr_t rx_ring_dma_addr;
279*4882a593Smuzhiyun dma_addr_t tx_ring_dma_addr;
280*4882a593Smuzhiyun unsigned int dirty_rx, /* ring entries to be freed. */
281*4882a593Smuzhiyun dirty_tx;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun struct net_device *dev;
284*4882a593Smuzhiyun struct napi_struct napi;
285*4882a593Smuzhiyun char tx_full;
286*4882a593Smuzhiyun char phycount; /* number of phys found */
287*4882a593Smuzhiyun int options;
288*4882a593Smuzhiyun unsigned int shared_irq:1, /* shared irq possible */
289*4882a593Smuzhiyun dxsuflo:1, /* disable transmit stop on uflo */
290*4882a593Smuzhiyun mii:1, /* mii port available */
291*4882a593Smuzhiyun autoneg:1, /* autoneg enabled */
292*4882a593Smuzhiyun port_tp:1, /* port set to TP */
293*4882a593Smuzhiyun fdx:1; /* full duplex enabled */
294*4882a593Smuzhiyun struct net_device *next;
295*4882a593Smuzhiyun struct mii_if_info mii_if;
296*4882a593Smuzhiyun struct timer_list watchdog_timer;
297*4882a593Smuzhiyun u32 msg_enable; /* debug message level */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* each bit indicates an available PHY */
300*4882a593Smuzhiyun u32 phymask;
301*4882a593Smuzhiyun unsigned short chip_version; /* which variant this is */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* saved registers during ethtool blink */
304*4882a593Smuzhiyun u16 save_regs[4];
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
308*4882a593Smuzhiyun static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
309*4882a593Smuzhiyun static int pcnet32_open(struct net_device *);
310*4882a593Smuzhiyun static int pcnet32_init_ring(struct net_device *);
311*4882a593Smuzhiyun static netdev_tx_t pcnet32_start_xmit(struct sk_buff *,
312*4882a593Smuzhiyun struct net_device *);
313*4882a593Smuzhiyun static void pcnet32_tx_timeout(struct net_device *dev, unsigned int txqueue);
314*4882a593Smuzhiyun static irqreturn_t pcnet32_interrupt(int, void *);
315*4882a593Smuzhiyun static int pcnet32_close(struct net_device *);
316*4882a593Smuzhiyun static struct net_device_stats *pcnet32_get_stats(struct net_device *);
317*4882a593Smuzhiyun static void pcnet32_load_multicast(struct net_device *dev);
318*4882a593Smuzhiyun static void pcnet32_set_multicast_list(struct net_device *);
319*4882a593Smuzhiyun static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
320*4882a593Smuzhiyun static void pcnet32_watchdog(struct timer_list *);
321*4882a593Smuzhiyun static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
322*4882a593Smuzhiyun static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
323*4882a593Smuzhiyun int val);
324*4882a593Smuzhiyun static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
325*4882a593Smuzhiyun static void pcnet32_ethtool_test(struct net_device *dev,
326*4882a593Smuzhiyun struct ethtool_test *eth_test, u64 * data);
327*4882a593Smuzhiyun static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
328*4882a593Smuzhiyun static int pcnet32_get_regs_len(struct net_device *dev);
329*4882a593Smuzhiyun static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
330*4882a593Smuzhiyun void *ptr);
331*4882a593Smuzhiyun static void pcnet32_purge_tx_ring(struct net_device *dev);
332*4882a593Smuzhiyun static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
333*4882a593Smuzhiyun static void pcnet32_free_ring(struct net_device *dev);
334*4882a593Smuzhiyun static void pcnet32_check_media(struct net_device *dev, int verbose);
335*4882a593Smuzhiyun
pcnet32_wio_read_csr(unsigned long addr,int index)336*4882a593Smuzhiyun static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun outw(index, addr + PCNET32_WIO_RAP);
339*4882a593Smuzhiyun return inw(addr + PCNET32_WIO_RDP);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
pcnet32_wio_write_csr(unsigned long addr,int index,u16 val)342*4882a593Smuzhiyun static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun outw(index, addr + PCNET32_WIO_RAP);
345*4882a593Smuzhiyun outw(val, addr + PCNET32_WIO_RDP);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
pcnet32_wio_read_bcr(unsigned long addr,int index)348*4882a593Smuzhiyun static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun outw(index, addr + PCNET32_WIO_RAP);
351*4882a593Smuzhiyun return inw(addr + PCNET32_WIO_BDP);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
pcnet32_wio_write_bcr(unsigned long addr,int index,u16 val)354*4882a593Smuzhiyun static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun outw(index, addr + PCNET32_WIO_RAP);
357*4882a593Smuzhiyun outw(val, addr + PCNET32_WIO_BDP);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
pcnet32_wio_read_rap(unsigned long addr)360*4882a593Smuzhiyun static u16 pcnet32_wio_read_rap(unsigned long addr)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun return inw(addr + PCNET32_WIO_RAP);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
pcnet32_wio_write_rap(unsigned long addr,u16 val)365*4882a593Smuzhiyun static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun outw(val, addr + PCNET32_WIO_RAP);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
pcnet32_wio_reset(unsigned long addr)370*4882a593Smuzhiyun static void pcnet32_wio_reset(unsigned long addr)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun inw(addr + PCNET32_WIO_RESET);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
pcnet32_wio_check(unsigned long addr)375*4882a593Smuzhiyun static int pcnet32_wio_check(unsigned long addr)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun outw(88, addr + PCNET32_WIO_RAP);
378*4882a593Smuzhiyun return inw(addr + PCNET32_WIO_RAP) == 88;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct pcnet32_access pcnet32_wio = {
382*4882a593Smuzhiyun .read_csr = pcnet32_wio_read_csr,
383*4882a593Smuzhiyun .write_csr = pcnet32_wio_write_csr,
384*4882a593Smuzhiyun .read_bcr = pcnet32_wio_read_bcr,
385*4882a593Smuzhiyun .write_bcr = pcnet32_wio_write_bcr,
386*4882a593Smuzhiyun .read_rap = pcnet32_wio_read_rap,
387*4882a593Smuzhiyun .write_rap = pcnet32_wio_write_rap,
388*4882a593Smuzhiyun .reset = pcnet32_wio_reset
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
pcnet32_dwio_read_csr(unsigned long addr,int index)391*4882a593Smuzhiyun static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun outl(index, addr + PCNET32_DWIO_RAP);
394*4882a593Smuzhiyun return inl(addr + PCNET32_DWIO_RDP) & 0xffff;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
pcnet32_dwio_write_csr(unsigned long addr,int index,u16 val)397*4882a593Smuzhiyun static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun outl(index, addr + PCNET32_DWIO_RAP);
400*4882a593Smuzhiyun outl(val, addr + PCNET32_DWIO_RDP);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
pcnet32_dwio_read_bcr(unsigned long addr,int index)403*4882a593Smuzhiyun static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun outl(index, addr + PCNET32_DWIO_RAP);
406*4882a593Smuzhiyun return inl(addr + PCNET32_DWIO_BDP) & 0xffff;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
pcnet32_dwio_write_bcr(unsigned long addr,int index,u16 val)409*4882a593Smuzhiyun static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun outl(index, addr + PCNET32_DWIO_RAP);
412*4882a593Smuzhiyun outl(val, addr + PCNET32_DWIO_BDP);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
pcnet32_dwio_read_rap(unsigned long addr)415*4882a593Smuzhiyun static u16 pcnet32_dwio_read_rap(unsigned long addr)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun return inl(addr + PCNET32_DWIO_RAP) & 0xffff;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
pcnet32_dwio_write_rap(unsigned long addr,u16 val)420*4882a593Smuzhiyun static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun outl(val, addr + PCNET32_DWIO_RAP);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
pcnet32_dwio_reset(unsigned long addr)425*4882a593Smuzhiyun static void pcnet32_dwio_reset(unsigned long addr)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun inl(addr + PCNET32_DWIO_RESET);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
pcnet32_dwio_check(unsigned long addr)430*4882a593Smuzhiyun static int pcnet32_dwio_check(unsigned long addr)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun outl(88, addr + PCNET32_DWIO_RAP);
433*4882a593Smuzhiyun return (inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct pcnet32_access pcnet32_dwio = {
437*4882a593Smuzhiyun .read_csr = pcnet32_dwio_read_csr,
438*4882a593Smuzhiyun .write_csr = pcnet32_dwio_write_csr,
439*4882a593Smuzhiyun .read_bcr = pcnet32_dwio_read_bcr,
440*4882a593Smuzhiyun .write_bcr = pcnet32_dwio_write_bcr,
441*4882a593Smuzhiyun .read_rap = pcnet32_dwio_read_rap,
442*4882a593Smuzhiyun .write_rap = pcnet32_dwio_write_rap,
443*4882a593Smuzhiyun .reset = pcnet32_dwio_reset
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
pcnet32_netif_stop(struct net_device * dev)446*4882a593Smuzhiyun static void pcnet32_netif_stop(struct net_device *dev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
451*4882a593Smuzhiyun napi_disable(&lp->napi);
452*4882a593Smuzhiyun netif_tx_disable(dev);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
pcnet32_netif_start(struct net_device * dev)455*4882a593Smuzhiyun static void pcnet32_netif_start(struct net_device *dev)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
458*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
459*4882a593Smuzhiyun u16 val;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun netif_wake_queue(dev);
462*4882a593Smuzhiyun val = lp->a->read_csr(ioaddr, CSR3);
463*4882a593Smuzhiyun val &= 0x00ff;
464*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR3, val);
465*4882a593Smuzhiyun napi_enable(&lp->napi);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Allocate space for the new sized tx ring.
470*4882a593Smuzhiyun * Free old resources
471*4882a593Smuzhiyun * Save new resources.
472*4882a593Smuzhiyun * Any failure keeps old resources.
473*4882a593Smuzhiyun * Must be called with lp->lock held.
474*4882a593Smuzhiyun */
pcnet32_realloc_tx_ring(struct net_device * dev,struct pcnet32_private * lp,unsigned int size)475*4882a593Smuzhiyun static void pcnet32_realloc_tx_ring(struct net_device *dev,
476*4882a593Smuzhiyun struct pcnet32_private *lp,
477*4882a593Smuzhiyun unsigned int size)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun dma_addr_t new_ring_dma_addr;
480*4882a593Smuzhiyun dma_addr_t *new_dma_addr_list;
481*4882a593Smuzhiyun struct pcnet32_tx_head *new_tx_ring;
482*4882a593Smuzhiyun struct sk_buff **new_skb_list;
483*4882a593Smuzhiyun unsigned int entries = BIT(size);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun pcnet32_purge_tx_ring(dev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun new_tx_ring =
488*4882a593Smuzhiyun dma_alloc_coherent(&lp->pci_dev->dev,
489*4882a593Smuzhiyun sizeof(struct pcnet32_tx_head) * entries,
490*4882a593Smuzhiyun &new_ring_dma_addr, GFP_ATOMIC);
491*4882a593Smuzhiyun if (new_tx_ring == NULL)
492*4882a593Smuzhiyun return;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun new_dma_addr_list = kcalloc(entries, sizeof(dma_addr_t), GFP_ATOMIC);
495*4882a593Smuzhiyun if (!new_dma_addr_list)
496*4882a593Smuzhiyun goto free_new_tx_ring;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun new_skb_list = kcalloc(entries, sizeof(struct sk_buff *), GFP_ATOMIC);
499*4882a593Smuzhiyun if (!new_skb_list)
500*4882a593Smuzhiyun goto free_new_lists;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun kfree(lp->tx_skbuff);
503*4882a593Smuzhiyun kfree(lp->tx_dma_addr);
504*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
505*4882a593Smuzhiyun sizeof(struct pcnet32_tx_head) * lp->tx_ring_size,
506*4882a593Smuzhiyun lp->tx_ring, lp->tx_ring_dma_addr);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun lp->tx_ring_size = entries;
509*4882a593Smuzhiyun lp->tx_mod_mask = lp->tx_ring_size - 1;
510*4882a593Smuzhiyun lp->tx_len_bits = (size << 12);
511*4882a593Smuzhiyun lp->tx_ring = new_tx_ring;
512*4882a593Smuzhiyun lp->tx_ring_dma_addr = new_ring_dma_addr;
513*4882a593Smuzhiyun lp->tx_dma_addr = new_dma_addr_list;
514*4882a593Smuzhiyun lp->tx_skbuff = new_skb_list;
515*4882a593Smuzhiyun return;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun free_new_lists:
518*4882a593Smuzhiyun kfree(new_dma_addr_list);
519*4882a593Smuzhiyun free_new_tx_ring:
520*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
521*4882a593Smuzhiyun sizeof(struct pcnet32_tx_head) * entries,
522*4882a593Smuzhiyun new_tx_ring, new_ring_dma_addr);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun * Allocate space for the new sized rx ring.
527*4882a593Smuzhiyun * Re-use old receive buffers.
528*4882a593Smuzhiyun * alloc extra buffers
529*4882a593Smuzhiyun * free unneeded buffers
530*4882a593Smuzhiyun * free unneeded buffers
531*4882a593Smuzhiyun * Save new resources.
532*4882a593Smuzhiyun * Any failure keeps old resources.
533*4882a593Smuzhiyun * Must be called with lp->lock held.
534*4882a593Smuzhiyun */
pcnet32_realloc_rx_ring(struct net_device * dev,struct pcnet32_private * lp,unsigned int size)535*4882a593Smuzhiyun static void pcnet32_realloc_rx_ring(struct net_device *dev,
536*4882a593Smuzhiyun struct pcnet32_private *lp,
537*4882a593Smuzhiyun unsigned int size)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun dma_addr_t new_ring_dma_addr;
540*4882a593Smuzhiyun dma_addr_t *new_dma_addr_list;
541*4882a593Smuzhiyun struct pcnet32_rx_head *new_rx_ring;
542*4882a593Smuzhiyun struct sk_buff **new_skb_list;
543*4882a593Smuzhiyun int new, overlap;
544*4882a593Smuzhiyun unsigned int entries = BIT(size);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun new_rx_ring =
547*4882a593Smuzhiyun dma_alloc_coherent(&lp->pci_dev->dev,
548*4882a593Smuzhiyun sizeof(struct pcnet32_rx_head) * entries,
549*4882a593Smuzhiyun &new_ring_dma_addr, GFP_ATOMIC);
550*4882a593Smuzhiyun if (new_rx_ring == NULL)
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun new_dma_addr_list = kcalloc(entries, sizeof(dma_addr_t), GFP_ATOMIC);
554*4882a593Smuzhiyun if (!new_dma_addr_list)
555*4882a593Smuzhiyun goto free_new_rx_ring;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun new_skb_list = kcalloc(entries, sizeof(struct sk_buff *), GFP_ATOMIC);
558*4882a593Smuzhiyun if (!new_skb_list)
559*4882a593Smuzhiyun goto free_new_lists;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* first copy the current receive buffers */
562*4882a593Smuzhiyun overlap = min(entries, lp->rx_ring_size);
563*4882a593Smuzhiyun for (new = 0; new < overlap; new++) {
564*4882a593Smuzhiyun new_rx_ring[new] = lp->rx_ring[new];
565*4882a593Smuzhiyun new_dma_addr_list[new] = lp->rx_dma_addr[new];
566*4882a593Smuzhiyun new_skb_list[new] = lp->rx_skbuff[new];
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun /* now allocate any new buffers needed */
569*4882a593Smuzhiyun for (; new < entries; new++) {
570*4882a593Smuzhiyun struct sk_buff *rx_skbuff;
571*4882a593Smuzhiyun new_skb_list[new] = netdev_alloc_skb(dev, PKT_BUF_SKB);
572*4882a593Smuzhiyun rx_skbuff = new_skb_list[new];
573*4882a593Smuzhiyun if (!rx_skbuff) {
574*4882a593Smuzhiyun /* keep the original lists and buffers */
575*4882a593Smuzhiyun netif_err(lp, drv, dev, "%s netdev_alloc_skb failed\n",
576*4882a593Smuzhiyun __func__);
577*4882a593Smuzhiyun goto free_all_new;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun skb_reserve(rx_skbuff, NET_IP_ALIGN);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun new_dma_addr_list[new] =
582*4882a593Smuzhiyun dma_map_single(&lp->pci_dev->dev, rx_skbuff->data,
583*4882a593Smuzhiyun PKT_BUF_SIZE, DMA_FROM_DEVICE);
584*4882a593Smuzhiyun if (dma_mapping_error(&lp->pci_dev->dev, new_dma_addr_list[new])) {
585*4882a593Smuzhiyun netif_err(lp, drv, dev, "%s dma mapping failed\n",
586*4882a593Smuzhiyun __func__);
587*4882a593Smuzhiyun dev_kfree_skb(new_skb_list[new]);
588*4882a593Smuzhiyun goto free_all_new;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
591*4882a593Smuzhiyun new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
592*4882a593Smuzhiyun new_rx_ring[new].status = cpu_to_le16(0x8000);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun /* and free any unneeded buffers */
595*4882a593Smuzhiyun for (; new < lp->rx_ring_size; new++) {
596*4882a593Smuzhiyun if (lp->rx_skbuff[new]) {
597*4882a593Smuzhiyun if (!dma_mapping_error(&lp->pci_dev->dev, lp->rx_dma_addr[new]))
598*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
599*4882a593Smuzhiyun lp->rx_dma_addr[new],
600*4882a593Smuzhiyun PKT_BUF_SIZE,
601*4882a593Smuzhiyun DMA_FROM_DEVICE);
602*4882a593Smuzhiyun dev_kfree_skb(lp->rx_skbuff[new]);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun kfree(lp->rx_skbuff);
607*4882a593Smuzhiyun kfree(lp->rx_dma_addr);
608*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
609*4882a593Smuzhiyun sizeof(struct pcnet32_rx_head) * lp->rx_ring_size,
610*4882a593Smuzhiyun lp->rx_ring, lp->rx_ring_dma_addr);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun lp->rx_ring_size = entries;
613*4882a593Smuzhiyun lp->rx_mod_mask = lp->rx_ring_size - 1;
614*4882a593Smuzhiyun lp->rx_len_bits = (size << 4);
615*4882a593Smuzhiyun lp->rx_ring = new_rx_ring;
616*4882a593Smuzhiyun lp->rx_ring_dma_addr = new_ring_dma_addr;
617*4882a593Smuzhiyun lp->rx_dma_addr = new_dma_addr_list;
618*4882a593Smuzhiyun lp->rx_skbuff = new_skb_list;
619*4882a593Smuzhiyun return;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun free_all_new:
622*4882a593Smuzhiyun while (--new >= lp->rx_ring_size) {
623*4882a593Smuzhiyun if (new_skb_list[new]) {
624*4882a593Smuzhiyun if (!dma_mapping_error(&lp->pci_dev->dev, new_dma_addr_list[new]))
625*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
626*4882a593Smuzhiyun new_dma_addr_list[new],
627*4882a593Smuzhiyun PKT_BUF_SIZE,
628*4882a593Smuzhiyun DMA_FROM_DEVICE);
629*4882a593Smuzhiyun dev_kfree_skb(new_skb_list[new]);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun kfree(new_skb_list);
633*4882a593Smuzhiyun free_new_lists:
634*4882a593Smuzhiyun kfree(new_dma_addr_list);
635*4882a593Smuzhiyun free_new_rx_ring:
636*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
637*4882a593Smuzhiyun sizeof(struct pcnet32_rx_head) * entries,
638*4882a593Smuzhiyun new_rx_ring, new_ring_dma_addr);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
pcnet32_purge_rx_ring(struct net_device * dev)641*4882a593Smuzhiyun static void pcnet32_purge_rx_ring(struct net_device *dev)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
644*4882a593Smuzhiyun int i;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* free all allocated skbuffs */
647*4882a593Smuzhiyun for (i = 0; i < lp->rx_ring_size; i++) {
648*4882a593Smuzhiyun lp->rx_ring[i].status = 0; /* CPU owns buffer */
649*4882a593Smuzhiyun wmb(); /* Make sure adapter sees owner change */
650*4882a593Smuzhiyun if (lp->rx_skbuff[i]) {
651*4882a593Smuzhiyun if (!dma_mapping_error(&lp->pci_dev->dev, lp->rx_dma_addr[i]))
652*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
653*4882a593Smuzhiyun lp->rx_dma_addr[i],
654*4882a593Smuzhiyun PKT_BUF_SIZE,
655*4882a593Smuzhiyun DMA_FROM_DEVICE);
656*4882a593Smuzhiyun dev_kfree_skb_any(lp->rx_skbuff[i]);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun lp->rx_skbuff[i] = NULL;
659*4882a593Smuzhiyun lp->rx_dma_addr[i] = 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
pcnet32_poll_controller(struct net_device * dev)664*4882a593Smuzhiyun static void pcnet32_poll_controller(struct net_device *dev)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun disable_irq(dev->irq);
667*4882a593Smuzhiyun pcnet32_interrupt(0, dev);
668*4882a593Smuzhiyun enable_irq(dev->irq);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun #endif
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * lp->lock must be held.
674*4882a593Smuzhiyun */
pcnet32_suspend(struct net_device * dev,unsigned long * flags,int can_sleep)675*4882a593Smuzhiyun static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
676*4882a593Smuzhiyun int can_sleep)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun int csr5;
679*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
680*4882a593Smuzhiyun const struct pcnet32_access *a = lp->a;
681*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
682*4882a593Smuzhiyun int ticks;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* really old chips have to be stopped. */
685*4882a593Smuzhiyun if (lp->chip_version < PCNET32_79C970A)
686*4882a593Smuzhiyun return 0;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* set SUSPEND (SPND) - CSR5 bit 0 */
689*4882a593Smuzhiyun csr5 = a->read_csr(ioaddr, CSR5);
690*4882a593Smuzhiyun a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* poll waiting for bit to be set */
693*4882a593Smuzhiyun ticks = 0;
694*4882a593Smuzhiyun while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
695*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, *flags);
696*4882a593Smuzhiyun if (can_sleep)
697*4882a593Smuzhiyun msleep(1);
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun mdelay(1);
700*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, *flags);
701*4882a593Smuzhiyun ticks++;
702*4882a593Smuzhiyun if (ticks > 200) {
703*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
704*4882a593Smuzhiyun "Error getting into suspend!\n");
705*4882a593Smuzhiyun return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun return 1;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
pcnet32_clr_suspend(struct pcnet32_private * lp,ulong ioaddr)711*4882a593Smuzhiyun static void pcnet32_clr_suspend(struct pcnet32_private *lp, ulong ioaddr)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun int csr5 = lp->a->read_csr(ioaddr, CSR5);
714*4882a593Smuzhiyun /* clear SUSPEND (SPND) - CSR5 bit 0 */
715*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR5, csr5 & ~CSR5_SUSPEND);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
pcnet32_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)718*4882a593Smuzhiyun static int pcnet32_get_link_ksettings(struct net_device *dev,
719*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
722*4882a593Smuzhiyun unsigned long flags;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
725*4882a593Smuzhiyun if (lp->mii) {
726*4882a593Smuzhiyun mii_ethtool_get_link_ksettings(&lp->mii_if, cmd);
727*4882a593Smuzhiyun } else if (lp->chip_version == PCNET32_79C970A) {
728*4882a593Smuzhiyun if (lp->autoneg) {
729*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_ENABLE;
730*4882a593Smuzhiyun if (lp->a->read_bcr(dev->base_addr, 4) == 0xc0)
731*4882a593Smuzhiyun cmd->base.port = PORT_AUI;
732*4882a593Smuzhiyun else
733*4882a593Smuzhiyun cmd->base.port = PORT_TP;
734*4882a593Smuzhiyun } else {
735*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_DISABLE;
736*4882a593Smuzhiyun cmd->base.port = lp->port_tp ? PORT_TP : PORT_AUI;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun cmd->base.duplex = lp->fdx ? DUPLEX_FULL : DUPLEX_HALF;
739*4882a593Smuzhiyun cmd->base.speed = SPEED_10;
740*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(
741*4882a593Smuzhiyun cmd->link_modes.supported,
742*4882a593Smuzhiyun SUPPORTED_TP | SUPPORTED_AUI);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
pcnet32_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)748*4882a593Smuzhiyun static int pcnet32_set_link_ksettings(struct net_device *dev,
749*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
752*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
753*4882a593Smuzhiyun unsigned long flags;
754*4882a593Smuzhiyun int r = -EOPNOTSUPP;
755*4882a593Smuzhiyun int suspended, bcr2, bcr9, csr15;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
758*4882a593Smuzhiyun if (lp->mii) {
759*4882a593Smuzhiyun r = mii_ethtool_set_link_ksettings(&lp->mii_if, cmd);
760*4882a593Smuzhiyun } else if (lp->chip_version == PCNET32_79C970A) {
761*4882a593Smuzhiyun suspended = pcnet32_suspend(dev, &flags, 0);
762*4882a593Smuzhiyun if (!suspended)
763*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun lp->autoneg = cmd->base.autoneg == AUTONEG_ENABLE;
766*4882a593Smuzhiyun bcr2 = lp->a->read_bcr(ioaddr, 2);
767*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
768*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 2, bcr2 | 0x0002);
769*4882a593Smuzhiyun } else {
770*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 2, bcr2 & ~0x0002);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun lp->port_tp = cmd->base.port == PORT_TP;
773*4882a593Smuzhiyun csr15 = lp->a->read_csr(ioaddr, CSR15) & ~0x0180;
774*4882a593Smuzhiyun if (cmd->base.port == PORT_TP)
775*4882a593Smuzhiyun csr15 |= 0x0080;
776*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR15, csr15);
777*4882a593Smuzhiyun lp->init_block->mode = cpu_to_le16(csr15);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun lp->fdx = cmd->base.duplex == DUPLEX_FULL;
780*4882a593Smuzhiyun bcr9 = lp->a->read_bcr(ioaddr, 9) & ~0x0003;
781*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
782*4882a593Smuzhiyun bcr9 |= 0x0003;
783*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 9, bcr9);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun if (suspended)
786*4882a593Smuzhiyun pcnet32_clr_suspend(lp, ioaddr);
787*4882a593Smuzhiyun else if (netif_running(dev))
788*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_NORMAL);
789*4882a593Smuzhiyun r = 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
792*4882a593Smuzhiyun return r;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
pcnet32_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)795*4882a593Smuzhiyun static void pcnet32_get_drvinfo(struct net_device *dev,
796*4882a593Smuzhiyun struct ethtool_drvinfo *info)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
801*4882a593Smuzhiyun if (lp->pci_dev)
802*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(lp->pci_dev),
803*4882a593Smuzhiyun sizeof(info->bus_info));
804*4882a593Smuzhiyun else
805*4882a593Smuzhiyun snprintf(info->bus_info, sizeof(info->bus_info),
806*4882a593Smuzhiyun "VLB 0x%lx", dev->base_addr);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
pcnet32_get_link(struct net_device * dev)809*4882a593Smuzhiyun static u32 pcnet32_get_link(struct net_device *dev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
812*4882a593Smuzhiyun unsigned long flags;
813*4882a593Smuzhiyun int r;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
816*4882a593Smuzhiyun if (lp->mii) {
817*4882a593Smuzhiyun r = mii_link_ok(&lp->mii_if);
818*4882a593Smuzhiyun } else if (lp->chip_version == PCNET32_79C970A) {
819*4882a593Smuzhiyun ulong ioaddr = dev->base_addr; /* card base I/O address */
820*4882a593Smuzhiyun /* only read link if port is set to TP */
821*4882a593Smuzhiyun if (!lp->autoneg && lp->port_tp)
822*4882a593Smuzhiyun r = (lp->a->read_bcr(ioaddr, 4) != 0xc0);
823*4882a593Smuzhiyun else /* link always up for AUI port or port auto select */
824*4882a593Smuzhiyun r = 1;
825*4882a593Smuzhiyun } else if (lp->chip_version > PCNET32_79C970A) {
826*4882a593Smuzhiyun ulong ioaddr = dev->base_addr; /* card base I/O address */
827*4882a593Smuzhiyun r = (lp->a->read_bcr(ioaddr, 4) != 0xc0);
828*4882a593Smuzhiyun } else { /* can not detect link on really old chips */
829*4882a593Smuzhiyun r = 1;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return r;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
pcnet32_get_msglevel(struct net_device * dev)836*4882a593Smuzhiyun static u32 pcnet32_get_msglevel(struct net_device *dev)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
839*4882a593Smuzhiyun return lp->msg_enable;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
pcnet32_set_msglevel(struct net_device * dev,u32 value)842*4882a593Smuzhiyun static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
845*4882a593Smuzhiyun lp->msg_enable = value;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
pcnet32_nway_reset(struct net_device * dev)848*4882a593Smuzhiyun static int pcnet32_nway_reset(struct net_device *dev)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
851*4882a593Smuzhiyun unsigned long flags;
852*4882a593Smuzhiyun int r = -EOPNOTSUPP;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (lp->mii) {
855*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
856*4882a593Smuzhiyun r = mii_nway_restart(&lp->mii_if);
857*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun return r;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
pcnet32_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ering)862*4882a593Smuzhiyun static void pcnet32_get_ringparam(struct net_device *dev,
863*4882a593Smuzhiyun struct ethtool_ringparam *ering)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ering->tx_max_pending = TX_MAX_RING_SIZE;
868*4882a593Smuzhiyun ering->tx_pending = lp->tx_ring_size;
869*4882a593Smuzhiyun ering->rx_max_pending = RX_MAX_RING_SIZE;
870*4882a593Smuzhiyun ering->rx_pending = lp->rx_ring_size;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
pcnet32_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ering)873*4882a593Smuzhiyun static int pcnet32_set_ringparam(struct net_device *dev,
874*4882a593Smuzhiyun struct ethtool_ringparam *ering)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
877*4882a593Smuzhiyun unsigned long flags;
878*4882a593Smuzhiyun unsigned int size;
879*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
880*4882a593Smuzhiyun int i;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (ering->rx_mini_pending || ering->rx_jumbo_pending)
883*4882a593Smuzhiyun return -EINVAL;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (netif_running(dev))
886*4882a593Smuzhiyun pcnet32_netif_stop(dev);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
889*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* set the minimum ring size to 4, to allow the loopback test to work
894*4882a593Smuzhiyun * unchanged.
895*4882a593Smuzhiyun */
896*4882a593Smuzhiyun for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
897*4882a593Smuzhiyun if (size <= (1 << i))
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun if ((1 << i) != lp->tx_ring_size)
901*4882a593Smuzhiyun pcnet32_realloc_tx_ring(dev, lp, i);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
904*4882a593Smuzhiyun for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
905*4882a593Smuzhiyun if (size <= (1 << i))
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun if ((1 << i) != lp->rx_ring_size)
909*4882a593Smuzhiyun pcnet32_realloc_rx_ring(dev, lp, i);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun lp->napi.weight = lp->rx_ring_size / 2;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (netif_running(dev)) {
914*4882a593Smuzhiyun pcnet32_netif_start(dev);
915*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_NORMAL);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun netif_info(lp, drv, dev, "Ring Param Settings: RX: %d, TX: %d\n",
921*4882a593Smuzhiyun lp->rx_ring_size, lp->tx_ring_size);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return 0;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
pcnet32_get_strings(struct net_device * dev,u32 stringset,u8 * data)926*4882a593Smuzhiyun static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
927*4882a593Smuzhiyun u8 *data)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
pcnet32_get_sset_count(struct net_device * dev,int sset)932*4882a593Smuzhiyun static int pcnet32_get_sset_count(struct net_device *dev, int sset)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun switch (sset) {
935*4882a593Smuzhiyun case ETH_SS_TEST:
936*4882a593Smuzhiyun return PCNET32_TEST_LEN;
937*4882a593Smuzhiyun default:
938*4882a593Smuzhiyun return -EOPNOTSUPP;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
pcnet32_ethtool_test(struct net_device * dev,struct ethtool_test * test,u64 * data)942*4882a593Smuzhiyun static void pcnet32_ethtool_test(struct net_device *dev,
943*4882a593Smuzhiyun struct ethtool_test *test, u64 * data)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
946*4882a593Smuzhiyun int rc;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (test->flags == ETH_TEST_FL_OFFLINE) {
949*4882a593Smuzhiyun rc = pcnet32_loopback_test(dev, data);
950*4882a593Smuzhiyun if (rc) {
951*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
952*4882a593Smuzhiyun "Loopback test failed\n");
953*4882a593Smuzhiyun test->flags |= ETH_TEST_FL_FAILED;
954*4882a593Smuzhiyun } else
955*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
956*4882a593Smuzhiyun "Loopback test passed\n");
957*4882a593Smuzhiyun } else
958*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
959*4882a593Smuzhiyun "No tests to run (specify 'Offline' on ethtool)\n");
960*4882a593Smuzhiyun } /* end pcnet32_ethtool_test */
961*4882a593Smuzhiyun
pcnet32_loopback_test(struct net_device * dev,uint64_t * data1)962*4882a593Smuzhiyun static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
965*4882a593Smuzhiyun const struct pcnet32_access *a = lp->a; /* access to registers */
966*4882a593Smuzhiyun ulong ioaddr = dev->base_addr; /* card base I/O address */
967*4882a593Smuzhiyun struct sk_buff *skb; /* sk buff */
968*4882a593Smuzhiyun int x, i; /* counters */
969*4882a593Smuzhiyun int numbuffs = 4; /* number of TX/RX buffers and descs */
970*4882a593Smuzhiyun u16 status = 0x8300; /* TX ring status */
971*4882a593Smuzhiyun __le16 teststatus; /* test of ring status */
972*4882a593Smuzhiyun int rc; /* return code */
973*4882a593Smuzhiyun int size; /* size of packets */
974*4882a593Smuzhiyun unsigned char *packet; /* source packet data */
975*4882a593Smuzhiyun static const int data_len = 60; /* length of source packets */
976*4882a593Smuzhiyun unsigned long flags;
977*4882a593Smuzhiyun unsigned long ticks;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun rc = 1; /* default to fail */
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (netif_running(dev))
982*4882a593Smuzhiyun pcnet32_netif_stop(dev);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
985*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Reset the PCNET32 */
990*4882a593Smuzhiyun lp->a->reset(ioaddr);
991*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* switch pcnet32 to 32bit mode */
994*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 20, 2);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* purge & init rings but don't actually restart */
997*4882a593Smuzhiyun pcnet32_restart(dev, 0x0000);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* Initialize Transmit buffers. */
1002*4882a593Smuzhiyun size = data_len + 15;
1003*4882a593Smuzhiyun for (x = 0; x < numbuffs; x++) {
1004*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, size);
1005*4882a593Smuzhiyun if (!skb) {
1006*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
1007*4882a593Smuzhiyun "Cannot allocate skb at line: %d!\n",
1008*4882a593Smuzhiyun __LINE__);
1009*4882a593Smuzhiyun goto clean_up;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun packet = skb->data;
1012*4882a593Smuzhiyun skb_put(skb, size); /* create space for data */
1013*4882a593Smuzhiyun lp->tx_skbuff[x] = skb;
1014*4882a593Smuzhiyun lp->tx_ring[x].length = cpu_to_le16(-skb->len);
1015*4882a593Smuzhiyun lp->tx_ring[x].misc = 0;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* put DA and SA into the skb */
1018*4882a593Smuzhiyun for (i = 0; i < 6; i++)
1019*4882a593Smuzhiyun *packet++ = dev->dev_addr[i];
1020*4882a593Smuzhiyun for (i = 0; i < 6; i++)
1021*4882a593Smuzhiyun *packet++ = dev->dev_addr[i];
1022*4882a593Smuzhiyun /* type */
1023*4882a593Smuzhiyun *packet++ = 0x08;
1024*4882a593Smuzhiyun *packet++ = 0x06;
1025*4882a593Smuzhiyun /* packet number */
1026*4882a593Smuzhiyun *packet++ = x;
1027*4882a593Smuzhiyun /* fill packet with data */
1028*4882a593Smuzhiyun for (i = 0; i < data_len; i++)
1029*4882a593Smuzhiyun *packet++ = i;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun lp->tx_dma_addr[x] =
1032*4882a593Smuzhiyun dma_map_single(&lp->pci_dev->dev, skb->data, skb->len,
1033*4882a593Smuzhiyun DMA_TO_DEVICE);
1034*4882a593Smuzhiyun if (dma_mapping_error(&lp->pci_dev->dev, lp->tx_dma_addr[x])) {
1035*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
1036*4882a593Smuzhiyun "DMA mapping error at line: %d!\n",
1037*4882a593Smuzhiyun __LINE__);
1038*4882a593Smuzhiyun goto clean_up;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
1041*4882a593Smuzhiyun wmb(); /* Make sure owner changes after all others are visible */
1042*4882a593Smuzhiyun lp->tx_ring[x].status = cpu_to_le16(status);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
1046*4882a593Smuzhiyun a->write_bcr(ioaddr, 32, x | 0x0002);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* set int loopback in CSR15 */
1049*4882a593Smuzhiyun x = a->read_csr(ioaddr, CSR15) & 0xfffc;
1050*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR15, x | 0x0044);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun teststatus = cpu_to_le16(0x8000);
1053*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Check status of descriptors */
1056*4882a593Smuzhiyun for (x = 0; x < numbuffs; x++) {
1057*4882a593Smuzhiyun ticks = 0;
1058*4882a593Smuzhiyun rmb();
1059*4882a593Smuzhiyun while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
1060*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1061*4882a593Smuzhiyun msleep(1);
1062*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1063*4882a593Smuzhiyun rmb();
1064*4882a593Smuzhiyun ticks++;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun if (ticks == 200) {
1067*4882a593Smuzhiyun netif_err(lp, hw, dev, "Desc %d failed to reset!\n", x);
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
1073*4882a593Smuzhiyun wmb();
1074*4882a593Smuzhiyun if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
1075*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev, "RX loopback packets:\n");
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun for (x = 0; x < numbuffs; x++) {
1078*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, dev, "Packet %d: ", x);
1079*4882a593Smuzhiyun skb = lp->rx_skbuff[x];
1080*4882a593Smuzhiyun for (i = 0; i < size; i++)
1081*4882a593Smuzhiyun pr_cont(" %02x", *(skb->data + i));
1082*4882a593Smuzhiyun pr_cont("\n");
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun x = 0;
1087*4882a593Smuzhiyun rc = 0;
1088*4882a593Smuzhiyun while (x < numbuffs && !rc) {
1089*4882a593Smuzhiyun skb = lp->rx_skbuff[x];
1090*4882a593Smuzhiyun packet = lp->tx_skbuff[x]->data;
1091*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1092*4882a593Smuzhiyun if (*(skb->data + i) != packet[i]) {
1093*4882a593Smuzhiyun netif_printk(lp, hw, KERN_DEBUG, dev,
1094*4882a593Smuzhiyun "Error in compare! %2x - %02x %02x\n",
1095*4882a593Smuzhiyun i, *(skb->data + i), packet[i]);
1096*4882a593Smuzhiyun rc = 1;
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun x++;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun clean_up:
1104*4882a593Smuzhiyun *data1 = rc;
1105*4882a593Smuzhiyun pcnet32_purge_tx_ring(dev);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun x = a->read_csr(ioaddr, CSR15);
1108*4882a593Smuzhiyun a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
1111*4882a593Smuzhiyun a->write_bcr(ioaddr, 32, (x & ~0x0002));
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (netif_running(dev)) {
1114*4882a593Smuzhiyun pcnet32_netif_start(dev);
1115*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_NORMAL);
1116*4882a593Smuzhiyun } else {
1117*4882a593Smuzhiyun pcnet32_purge_rx_ring(dev);
1118*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun return rc;
1123*4882a593Smuzhiyun } /* end pcnet32_loopback_test */
1124*4882a593Smuzhiyun
pcnet32_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)1125*4882a593Smuzhiyun static int pcnet32_set_phys_id(struct net_device *dev,
1126*4882a593Smuzhiyun enum ethtool_phys_id_state state)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
1129*4882a593Smuzhiyun const struct pcnet32_access *a = lp->a;
1130*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
1131*4882a593Smuzhiyun unsigned long flags;
1132*4882a593Smuzhiyun int i;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun switch (state) {
1135*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
1136*4882a593Smuzhiyun /* Save the current value of the bcrs */
1137*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1138*4882a593Smuzhiyun for (i = 4; i < 8; i++)
1139*4882a593Smuzhiyun lp->save_regs[i - 4] = a->read_bcr(ioaddr, i);
1140*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1141*4882a593Smuzhiyun return 2; /* cycle on/off twice per second */
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun case ETHTOOL_ID_ON:
1144*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
1145*4882a593Smuzhiyun /* Blink the led */
1146*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1147*4882a593Smuzhiyun for (i = 4; i < 8; i++)
1148*4882a593Smuzhiyun a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
1149*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1150*4882a593Smuzhiyun break;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
1153*4882a593Smuzhiyun /* Restore the original value of the bcrs */
1154*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1155*4882a593Smuzhiyun for (i = 4; i < 8; i++)
1156*4882a593Smuzhiyun a->write_bcr(ioaddr, i, lp->save_regs[i - 4]);
1157*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun return 0;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * process one receive descriptor entry
1164*4882a593Smuzhiyun */
1165*4882a593Smuzhiyun
pcnet32_rx_entry(struct net_device * dev,struct pcnet32_private * lp,struct pcnet32_rx_head * rxp,int entry)1166*4882a593Smuzhiyun static void pcnet32_rx_entry(struct net_device *dev,
1167*4882a593Smuzhiyun struct pcnet32_private *lp,
1168*4882a593Smuzhiyun struct pcnet32_rx_head *rxp,
1169*4882a593Smuzhiyun int entry)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun int status = (short)le16_to_cpu(rxp->status) >> 8;
1172*4882a593Smuzhiyun int rx_in_place = 0;
1173*4882a593Smuzhiyun struct sk_buff *skb;
1174*4882a593Smuzhiyun short pkt_len;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (status != 0x03) { /* There was an error. */
1177*4882a593Smuzhiyun /*
1178*4882a593Smuzhiyun * There is a tricky error noted by John Murphy,
1179*4882a593Smuzhiyun * <murf@perftech.com> to Russ Nelson: Even with full-sized
1180*4882a593Smuzhiyun * buffers it's possible for a jabber packet to use two
1181*4882a593Smuzhiyun * buffers, with only the last correctly noting the error.
1182*4882a593Smuzhiyun */
1183*4882a593Smuzhiyun if (status & 0x01) /* Only count a general error at the */
1184*4882a593Smuzhiyun dev->stats.rx_errors++; /* end of a packet. */
1185*4882a593Smuzhiyun if (status & 0x20)
1186*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
1187*4882a593Smuzhiyun if (status & 0x10)
1188*4882a593Smuzhiyun dev->stats.rx_over_errors++;
1189*4882a593Smuzhiyun if (status & 0x08)
1190*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
1191*4882a593Smuzhiyun if (status & 0x04)
1192*4882a593Smuzhiyun dev->stats.rx_fifo_errors++;
1193*4882a593Smuzhiyun return;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* Discard oversize frames. */
1199*4882a593Smuzhiyun if (unlikely(pkt_len > PKT_BUF_SIZE)) {
1200*4882a593Smuzhiyun netif_err(lp, drv, dev, "Impossible packet size %d!\n",
1201*4882a593Smuzhiyun pkt_len);
1202*4882a593Smuzhiyun dev->stats.rx_errors++;
1203*4882a593Smuzhiyun return;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun if (pkt_len < 60) {
1206*4882a593Smuzhiyun netif_err(lp, rx_err, dev, "Runt packet!\n");
1207*4882a593Smuzhiyun dev->stats.rx_errors++;
1208*4882a593Smuzhiyun return;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (pkt_len > rx_copybreak) {
1212*4882a593Smuzhiyun struct sk_buff *newskb;
1213*4882a593Smuzhiyun dma_addr_t new_dma_addr;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun newskb = netdev_alloc_skb(dev, PKT_BUF_SKB);
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun * map the new buffer, if mapping fails, drop the packet and
1218*4882a593Smuzhiyun * reuse the old buffer
1219*4882a593Smuzhiyun */
1220*4882a593Smuzhiyun if (newskb) {
1221*4882a593Smuzhiyun skb_reserve(newskb, NET_IP_ALIGN);
1222*4882a593Smuzhiyun new_dma_addr = dma_map_single(&lp->pci_dev->dev,
1223*4882a593Smuzhiyun newskb->data,
1224*4882a593Smuzhiyun PKT_BUF_SIZE,
1225*4882a593Smuzhiyun DMA_FROM_DEVICE);
1226*4882a593Smuzhiyun if (dma_mapping_error(&lp->pci_dev->dev, new_dma_addr)) {
1227*4882a593Smuzhiyun netif_err(lp, rx_err, dev,
1228*4882a593Smuzhiyun "DMA mapping error.\n");
1229*4882a593Smuzhiyun dev_kfree_skb(newskb);
1230*4882a593Smuzhiyun skb = NULL;
1231*4882a593Smuzhiyun } else {
1232*4882a593Smuzhiyun skb = lp->rx_skbuff[entry];
1233*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
1234*4882a593Smuzhiyun lp->rx_dma_addr[entry],
1235*4882a593Smuzhiyun PKT_BUF_SIZE,
1236*4882a593Smuzhiyun DMA_FROM_DEVICE);
1237*4882a593Smuzhiyun skb_put(skb, pkt_len);
1238*4882a593Smuzhiyun lp->rx_skbuff[entry] = newskb;
1239*4882a593Smuzhiyun lp->rx_dma_addr[entry] = new_dma_addr;
1240*4882a593Smuzhiyun rxp->base = cpu_to_le32(new_dma_addr);
1241*4882a593Smuzhiyun rx_in_place = 1;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun } else
1244*4882a593Smuzhiyun skb = NULL;
1245*4882a593Smuzhiyun } else
1246*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, pkt_len + NET_IP_ALIGN);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (skb == NULL) {
1249*4882a593Smuzhiyun dev->stats.rx_dropped++;
1250*4882a593Smuzhiyun return;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun if (!rx_in_place) {
1253*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
1254*4882a593Smuzhiyun skb_put(skb, pkt_len); /* Make room */
1255*4882a593Smuzhiyun dma_sync_single_for_cpu(&lp->pci_dev->dev,
1256*4882a593Smuzhiyun lp->rx_dma_addr[entry], pkt_len,
1257*4882a593Smuzhiyun DMA_FROM_DEVICE);
1258*4882a593Smuzhiyun skb_copy_to_linear_data(skb,
1259*4882a593Smuzhiyun (unsigned char *)(lp->rx_skbuff[entry]->data),
1260*4882a593Smuzhiyun pkt_len);
1261*4882a593Smuzhiyun dma_sync_single_for_device(&lp->pci_dev->dev,
1262*4882a593Smuzhiyun lp->rx_dma_addr[entry], pkt_len,
1263*4882a593Smuzhiyun DMA_FROM_DEVICE);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun dev->stats.rx_bytes += skb->len;
1266*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
1267*4882a593Smuzhiyun netif_receive_skb(skb);
1268*4882a593Smuzhiyun dev->stats.rx_packets++;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
pcnet32_rx(struct net_device * dev,int budget)1271*4882a593Smuzhiyun static int pcnet32_rx(struct net_device *dev, int budget)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
1274*4882a593Smuzhiyun int entry = lp->cur_rx & lp->rx_mod_mask;
1275*4882a593Smuzhiyun struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
1276*4882a593Smuzhiyun int npackets = 0;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* If we own the next entry, it's a new packet. Send it up. */
1279*4882a593Smuzhiyun while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
1280*4882a593Smuzhiyun pcnet32_rx_entry(dev, lp, rxp, entry);
1281*4882a593Smuzhiyun npackets += 1;
1282*4882a593Smuzhiyun /*
1283*4882a593Smuzhiyun * The docs say that the buffer length isn't touched, but Andrew
1284*4882a593Smuzhiyun * Boyd of QNX reports that some revs of the 79C965 clear it.
1285*4882a593Smuzhiyun */
1286*4882a593Smuzhiyun rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
1287*4882a593Smuzhiyun wmb(); /* Make sure owner changes after others are visible */
1288*4882a593Smuzhiyun rxp->status = cpu_to_le16(0x8000);
1289*4882a593Smuzhiyun entry = (++lp->cur_rx) & lp->rx_mod_mask;
1290*4882a593Smuzhiyun rxp = &lp->rx_ring[entry];
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun return npackets;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
pcnet32_tx(struct net_device * dev)1296*4882a593Smuzhiyun static int pcnet32_tx(struct net_device *dev)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
1299*4882a593Smuzhiyun unsigned int dirty_tx = lp->dirty_tx;
1300*4882a593Smuzhiyun int delta;
1301*4882a593Smuzhiyun int must_restart = 0;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun while (dirty_tx != lp->cur_tx) {
1304*4882a593Smuzhiyun int entry = dirty_tx & lp->tx_mod_mask;
1305*4882a593Smuzhiyun int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (status < 0)
1308*4882a593Smuzhiyun break; /* It still hasn't been Txed */
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun lp->tx_ring[entry].base = 0;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if (status & 0x4000) {
1313*4882a593Smuzhiyun /* There was a major error, log it. */
1314*4882a593Smuzhiyun int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
1315*4882a593Smuzhiyun dev->stats.tx_errors++;
1316*4882a593Smuzhiyun netif_err(lp, tx_err, dev,
1317*4882a593Smuzhiyun "Tx error status=%04x err_status=%08x\n",
1318*4882a593Smuzhiyun status, err_status);
1319*4882a593Smuzhiyun if (err_status & 0x04000000)
1320*4882a593Smuzhiyun dev->stats.tx_aborted_errors++;
1321*4882a593Smuzhiyun if (err_status & 0x08000000)
1322*4882a593Smuzhiyun dev->stats.tx_carrier_errors++;
1323*4882a593Smuzhiyun if (err_status & 0x10000000)
1324*4882a593Smuzhiyun dev->stats.tx_window_errors++;
1325*4882a593Smuzhiyun #ifndef DO_DXSUFLO
1326*4882a593Smuzhiyun if (err_status & 0x40000000) {
1327*4882a593Smuzhiyun dev->stats.tx_fifo_errors++;
1328*4882a593Smuzhiyun /* Ackk! On FIFO errors the Tx unit is turned off! */
1329*4882a593Smuzhiyun /* Remove this verbosity later! */
1330*4882a593Smuzhiyun netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
1331*4882a593Smuzhiyun must_restart = 1;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun #else
1334*4882a593Smuzhiyun if (err_status & 0x40000000) {
1335*4882a593Smuzhiyun dev->stats.tx_fifo_errors++;
1336*4882a593Smuzhiyun if (!lp->dxsuflo) { /* If controller doesn't recover ... */
1337*4882a593Smuzhiyun /* Ackk! On FIFO errors the Tx unit is turned off! */
1338*4882a593Smuzhiyun /* Remove this verbosity later! */
1339*4882a593Smuzhiyun netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
1340*4882a593Smuzhiyun must_restart = 1;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun #endif
1344*4882a593Smuzhiyun } else {
1345*4882a593Smuzhiyun if (status & 0x1800)
1346*4882a593Smuzhiyun dev->stats.collisions++;
1347*4882a593Smuzhiyun dev->stats.tx_packets++;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /* We must free the original skb */
1351*4882a593Smuzhiyun if (lp->tx_skbuff[entry]) {
1352*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
1353*4882a593Smuzhiyun lp->tx_dma_addr[entry],
1354*4882a593Smuzhiyun lp->tx_skbuff[entry]->len,
1355*4882a593Smuzhiyun DMA_TO_DEVICE);
1356*4882a593Smuzhiyun dev_kfree_skb_any(lp->tx_skbuff[entry]);
1357*4882a593Smuzhiyun lp->tx_skbuff[entry] = NULL;
1358*4882a593Smuzhiyun lp->tx_dma_addr[entry] = 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun dirty_tx++;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
1364*4882a593Smuzhiyun if (delta > lp->tx_ring_size) {
1365*4882a593Smuzhiyun netif_err(lp, drv, dev, "out-of-sync dirty pointer, %d vs. %d, full=%d\n",
1366*4882a593Smuzhiyun dirty_tx, lp->cur_tx, lp->tx_full);
1367*4882a593Smuzhiyun dirty_tx += lp->tx_ring_size;
1368*4882a593Smuzhiyun delta -= lp->tx_ring_size;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (lp->tx_full &&
1372*4882a593Smuzhiyun netif_queue_stopped(dev) &&
1373*4882a593Smuzhiyun delta < lp->tx_ring_size - 2) {
1374*4882a593Smuzhiyun /* The ring is no longer full, clear tbusy. */
1375*4882a593Smuzhiyun lp->tx_full = 0;
1376*4882a593Smuzhiyun netif_wake_queue(dev);
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun lp->dirty_tx = dirty_tx;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun return must_restart;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
pcnet32_poll(struct napi_struct * napi,int budget)1383*4882a593Smuzhiyun static int pcnet32_poll(struct napi_struct *napi, int budget)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
1386*4882a593Smuzhiyun struct net_device *dev = lp->dev;
1387*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
1388*4882a593Smuzhiyun unsigned long flags;
1389*4882a593Smuzhiyun int work_done;
1390*4882a593Smuzhiyun u16 val;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun work_done = pcnet32_rx(dev, budget);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1395*4882a593Smuzhiyun if (pcnet32_tx(dev)) {
1396*4882a593Smuzhiyun /* reset the chip to clear the error condition, then restart */
1397*4882a593Smuzhiyun lp->a->reset(ioaddr);
1398*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
1399*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_START);
1400*4882a593Smuzhiyun netif_wake_queue(dev);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (work_done < budget && napi_complete_done(napi, work_done)) {
1404*4882a593Smuzhiyun /* clear interrupt masks */
1405*4882a593Smuzhiyun val = lp->a->read_csr(ioaddr, CSR3);
1406*4882a593Smuzhiyun val &= 0x00ff;
1407*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR3, val);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Set interrupt enable. */
1410*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_INTEN);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1414*4882a593Smuzhiyun return work_done;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun #define PCNET32_REGS_PER_PHY 32
1418*4882a593Smuzhiyun #define PCNET32_MAX_PHYS 32
pcnet32_get_regs_len(struct net_device * dev)1419*4882a593Smuzhiyun static int pcnet32_get_regs_len(struct net_device *dev)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
1422*4882a593Smuzhiyun int j = lp->phycount * PCNET32_REGS_PER_PHY;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun return (PCNET32_NUM_REGS + j) * sizeof(u16);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
pcnet32_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * ptr)1427*4882a593Smuzhiyun static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1428*4882a593Smuzhiyun void *ptr)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun int i, csr0;
1431*4882a593Smuzhiyun u16 *buff = ptr;
1432*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
1433*4882a593Smuzhiyun const struct pcnet32_access *a = lp->a;
1434*4882a593Smuzhiyun ulong ioaddr = dev->base_addr;
1435*4882a593Smuzhiyun unsigned long flags;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun csr0 = a->read_csr(ioaddr, CSR0);
1440*4882a593Smuzhiyun if (!(csr0 & CSR0_STOP)) /* If not stopped */
1441*4882a593Smuzhiyun pcnet32_suspend(dev, &flags, 1);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* read address PROM */
1444*4882a593Smuzhiyun for (i = 0; i < 16; i += 2)
1445*4882a593Smuzhiyun *buff++ = inw(ioaddr + i);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* read control and status registers */
1448*4882a593Smuzhiyun for (i = 0; i < 90; i++)
1449*4882a593Smuzhiyun *buff++ = a->read_csr(ioaddr, i);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun *buff++ = a->read_csr(ioaddr, 112);
1452*4882a593Smuzhiyun *buff++ = a->read_csr(ioaddr, 114);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* read bus configuration registers */
1455*4882a593Smuzhiyun for (i = 0; i < 30; i++)
1456*4882a593Smuzhiyun *buff++ = a->read_bcr(ioaddr, i);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun for (i = 31; i < 36; i++)
1461*4882a593Smuzhiyun *buff++ = a->read_bcr(ioaddr, i);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* read mii phy registers */
1464*4882a593Smuzhiyun if (lp->mii) {
1465*4882a593Smuzhiyun int j;
1466*4882a593Smuzhiyun for (j = 0; j < PCNET32_MAX_PHYS; j++) {
1467*4882a593Smuzhiyun if (lp->phymask & (1 << j)) {
1468*4882a593Smuzhiyun for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
1469*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 33,
1470*4882a593Smuzhiyun (j << 5) | i);
1471*4882a593Smuzhiyun *buff++ = lp->a->read_bcr(ioaddr, 34);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (!(csr0 & CSR0_STOP)) /* If not stopped */
1478*4882a593Smuzhiyun pcnet32_clr_suspend(lp, ioaddr);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun static const struct ethtool_ops pcnet32_ethtool_ops = {
1484*4882a593Smuzhiyun .get_drvinfo = pcnet32_get_drvinfo,
1485*4882a593Smuzhiyun .get_msglevel = pcnet32_get_msglevel,
1486*4882a593Smuzhiyun .set_msglevel = pcnet32_set_msglevel,
1487*4882a593Smuzhiyun .nway_reset = pcnet32_nway_reset,
1488*4882a593Smuzhiyun .get_link = pcnet32_get_link,
1489*4882a593Smuzhiyun .get_ringparam = pcnet32_get_ringparam,
1490*4882a593Smuzhiyun .set_ringparam = pcnet32_set_ringparam,
1491*4882a593Smuzhiyun .get_strings = pcnet32_get_strings,
1492*4882a593Smuzhiyun .self_test = pcnet32_ethtool_test,
1493*4882a593Smuzhiyun .set_phys_id = pcnet32_set_phys_id,
1494*4882a593Smuzhiyun .get_regs_len = pcnet32_get_regs_len,
1495*4882a593Smuzhiyun .get_regs = pcnet32_get_regs,
1496*4882a593Smuzhiyun .get_sset_count = pcnet32_get_sset_count,
1497*4882a593Smuzhiyun .get_link_ksettings = pcnet32_get_link_ksettings,
1498*4882a593Smuzhiyun .set_link_ksettings = pcnet32_set_link_ksettings,
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* only probes for non-PCI devices, the rest are handled by
1502*4882a593Smuzhiyun * pci_register_driver via pcnet32_probe_pci */
1503*4882a593Smuzhiyun
pcnet32_probe_vlbus(unsigned int * pcnet32_portlist)1504*4882a593Smuzhiyun static void pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun unsigned int *port, ioaddr;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* search for PCnet32 VLB cards at known addresses */
1509*4882a593Smuzhiyun for (port = pcnet32_portlist; (ioaddr = *port); port++) {
1510*4882a593Smuzhiyun if (request_region
1511*4882a593Smuzhiyun (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
1512*4882a593Smuzhiyun /* check if there is really a pcnet chip on that ioaddr */
1513*4882a593Smuzhiyun if ((inb(ioaddr + 14) == 0x57) &&
1514*4882a593Smuzhiyun (inb(ioaddr + 15) == 0x57)) {
1515*4882a593Smuzhiyun pcnet32_probe1(ioaddr, 0, NULL);
1516*4882a593Smuzhiyun } else {
1517*4882a593Smuzhiyun release_region(ioaddr, PCNET32_TOTAL_SIZE);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static int
pcnet32_probe_pci(struct pci_dev * pdev,const struct pci_device_id * ent)1524*4882a593Smuzhiyun pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun unsigned long ioaddr;
1527*4882a593Smuzhiyun int err;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun err = pci_enable_device(pdev);
1530*4882a593Smuzhiyun if (err < 0) {
1531*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1532*4882a593Smuzhiyun pr_err("failed to enable device -- err=%d\n", err);
1533*4882a593Smuzhiyun return err;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun pci_set_master(pdev);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun if (!pci_resource_len(pdev, 0)) {
1538*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1539*4882a593Smuzhiyun pr_err("card has no PCI IO resources, aborting\n");
1540*4882a593Smuzhiyun err = -ENODEV;
1541*4882a593Smuzhiyun goto err_disable_dev;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun err = dma_set_mask(&pdev->dev, PCNET32_DMA_MASK);
1545*4882a593Smuzhiyun if (err) {
1546*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1547*4882a593Smuzhiyun pr_err("architecture does not support 32bit PCI busmaster DMA\n");
1548*4882a593Smuzhiyun goto err_disable_dev;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun ioaddr = pci_resource_start(pdev, 0);
1552*4882a593Smuzhiyun if (!request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci")) {
1553*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1554*4882a593Smuzhiyun pr_err("io address range already allocated\n");
1555*4882a593Smuzhiyun err = -EBUSY;
1556*4882a593Smuzhiyun goto err_disable_dev;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun err = pcnet32_probe1(ioaddr, 1, pdev);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun err_disable_dev:
1562*4882a593Smuzhiyun if (err < 0)
1563*4882a593Smuzhiyun pci_disable_device(pdev);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun return err;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun static const struct net_device_ops pcnet32_netdev_ops = {
1569*4882a593Smuzhiyun .ndo_open = pcnet32_open,
1570*4882a593Smuzhiyun .ndo_stop = pcnet32_close,
1571*4882a593Smuzhiyun .ndo_start_xmit = pcnet32_start_xmit,
1572*4882a593Smuzhiyun .ndo_tx_timeout = pcnet32_tx_timeout,
1573*4882a593Smuzhiyun .ndo_get_stats = pcnet32_get_stats,
1574*4882a593Smuzhiyun .ndo_set_rx_mode = pcnet32_set_multicast_list,
1575*4882a593Smuzhiyun .ndo_do_ioctl = pcnet32_ioctl,
1576*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
1577*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1578*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1579*4882a593Smuzhiyun .ndo_poll_controller = pcnet32_poll_controller,
1580*4882a593Smuzhiyun #endif
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* pcnet32_probe1
1584*4882a593Smuzhiyun * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1585*4882a593Smuzhiyun * pdev will be NULL when called from pcnet32_probe_vlbus.
1586*4882a593Smuzhiyun */
1587*4882a593Smuzhiyun static int
pcnet32_probe1(unsigned long ioaddr,int shared,struct pci_dev * pdev)1588*4882a593Smuzhiyun pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun struct pcnet32_private *lp;
1591*4882a593Smuzhiyun int i, media;
1592*4882a593Smuzhiyun int fdx, mii, fset, dxsuflo, sram;
1593*4882a593Smuzhiyun int chip_version;
1594*4882a593Smuzhiyun char *chipname;
1595*4882a593Smuzhiyun struct net_device *dev;
1596*4882a593Smuzhiyun const struct pcnet32_access *a = NULL;
1597*4882a593Smuzhiyun u8 promaddr[ETH_ALEN];
1598*4882a593Smuzhiyun int ret = -ENODEV;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* reset the chip */
1601*4882a593Smuzhiyun pcnet32_wio_reset(ioaddr);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1604*4882a593Smuzhiyun if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
1605*4882a593Smuzhiyun a = &pcnet32_wio;
1606*4882a593Smuzhiyun } else {
1607*4882a593Smuzhiyun pcnet32_dwio_reset(ioaddr);
1608*4882a593Smuzhiyun if (pcnet32_dwio_read_csr(ioaddr, 0) == 4 &&
1609*4882a593Smuzhiyun pcnet32_dwio_check(ioaddr)) {
1610*4882a593Smuzhiyun a = &pcnet32_dwio;
1611*4882a593Smuzhiyun } else {
1612*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1613*4882a593Smuzhiyun pr_err("No access methods\n");
1614*4882a593Smuzhiyun goto err_release_region;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun chip_version =
1619*4882a593Smuzhiyun a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
1620*4882a593Smuzhiyun if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
1621*4882a593Smuzhiyun pr_info(" PCnet chip version is %#x\n", chip_version);
1622*4882a593Smuzhiyun if ((chip_version & 0xfff) != 0x003) {
1623*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1624*4882a593Smuzhiyun pr_info("Unsupported chip version\n");
1625*4882a593Smuzhiyun goto err_release_region;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* initialize variables */
1629*4882a593Smuzhiyun fdx = mii = fset = dxsuflo = sram = 0;
1630*4882a593Smuzhiyun chip_version = (chip_version >> 12) & 0xffff;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun switch (chip_version) {
1633*4882a593Smuzhiyun case 0x2420:
1634*4882a593Smuzhiyun chipname = "PCnet/PCI 79C970"; /* PCI */
1635*4882a593Smuzhiyun break;
1636*4882a593Smuzhiyun case 0x2430:
1637*4882a593Smuzhiyun if (shared)
1638*4882a593Smuzhiyun chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
1639*4882a593Smuzhiyun else
1640*4882a593Smuzhiyun chipname = "PCnet/32 79C965"; /* 486/VL bus */
1641*4882a593Smuzhiyun break;
1642*4882a593Smuzhiyun case 0x2621:
1643*4882a593Smuzhiyun chipname = "PCnet/PCI II 79C970A"; /* PCI */
1644*4882a593Smuzhiyun fdx = 1;
1645*4882a593Smuzhiyun break;
1646*4882a593Smuzhiyun case 0x2623:
1647*4882a593Smuzhiyun chipname = "PCnet/FAST 79C971"; /* PCI */
1648*4882a593Smuzhiyun fdx = 1;
1649*4882a593Smuzhiyun mii = 1;
1650*4882a593Smuzhiyun fset = 1;
1651*4882a593Smuzhiyun break;
1652*4882a593Smuzhiyun case 0x2624:
1653*4882a593Smuzhiyun chipname = "PCnet/FAST+ 79C972"; /* PCI */
1654*4882a593Smuzhiyun fdx = 1;
1655*4882a593Smuzhiyun mii = 1;
1656*4882a593Smuzhiyun fset = 1;
1657*4882a593Smuzhiyun break;
1658*4882a593Smuzhiyun case 0x2625:
1659*4882a593Smuzhiyun chipname = "PCnet/FAST III 79C973"; /* PCI */
1660*4882a593Smuzhiyun fdx = 1;
1661*4882a593Smuzhiyun mii = 1;
1662*4882a593Smuzhiyun sram = 1;
1663*4882a593Smuzhiyun break;
1664*4882a593Smuzhiyun case 0x2626:
1665*4882a593Smuzhiyun chipname = "PCnet/Home 79C978"; /* PCI */
1666*4882a593Smuzhiyun fdx = 1;
1667*4882a593Smuzhiyun /*
1668*4882a593Smuzhiyun * This is based on specs published at www.amd.com. This section
1669*4882a593Smuzhiyun * assumes that a card with a 79C978 wants to go into standard
1670*4882a593Smuzhiyun * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
1671*4882a593Smuzhiyun * and the module option homepna=1 can select this instead.
1672*4882a593Smuzhiyun */
1673*4882a593Smuzhiyun media = a->read_bcr(ioaddr, 49);
1674*4882a593Smuzhiyun media &= ~3; /* default to 10Mb ethernet */
1675*4882a593Smuzhiyun if (cards_found < MAX_UNITS && homepna[cards_found])
1676*4882a593Smuzhiyun media |= 1; /* switch to home wiring mode */
1677*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1678*4882a593Smuzhiyun printk(KERN_DEBUG PFX "media set to %sMbit mode\n",
1679*4882a593Smuzhiyun (media & 1) ? "1" : "10");
1680*4882a593Smuzhiyun a->write_bcr(ioaddr, 49, media);
1681*4882a593Smuzhiyun break;
1682*4882a593Smuzhiyun case 0x2627:
1683*4882a593Smuzhiyun chipname = "PCnet/FAST III 79C975"; /* PCI */
1684*4882a593Smuzhiyun fdx = 1;
1685*4882a593Smuzhiyun mii = 1;
1686*4882a593Smuzhiyun sram = 1;
1687*4882a593Smuzhiyun break;
1688*4882a593Smuzhiyun case 0x2628:
1689*4882a593Smuzhiyun chipname = "PCnet/PRO 79C976";
1690*4882a593Smuzhiyun fdx = 1;
1691*4882a593Smuzhiyun mii = 1;
1692*4882a593Smuzhiyun break;
1693*4882a593Smuzhiyun default:
1694*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1695*4882a593Smuzhiyun pr_info("PCnet version %#x, no PCnet32 chip\n",
1696*4882a593Smuzhiyun chip_version);
1697*4882a593Smuzhiyun goto err_release_region;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun /*
1701*4882a593Smuzhiyun * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1702*4882a593Smuzhiyun * starting until the packet is loaded. Strike one for reliability, lose
1703*4882a593Smuzhiyun * one for latency - although on PCI this isn't a big loss. Older chips
1704*4882a593Smuzhiyun * have FIFO's smaller than a packet, so you can't do this.
1705*4882a593Smuzhiyun * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1706*4882a593Smuzhiyun */
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun if (fset) {
1709*4882a593Smuzhiyun a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
1710*4882a593Smuzhiyun a->write_csr(ioaddr, 80,
1711*4882a593Smuzhiyun (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
1712*4882a593Smuzhiyun dxsuflo = 1;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /*
1716*4882a593Smuzhiyun * The Am79C973/Am79C975 controllers come with 12K of SRAM
1717*4882a593Smuzhiyun * which we can use for the Tx/Rx buffers but most importantly,
1718*4882a593Smuzhiyun * the use of SRAM allow us to use the BCR18:NOUFLO bit to avoid
1719*4882a593Smuzhiyun * Tx fifo underflows.
1720*4882a593Smuzhiyun */
1721*4882a593Smuzhiyun if (sram) {
1722*4882a593Smuzhiyun /*
1723*4882a593Smuzhiyun * The SRAM is being configured in two steps. First we
1724*4882a593Smuzhiyun * set the SRAM size in the BCR25:SRAM_SIZE bits. According
1725*4882a593Smuzhiyun * to the datasheet, each bit corresponds to a 512-byte
1726*4882a593Smuzhiyun * page so we can have at most 24 pages. The SRAM_SIZE
1727*4882a593Smuzhiyun * holds the value of the upper 8 bits of the 16-bit SRAM size.
1728*4882a593Smuzhiyun * The low 8-bits start at 0x00 and end at 0xff. So the
1729*4882a593Smuzhiyun * address range is from 0x0000 up to 0x17ff. Therefore,
1730*4882a593Smuzhiyun * the SRAM_SIZE is set to 0x17. The next step is to set
1731*4882a593Smuzhiyun * the BCR26:SRAM_BND midway through so the Tx and Rx
1732*4882a593Smuzhiyun * buffers can share the SRAM equally.
1733*4882a593Smuzhiyun */
1734*4882a593Smuzhiyun a->write_bcr(ioaddr, 25, 0x17);
1735*4882a593Smuzhiyun a->write_bcr(ioaddr, 26, 0xc);
1736*4882a593Smuzhiyun /* And finally enable the NOUFLO bit */
1737*4882a593Smuzhiyun a->write_bcr(ioaddr, 18, a->read_bcr(ioaddr, 18) | (1 << 11));
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(*lp));
1741*4882a593Smuzhiyun if (!dev) {
1742*4882a593Smuzhiyun ret = -ENOMEM;
1743*4882a593Smuzhiyun goto err_release_region;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun if (pdev)
1747*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1750*4882a593Smuzhiyun pr_info("%s at %#3lx,", chipname, ioaddr);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* In most chips, after a chip reset, the ethernet address is read from the
1753*4882a593Smuzhiyun * station address PROM at the base address and programmed into the
1754*4882a593Smuzhiyun * "Physical Address Registers" CSR12-14.
1755*4882a593Smuzhiyun * As a precautionary measure, we read the PROM values and complain if
1756*4882a593Smuzhiyun * they disagree with the CSRs. If they miscompare, and the PROM addr
1757*4882a593Smuzhiyun * is valid, then the PROM addr is used.
1758*4882a593Smuzhiyun */
1759*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1760*4882a593Smuzhiyun unsigned int val;
1761*4882a593Smuzhiyun val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
1762*4882a593Smuzhiyun /* There may be endianness issues here. */
1763*4882a593Smuzhiyun dev->dev_addr[2 * i] = val & 0x0ff;
1764*4882a593Smuzhiyun dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* read PROM address and compare with CSR address */
1768*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
1769*4882a593Smuzhiyun promaddr[i] = inb(ioaddr + i);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun if (!ether_addr_equal(promaddr, dev->dev_addr) ||
1772*4882a593Smuzhiyun !is_valid_ether_addr(dev->dev_addr)) {
1773*4882a593Smuzhiyun if (is_valid_ether_addr(promaddr)) {
1774*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE) {
1775*4882a593Smuzhiyun pr_cont(" warning: CSR address invalid,\n");
1776*4882a593Smuzhiyun pr_info(" using instead PROM address of");
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun memcpy(dev->dev_addr, promaddr, ETH_ALEN);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1783*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr))
1784*4882a593Smuzhiyun eth_zero_addr(dev->dev_addr);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE) {
1787*4882a593Smuzhiyun pr_cont(" %pM", dev->dev_addr);
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun /* Version 0x2623 and 0x2624 */
1790*4882a593Smuzhiyun if (((chip_version + 1) & 0xfffe) == 0x2624) {
1791*4882a593Smuzhiyun i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
1792*4882a593Smuzhiyun pr_info(" tx_start_pt(0x%04x):", i);
1793*4882a593Smuzhiyun switch (i >> 10) {
1794*4882a593Smuzhiyun case 0:
1795*4882a593Smuzhiyun pr_cont(" 20 bytes,");
1796*4882a593Smuzhiyun break;
1797*4882a593Smuzhiyun case 1:
1798*4882a593Smuzhiyun pr_cont(" 64 bytes,");
1799*4882a593Smuzhiyun break;
1800*4882a593Smuzhiyun case 2:
1801*4882a593Smuzhiyun pr_cont(" 128 bytes,");
1802*4882a593Smuzhiyun break;
1803*4882a593Smuzhiyun case 3:
1804*4882a593Smuzhiyun pr_cont("~220 bytes,");
1805*4882a593Smuzhiyun break;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
1808*4882a593Smuzhiyun pr_cont(" BCR18(%x):", i & 0xffff);
1809*4882a593Smuzhiyun if (i & (1 << 5))
1810*4882a593Smuzhiyun pr_cont("BurstWrEn ");
1811*4882a593Smuzhiyun if (i & (1 << 6))
1812*4882a593Smuzhiyun pr_cont("BurstRdEn ");
1813*4882a593Smuzhiyun if (i & (1 << 7))
1814*4882a593Smuzhiyun pr_cont("DWordIO ");
1815*4882a593Smuzhiyun if (i & (1 << 11))
1816*4882a593Smuzhiyun pr_cont("NoUFlow ");
1817*4882a593Smuzhiyun i = a->read_bcr(ioaddr, 25);
1818*4882a593Smuzhiyun pr_info(" SRAMSIZE=0x%04x,", i << 8);
1819*4882a593Smuzhiyun i = a->read_bcr(ioaddr, 26);
1820*4882a593Smuzhiyun pr_cont(" SRAM_BND=0x%04x,", i << 8);
1821*4882a593Smuzhiyun i = a->read_bcr(ioaddr, 27);
1822*4882a593Smuzhiyun if (i & (1 << 14))
1823*4882a593Smuzhiyun pr_cont("LowLatRx");
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun dev->base_addr = ioaddr;
1828*4882a593Smuzhiyun lp = netdev_priv(dev);
1829*4882a593Smuzhiyun /* dma_alloc_coherent returns page-aligned memory, so we do not have to check the alignment */
1830*4882a593Smuzhiyun lp->init_block = dma_alloc_coherent(&pdev->dev,
1831*4882a593Smuzhiyun sizeof(*lp->init_block),
1832*4882a593Smuzhiyun &lp->init_dma_addr, GFP_KERNEL);
1833*4882a593Smuzhiyun if (!lp->init_block) {
1834*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1835*4882a593Smuzhiyun pr_err("Coherent memory allocation failed\n");
1836*4882a593Smuzhiyun ret = -ENOMEM;
1837*4882a593Smuzhiyun goto err_free_netdev;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun lp->pci_dev = pdev;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun lp->dev = dev;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun spin_lock_init(&lp->lock);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun lp->name = chipname;
1846*4882a593Smuzhiyun lp->shared_irq = shared;
1847*4882a593Smuzhiyun lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
1848*4882a593Smuzhiyun lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
1849*4882a593Smuzhiyun lp->tx_mod_mask = lp->tx_ring_size - 1;
1850*4882a593Smuzhiyun lp->rx_mod_mask = lp->rx_ring_size - 1;
1851*4882a593Smuzhiyun lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
1852*4882a593Smuzhiyun lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
1853*4882a593Smuzhiyun lp->mii_if.full_duplex = fdx;
1854*4882a593Smuzhiyun lp->mii_if.phy_id_mask = 0x1f;
1855*4882a593Smuzhiyun lp->mii_if.reg_num_mask = 0x1f;
1856*4882a593Smuzhiyun lp->dxsuflo = dxsuflo;
1857*4882a593Smuzhiyun lp->mii = mii;
1858*4882a593Smuzhiyun lp->chip_version = chip_version;
1859*4882a593Smuzhiyun lp->msg_enable = pcnet32_debug;
1860*4882a593Smuzhiyun if ((cards_found >= MAX_UNITS) ||
1861*4882a593Smuzhiyun (options[cards_found] >= sizeof(options_mapping)))
1862*4882a593Smuzhiyun lp->options = PCNET32_PORT_ASEL;
1863*4882a593Smuzhiyun else
1864*4882a593Smuzhiyun lp->options = options_mapping[options[cards_found]];
1865*4882a593Smuzhiyun /* force default port to TP on 79C970A so link detection can work */
1866*4882a593Smuzhiyun if (lp->chip_version == PCNET32_79C970A)
1867*4882a593Smuzhiyun lp->options = PCNET32_PORT_10BT;
1868*4882a593Smuzhiyun lp->mii_if.dev = dev;
1869*4882a593Smuzhiyun lp->mii_if.mdio_read = mdio_read;
1870*4882a593Smuzhiyun lp->mii_if.mdio_write = mdio_write;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* napi.weight is used in both the napi and non-napi cases */
1873*4882a593Smuzhiyun lp->napi.weight = lp->rx_ring_size / 2;
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
1878*4882a593Smuzhiyun ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
1879*4882a593Smuzhiyun lp->options |= PCNET32_PORT_FD;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun lp->a = a;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun /* prior to register_netdev, dev->name is not yet correct */
1884*4882a593Smuzhiyun if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
1885*4882a593Smuzhiyun ret = -ENOMEM;
1886*4882a593Smuzhiyun goto err_free_ring;
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun /* detect special T1/E1 WAN card by checking for MAC address */
1889*4882a593Smuzhiyun if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0 &&
1890*4882a593Smuzhiyun dev->dev_addr[2] == 0x75)
1891*4882a593Smuzhiyun lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
1894*4882a593Smuzhiyun lp->init_block->tlen_rlen =
1895*4882a593Smuzhiyun cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
1896*4882a593Smuzhiyun for (i = 0; i < 6; i++)
1897*4882a593Smuzhiyun lp->init_block->phys_addr[i] = dev->dev_addr[i];
1898*4882a593Smuzhiyun lp->init_block->filter[0] = 0x00000000;
1899*4882a593Smuzhiyun lp->init_block->filter[1] = 0x00000000;
1900*4882a593Smuzhiyun lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
1901*4882a593Smuzhiyun lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* switch pcnet32 to 32bit mode */
1904*4882a593Smuzhiyun a->write_bcr(ioaddr, 20, 2);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
1907*4882a593Smuzhiyun a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun if (pdev) { /* use the IRQ provided by PCI */
1910*4882a593Smuzhiyun dev->irq = pdev->irq;
1911*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1912*4882a593Smuzhiyun pr_cont(" assigned IRQ %d\n", dev->irq);
1913*4882a593Smuzhiyun } else {
1914*4882a593Smuzhiyun unsigned long irq_mask = probe_irq_on();
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun /*
1917*4882a593Smuzhiyun * To auto-IRQ we enable the initialization-done and DMA error
1918*4882a593Smuzhiyun * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1919*4882a593Smuzhiyun * boards will work.
1920*4882a593Smuzhiyun */
1921*4882a593Smuzhiyun /* Trigger an initialization just for the interrupt. */
1922*4882a593Smuzhiyun a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
1923*4882a593Smuzhiyun mdelay(1);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun dev->irq = probe_irq_off(irq_mask);
1926*4882a593Smuzhiyun if (!dev->irq) {
1927*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1928*4882a593Smuzhiyun pr_cont(", failed to detect IRQ line\n");
1929*4882a593Smuzhiyun ret = -ENODEV;
1930*4882a593Smuzhiyun goto err_free_ring;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1933*4882a593Smuzhiyun pr_cont(", probed IRQ %d\n", dev->irq);
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun /* Set the mii phy_id so that we can query the link state */
1937*4882a593Smuzhiyun if (lp->mii) {
1938*4882a593Smuzhiyun /* lp->phycount and lp->phymask are set to 0 by memset above */
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun lp->mii_if.phy_id = ((lp->a->read_bcr(ioaddr, 33)) >> 5) & 0x1f;
1941*4882a593Smuzhiyun /* scan for PHYs */
1942*4882a593Smuzhiyun for (i = 0; i < PCNET32_MAX_PHYS; i++) {
1943*4882a593Smuzhiyun unsigned short id1, id2;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun id1 = mdio_read(dev, i, MII_PHYSID1);
1946*4882a593Smuzhiyun if (id1 == 0xffff)
1947*4882a593Smuzhiyun continue;
1948*4882a593Smuzhiyun id2 = mdio_read(dev, i, MII_PHYSID2);
1949*4882a593Smuzhiyun if (id2 == 0xffff)
1950*4882a593Smuzhiyun continue;
1951*4882a593Smuzhiyun if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
1952*4882a593Smuzhiyun continue; /* 79C971 & 79C972 have phantom phy at id 31 */
1953*4882a593Smuzhiyun lp->phycount++;
1954*4882a593Smuzhiyun lp->phymask |= (1 << i);
1955*4882a593Smuzhiyun lp->mii_if.phy_id = i;
1956*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1957*4882a593Smuzhiyun pr_info("Found PHY %04x:%04x at address %d\n",
1958*4882a593Smuzhiyun id1, id2, i);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
1961*4882a593Smuzhiyun if (lp->phycount > 1)
1962*4882a593Smuzhiyun lp->options |= PCNET32_PORT_MII;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun timer_setup(&lp->watchdog_timer, pcnet32_watchdog, 0);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /* The PCNET32-specific entries in the device structure. */
1968*4882a593Smuzhiyun dev->netdev_ops = &pcnet32_netdev_ops;
1969*4882a593Smuzhiyun dev->ethtool_ops = &pcnet32_ethtool_ops;
1970*4882a593Smuzhiyun dev->watchdog_timeo = (5 * HZ);
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* Fill in the generic fields of the device structure. */
1973*4882a593Smuzhiyun if (register_netdev(dev))
1974*4882a593Smuzhiyun goto err_free_ring;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun if (pdev) {
1977*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
1978*4882a593Smuzhiyun } else {
1979*4882a593Smuzhiyun lp->next = pcnet32_dev;
1980*4882a593Smuzhiyun pcnet32_dev = dev;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_PROBE)
1984*4882a593Smuzhiyun pr_info("%s: registered as %s\n", dev->name, lp->name);
1985*4882a593Smuzhiyun cards_found++;
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun /* enable LED writes */
1988*4882a593Smuzhiyun a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun return 0;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun err_free_ring:
1993*4882a593Smuzhiyun pcnet32_free_ring(dev);
1994*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev, sizeof(*lp->init_block),
1995*4882a593Smuzhiyun lp->init_block, lp->init_dma_addr);
1996*4882a593Smuzhiyun err_free_netdev:
1997*4882a593Smuzhiyun free_netdev(dev);
1998*4882a593Smuzhiyun err_release_region:
1999*4882a593Smuzhiyun release_region(ioaddr, PCNET32_TOTAL_SIZE);
2000*4882a593Smuzhiyun return ret;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun /* if any allocation fails, caller must also call pcnet32_free_ring */
pcnet32_alloc_ring(struct net_device * dev,const char * name)2004*4882a593Smuzhiyun static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun lp->tx_ring = dma_alloc_coherent(&lp->pci_dev->dev,
2009*4882a593Smuzhiyun sizeof(struct pcnet32_tx_head) * lp->tx_ring_size,
2010*4882a593Smuzhiyun &lp->tx_ring_dma_addr, GFP_KERNEL);
2011*4882a593Smuzhiyun if (lp->tx_ring == NULL) {
2012*4882a593Smuzhiyun netif_err(lp, drv, dev, "Coherent memory allocation failed\n");
2013*4882a593Smuzhiyun return -ENOMEM;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun lp->rx_ring = dma_alloc_coherent(&lp->pci_dev->dev,
2017*4882a593Smuzhiyun sizeof(struct pcnet32_rx_head) * lp->rx_ring_size,
2018*4882a593Smuzhiyun &lp->rx_ring_dma_addr, GFP_KERNEL);
2019*4882a593Smuzhiyun if (lp->rx_ring == NULL) {
2020*4882a593Smuzhiyun netif_err(lp, drv, dev, "Coherent memory allocation failed\n");
2021*4882a593Smuzhiyun return -ENOMEM;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
2025*4882a593Smuzhiyun GFP_KERNEL);
2026*4882a593Smuzhiyun if (!lp->tx_dma_addr)
2027*4882a593Smuzhiyun return -ENOMEM;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
2030*4882a593Smuzhiyun GFP_KERNEL);
2031*4882a593Smuzhiyun if (!lp->rx_dma_addr)
2032*4882a593Smuzhiyun return -ENOMEM;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
2035*4882a593Smuzhiyun GFP_KERNEL);
2036*4882a593Smuzhiyun if (!lp->tx_skbuff)
2037*4882a593Smuzhiyun return -ENOMEM;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
2040*4882a593Smuzhiyun GFP_KERNEL);
2041*4882a593Smuzhiyun if (!lp->rx_skbuff)
2042*4882a593Smuzhiyun return -ENOMEM;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun return 0;
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun
pcnet32_free_ring(struct net_device * dev)2047*4882a593Smuzhiyun static void pcnet32_free_ring(struct net_device *dev)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun kfree(lp->tx_skbuff);
2052*4882a593Smuzhiyun lp->tx_skbuff = NULL;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun kfree(lp->rx_skbuff);
2055*4882a593Smuzhiyun lp->rx_skbuff = NULL;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun kfree(lp->tx_dma_addr);
2058*4882a593Smuzhiyun lp->tx_dma_addr = NULL;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun kfree(lp->rx_dma_addr);
2061*4882a593Smuzhiyun lp->rx_dma_addr = NULL;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun if (lp->tx_ring) {
2064*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
2065*4882a593Smuzhiyun sizeof(struct pcnet32_tx_head) * lp->tx_ring_size,
2066*4882a593Smuzhiyun lp->tx_ring, lp->tx_ring_dma_addr);
2067*4882a593Smuzhiyun lp->tx_ring = NULL;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (lp->rx_ring) {
2071*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev,
2072*4882a593Smuzhiyun sizeof(struct pcnet32_rx_head) * lp->rx_ring_size,
2073*4882a593Smuzhiyun lp->rx_ring, lp->rx_ring_dma_addr);
2074*4882a593Smuzhiyun lp->rx_ring = NULL;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun
pcnet32_open(struct net_device * dev)2078*4882a593Smuzhiyun static int pcnet32_open(struct net_device *dev)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2081*4882a593Smuzhiyun struct pci_dev *pdev = lp->pci_dev;
2082*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2083*4882a593Smuzhiyun u16 val;
2084*4882a593Smuzhiyun int i;
2085*4882a593Smuzhiyun int rc;
2086*4882a593Smuzhiyun unsigned long flags;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (request_irq(dev->irq, pcnet32_interrupt,
2089*4882a593Smuzhiyun lp->shared_irq ? IRQF_SHARED : 0, dev->name,
2090*4882a593Smuzhiyun (void *)dev)) {
2091*4882a593Smuzhiyun return -EAGAIN;
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2095*4882a593Smuzhiyun /* Check for a valid station address */
2096*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr)) {
2097*4882a593Smuzhiyun rc = -EINVAL;
2098*4882a593Smuzhiyun goto err_free_irq;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun /* Reset the PCNET32 */
2102*4882a593Smuzhiyun lp->a->reset(ioaddr);
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* switch pcnet32 to 32bit mode */
2105*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 20, 2);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun netif_printk(lp, ifup, KERN_DEBUG, dev,
2108*4882a593Smuzhiyun "%s() irq %d tx/rx rings %#x/%#x init %#x\n",
2109*4882a593Smuzhiyun __func__, dev->irq, (u32) (lp->tx_ring_dma_addr),
2110*4882a593Smuzhiyun (u32) (lp->rx_ring_dma_addr),
2111*4882a593Smuzhiyun (u32) (lp->init_dma_addr));
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun lp->autoneg = !!(lp->options & PCNET32_PORT_ASEL);
2114*4882a593Smuzhiyun lp->port_tp = !!(lp->options & PCNET32_PORT_10BT);
2115*4882a593Smuzhiyun lp->fdx = !!(lp->options & PCNET32_PORT_FD);
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /* set/reset autoselect bit */
2118*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 2) & ~2;
2119*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_ASEL)
2120*4882a593Smuzhiyun val |= 2;
2121*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 2, val);
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun /* handle full duplex setting */
2124*4882a593Smuzhiyun if (lp->mii_if.full_duplex) {
2125*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 9) & ~3;
2126*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_FD) {
2127*4882a593Smuzhiyun val |= 1;
2128*4882a593Smuzhiyun if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
2129*4882a593Smuzhiyun val |= 2;
2130*4882a593Smuzhiyun } else if (lp->options & PCNET32_PORT_ASEL) {
2131*4882a593Smuzhiyun /* workaround of xSeries250, turn on for 79C975 only */
2132*4882a593Smuzhiyun if (lp->chip_version == 0x2627)
2133*4882a593Smuzhiyun val |= 3;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 9, val);
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun /* set/reset GPSI bit in test register */
2139*4882a593Smuzhiyun val = lp->a->read_csr(ioaddr, 124) & ~0x10;
2140*4882a593Smuzhiyun if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
2141*4882a593Smuzhiyun val |= 0x10;
2142*4882a593Smuzhiyun lp->a->write_csr(ioaddr, 124, val);
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
2145*4882a593Smuzhiyun if (pdev && pdev->subsystem_vendor == PCI_VENDOR_ID_AT &&
2146*4882a593Smuzhiyun (pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
2147*4882a593Smuzhiyun pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
2148*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_ASEL) {
2149*4882a593Smuzhiyun lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
2150*4882a593Smuzhiyun netif_printk(lp, link, KERN_DEBUG, dev,
2151*4882a593Smuzhiyun "Setting 100Mb-Full Duplex\n");
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun if (lp->phycount < 2) {
2155*4882a593Smuzhiyun /*
2156*4882a593Smuzhiyun * 24 Jun 2004 according AMD, in order to change the PHY,
2157*4882a593Smuzhiyun * DANAS (or DISPM for 79C976) must be set; then select the speed,
2158*4882a593Smuzhiyun * duplex, and/or enable auto negotiation, and clear DANAS
2159*4882a593Smuzhiyun */
2160*4882a593Smuzhiyun if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
2161*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 32,
2162*4882a593Smuzhiyun lp->a->read_bcr(ioaddr, 32) | 0x0080);
2163*4882a593Smuzhiyun /* disable Auto Negotiation, set 10Mpbs, HD */
2164*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 32) & ~0xb8;
2165*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_FD)
2166*4882a593Smuzhiyun val |= 0x10;
2167*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_100)
2168*4882a593Smuzhiyun val |= 0x08;
2169*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 32, val);
2170*4882a593Smuzhiyun } else {
2171*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_ASEL) {
2172*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 32,
2173*4882a593Smuzhiyun lp->a->read_bcr(ioaddr,
2174*4882a593Smuzhiyun 32) | 0x0080);
2175*4882a593Smuzhiyun /* enable auto negotiate, setup, disable fd */
2176*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 32) & ~0x98;
2177*4882a593Smuzhiyun val |= 0x20;
2178*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 32, val);
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun } else {
2182*4882a593Smuzhiyun int first_phy = -1;
2183*4882a593Smuzhiyun u16 bmcr;
2184*4882a593Smuzhiyun u32 bcr9;
2185*4882a593Smuzhiyun struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /*
2188*4882a593Smuzhiyun * There is really no good other way to handle multiple PHYs
2189*4882a593Smuzhiyun * other than turning off all automatics
2190*4882a593Smuzhiyun */
2191*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 2);
2192*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 2, val & ~2);
2193*4882a593Smuzhiyun val = lp->a->read_bcr(ioaddr, 32);
2194*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun if (!(lp->options & PCNET32_PORT_ASEL)) {
2197*4882a593Smuzhiyun /* setup ecmd */
2198*4882a593Smuzhiyun ecmd.port = PORT_MII;
2199*4882a593Smuzhiyun ecmd.transceiver = XCVR_INTERNAL;
2200*4882a593Smuzhiyun ecmd.autoneg = AUTONEG_DISABLE;
2201*4882a593Smuzhiyun ethtool_cmd_speed_set(&ecmd,
2202*4882a593Smuzhiyun (lp->options & PCNET32_PORT_100) ?
2203*4882a593Smuzhiyun SPEED_100 : SPEED_10);
2204*4882a593Smuzhiyun bcr9 = lp->a->read_bcr(ioaddr, 9);
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_FD) {
2207*4882a593Smuzhiyun ecmd.duplex = DUPLEX_FULL;
2208*4882a593Smuzhiyun bcr9 |= (1 << 0);
2209*4882a593Smuzhiyun } else {
2210*4882a593Smuzhiyun ecmd.duplex = DUPLEX_HALF;
2211*4882a593Smuzhiyun bcr9 |= ~(1 << 0);
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 9, bcr9);
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2217*4882a593Smuzhiyun if (lp->phymask & (1 << i)) {
2218*4882a593Smuzhiyun /* isolate all but the first PHY */
2219*4882a593Smuzhiyun bmcr = mdio_read(dev, i, MII_BMCR);
2220*4882a593Smuzhiyun if (first_phy == -1) {
2221*4882a593Smuzhiyun first_phy = i;
2222*4882a593Smuzhiyun mdio_write(dev, i, MII_BMCR,
2223*4882a593Smuzhiyun bmcr & ~BMCR_ISOLATE);
2224*4882a593Smuzhiyun } else {
2225*4882a593Smuzhiyun mdio_write(dev, i, MII_BMCR,
2226*4882a593Smuzhiyun bmcr | BMCR_ISOLATE);
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun /* use mii_ethtool_sset to setup PHY */
2229*4882a593Smuzhiyun lp->mii_if.phy_id = i;
2230*4882a593Smuzhiyun ecmd.phy_address = i;
2231*4882a593Smuzhiyun if (lp->options & PCNET32_PORT_ASEL) {
2232*4882a593Smuzhiyun mii_ethtool_gset(&lp->mii_if, &ecmd);
2233*4882a593Smuzhiyun ecmd.autoneg = AUTONEG_ENABLE;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun mii_ethtool_sset(&lp->mii_if, &ecmd);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun lp->mii_if.phy_id = first_phy;
2239*4882a593Smuzhiyun netif_info(lp, link, dev, "Using PHY number %d\n", first_phy);
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun #ifdef DO_DXSUFLO
2243*4882a593Smuzhiyun if (lp->dxsuflo) { /* Disable transmit stop on underflow */
2244*4882a593Smuzhiyun val = lp->a->read_csr(ioaddr, CSR3);
2245*4882a593Smuzhiyun val |= 0x40;
2246*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR3, val);
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun #endif
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun lp->init_block->mode =
2251*4882a593Smuzhiyun cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
2252*4882a593Smuzhiyun pcnet32_load_multicast(dev);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (pcnet32_init_ring(dev)) {
2255*4882a593Smuzhiyun rc = -ENOMEM;
2256*4882a593Smuzhiyun goto err_free_ring;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun napi_enable(&lp->napi);
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun /* Re-initialize the PCNET32, and start it when done. */
2262*4882a593Smuzhiyun lp->a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
2263*4882a593Smuzhiyun lp->a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
2266*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_INIT);
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun netif_start_queue(dev);
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun if (lp->chip_version >= PCNET32_79C970A) {
2271*4882a593Smuzhiyun /* Print the link status and start the watchdog */
2272*4882a593Smuzhiyun pcnet32_check_media(dev, 1);
2273*4882a593Smuzhiyun mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun i = 0;
2277*4882a593Smuzhiyun while (i++ < 100)
2278*4882a593Smuzhiyun if (lp->a->read_csr(ioaddr, CSR0) & CSR0_IDON)
2279*4882a593Smuzhiyun break;
2280*4882a593Smuzhiyun /*
2281*4882a593Smuzhiyun * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
2282*4882a593Smuzhiyun * reports that doing so triggers a bug in the '974.
2283*4882a593Smuzhiyun */
2284*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_NORMAL);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun netif_printk(lp, ifup, KERN_DEBUG, dev,
2287*4882a593Smuzhiyun "pcnet32 open after %d ticks, init block %#x csr0 %4.4x\n",
2288*4882a593Smuzhiyun i,
2289*4882a593Smuzhiyun (u32) (lp->init_dma_addr),
2290*4882a593Smuzhiyun lp->a->read_csr(ioaddr, CSR0));
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun return 0; /* Always succeed */
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun err_free_ring:
2297*4882a593Smuzhiyun /* free any allocated skbuffs */
2298*4882a593Smuzhiyun pcnet32_purge_rx_ring(dev);
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun /*
2301*4882a593Smuzhiyun * Switch back to 16bit mode to avoid problems with dumb
2302*4882a593Smuzhiyun * DOS packet driver after a warm reboot
2303*4882a593Smuzhiyun */
2304*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 20, 4);
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun err_free_irq:
2307*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2308*4882a593Smuzhiyun free_irq(dev->irq, dev);
2309*4882a593Smuzhiyun return rc;
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun /*
2313*4882a593Smuzhiyun * The LANCE has been halted for one reason or another (busmaster memory
2314*4882a593Smuzhiyun * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
2315*4882a593Smuzhiyun * etc.). Modern LANCE variants always reload their ring-buffer
2316*4882a593Smuzhiyun * configuration when restarted, so we must reinitialize our ring
2317*4882a593Smuzhiyun * context before restarting. As part of this reinitialization,
2318*4882a593Smuzhiyun * find all packets still on the Tx ring and pretend that they had been
2319*4882a593Smuzhiyun * sent (in effect, drop the packets on the floor) - the higher-level
2320*4882a593Smuzhiyun * protocols will time out and retransmit. It'd be better to shuffle
2321*4882a593Smuzhiyun * these skbs to a temp list and then actually re-Tx them after
2322*4882a593Smuzhiyun * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
2323*4882a593Smuzhiyun */
2324*4882a593Smuzhiyun
pcnet32_purge_tx_ring(struct net_device * dev)2325*4882a593Smuzhiyun static void pcnet32_purge_tx_ring(struct net_device *dev)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2328*4882a593Smuzhiyun int i;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun for (i = 0; i < lp->tx_ring_size; i++) {
2331*4882a593Smuzhiyun lp->tx_ring[i].status = 0; /* CPU owns buffer */
2332*4882a593Smuzhiyun wmb(); /* Make sure adapter sees owner change */
2333*4882a593Smuzhiyun if (lp->tx_skbuff[i]) {
2334*4882a593Smuzhiyun if (!dma_mapping_error(&lp->pci_dev->dev, lp->tx_dma_addr[i]))
2335*4882a593Smuzhiyun dma_unmap_single(&lp->pci_dev->dev,
2336*4882a593Smuzhiyun lp->tx_dma_addr[i],
2337*4882a593Smuzhiyun lp->tx_skbuff[i]->len,
2338*4882a593Smuzhiyun DMA_TO_DEVICE);
2339*4882a593Smuzhiyun dev_kfree_skb_any(lp->tx_skbuff[i]);
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun lp->tx_skbuff[i] = NULL;
2342*4882a593Smuzhiyun lp->tx_dma_addr[i] = 0;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun /* Initialize the PCNET32 Rx and Tx rings. */
pcnet32_init_ring(struct net_device * dev)2347*4882a593Smuzhiyun static int pcnet32_init_ring(struct net_device *dev)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2350*4882a593Smuzhiyun int i;
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun lp->tx_full = 0;
2353*4882a593Smuzhiyun lp->cur_rx = lp->cur_tx = 0;
2354*4882a593Smuzhiyun lp->dirty_rx = lp->dirty_tx = 0;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun for (i = 0; i < lp->rx_ring_size; i++) {
2357*4882a593Smuzhiyun struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
2358*4882a593Smuzhiyun if (rx_skbuff == NULL) {
2359*4882a593Smuzhiyun lp->rx_skbuff[i] = netdev_alloc_skb(dev, PKT_BUF_SKB);
2360*4882a593Smuzhiyun rx_skbuff = lp->rx_skbuff[i];
2361*4882a593Smuzhiyun if (!rx_skbuff) {
2362*4882a593Smuzhiyun /* there is not much we can do at this point */
2363*4882a593Smuzhiyun netif_err(lp, drv, dev, "%s netdev_alloc_skb failed\n",
2364*4882a593Smuzhiyun __func__);
2365*4882a593Smuzhiyun return -1;
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun skb_reserve(rx_skbuff, NET_IP_ALIGN);
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun rmb();
2371*4882a593Smuzhiyun if (lp->rx_dma_addr[i] == 0) {
2372*4882a593Smuzhiyun lp->rx_dma_addr[i] =
2373*4882a593Smuzhiyun dma_map_single(&lp->pci_dev->dev, rx_skbuff->data,
2374*4882a593Smuzhiyun PKT_BUF_SIZE, DMA_FROM_DEVICE);
2375*4882a593Smuzhiyun if (dma_mapping_error(&lp->pci_dev->dev, lp->rx_dma_addr[i])) {
2376*4882a593Smuzhiyun /* there is not much we can do at this point */
2377*4882a593Smuzhiyun netif_err(lp, drv, dev,
2378*4882a593Smuzhiyun "%s pci dma mapping error\n",
2379*4882a593Smuzhiyun __func__);
2380*4882a593Smuzhiyun return -1;
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
2384*4882a593Smuzhiyun lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
2385*4882a593Smuzhiyun wmb(); /* Make sure owner changes after all others are visible */
2386*4882a593Smuzhiyun lp->rx_ring[i].status = cpu_to_le16(0x8000);
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun /* The Tx buffer address is filled in as needed, but we do need to clear
2389*4882a593Smuzhiyun * the upper ownership bit. */
2390*4882a593Smuzhiyun for (i = 0; i < lp->tx_ring_size; i++) {
2391*4882a593Smuzhiyun lp->tx_ring[i].status = 0; /* CPU owns buffer */
2392*4882a593Smuzhiyun wmb(); /* Make sure adapter sees owner change */
2393*4882a593Smuzhiyun lp->tx_ring[i].base = 0;
2394*4882a593Smuzhiyun lp->tx_dma_addr[i] = 0;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun lp->init_block->tlen_rlen =
2398*4882a593Smuzhiyun cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
2399*4882a593Smuzhiyun for (i = 0; i < 6; i++)
2400*4882a593Smuzhiyun lp->init_block->phys_addr[i] = dev->dev_addr[i];
2401*4882a593Smuzhiyun lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
2402*4882a593Smuzhiyun lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
2403*4882a593Smuzhiyun wmb(); /* Make sure all changes are visible */
2404*4882a593Smuzhiyun return 0;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
2408*4882a593Smuzhiyun * then flush the pending transmit operations, re-initialize the ring,
2409*4882a593Smuzhiyun * and tell the chip to initialize.
2410*4882a593Smuzhiyun */
pcnet32_restart(struct net_device * dev,unsigned int csr0_bits)2411*4882a593Smuzhiyun static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2414*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2415*4882a593Smuzhiyun int i;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun /* wait for stop */
2418*4882a593Smuzhiyun for (i = 0; i < 100; i++)
2419*4882a593Smuzhiyun if (lp->a->read_csr(ioaddr, CSR0) & CSR0_STOP)
2420*4882a593Smuzhiyun break;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if (i >= 100)
2423*4882a593Smuzhiyun netif_err(lp, drv, dev, "%s timed out waiting for stop\n",
2424*4882a593Smuzhiyun __func__);
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun pcnet32_purge_tx_ring(dev);
2427*4882a593Smuzhiyun if (pcnet32_init_ring(dev))
2428*4882a593Smuzhiyun return;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun /* ReInit Ring */
2431*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_INIT);
2432*4882a593Smuzhiyun i = 0;
2433*4882a593Smuzhiyun while (i++ < 1000)
2434*4882a593Smuzhiyun if (lp->a->read_csr(ioaddr, CSR0) & CSR0_IDON)
2435*4882a593Smuzhiyun break;
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, csr0_bits);
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun
pcnet32_tx_timeout(struct net_device * dev,unsigned int txqueue)2440*4882a593Smuzhiyun static void pcnet32_tx_timeout(struct net_device *dev, unsigned int txqueue)
2441*4882a593Smuzhiyun {
2442*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2443*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr, flags;
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2446*4882a593Smuzhiyun /* Transmitter timeout, serious problems. */
2447*4882a593Smuzhiyun if (pcnet32_debug & NETIF_MSG_DRV)
2448*4882a593Smuzhiyun pr_err("%s: transmit timed out, status %4.4x, resetting\n",
2449*4882a593Smuzhiyun dev->name, lp->a->read_csr(ioaddr, CSR0));
2450*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP);
2451*4882a593Smuzhiyun dev->stats.tx_errors++;
2452*4882a593Smuzhiyun if (netif_msg_tx_err(lp)) {
2453*4882a593Smuzhiyun int i;
2454*4882a593Smuzhiyun printk(KERN_DEBUG
2455*4882a593Smuzhiyun " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
2456*4882a593Smuzhiyun lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
2457*4882a593Smuzhiyun lp->cur_rx);
2458*4882a593Smuzhiyun for (i = 0; i < lp->rx_ring_size; i++)
2459*4882a593Smuzhiyun printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2460*4882a593Smuzhiyun le32_to_cpu(lp->rx_ring[i].base),
2461*4882a593Smuzhiyun (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
2462*4882a593Smuzhiyun 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
2463*4882a593Smuzhiyun le16_to_cpu(lp->rx_ring[i].status));
2464*4882a593Smuzhiyun for (i = 0; i < lp->tx_ring_size; i++)
2465*4882a593Smuzhiyun printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2466*4882a593Smuzhiyun le32_to_cpu(lp->tx_ring[i].base),
2467*4882a593Smuzhiyun (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
2468*4882a593Smuzhiyun le32_to_cpu(lp->tx_ring[i].misc),
2469*4882a593Smuzhiyun le16_to_cpu(lp->tx_ring[i].status));
2470*4882a593Smuzhiyun printk("\n");
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_NORMAL);
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
2475*4882a593Smuzhiyun netif_wake_queue(dev);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun
pcnet32_start_xmit(struct sk_buff * skb,struct net_device * dev)2480*4882a593Smuzhiyun static netdev_tx_t pcnet32_start_xmit(struct sk_buff *skb,
2481*4882a593Smuzhiyun struct net_device *dev)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2484*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2485*4882a593Smuzhiyun u16 status;
2486*4882a593Smuzhiyun int entry;
2487*4882a593Smuzhiyun unsigned long flags;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun netif_printk(lp, tx_queued, KERN_DEBUG, dev,
2492*4882a593Smuzhiyun "%s() called, csr0 %4.4x\n",
2493*4882a593Smuzhiyun __func__, lp->a->read_csr(ioaddr, CSR0));
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun /* Default status -- will not enable Successful-TxDone
2496*4882a593Smuzhiyun * interrupt when that option is available to us.
2497*4882a593Smuzhiyun */
2498*4882a593Smuzhiyun status = 0x8300;
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun /* Fill in a Tx ring entry */
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun /* Mask to ring buffer boundary. */
2503*4882a593Smuzhiyun entry = lp->cur_tx & lp->tx_mod_mask;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun /* Caution: the write order is important here, set the status
2506*4882a593Smuzhiyun * with the "ownership" bits last. */
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun lp->tx_ring[entry].misc = 0x00000000;
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun lp->tx_dma_addr[entry] =
2513*4882a593Smuzhiyun dma_map_single(&lp->pci_dev->dev, skb->data, skb->len,
2514*4882a593Smuzhiyun DMA_TO_DEVICE);
2515*4882a593Smuzhiyun if (dma_mapping_error(&lp->pci_dev->dev, lp->tx_dma_addr[entry])) {
2516*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2517*4882a593Smuzhiyun dev->stats.tx_dropped++;
2518*4882a593Smuzhiyun goto drop_packet;
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun lp->tx_skbuff[entry] = skb;
2521*4882a593Smuzhiyun lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
2522*4882a593Smuzhiyun wmb(); /* Make sure owner changes after all others are visible */
2523*4882a593Smuzhiyun lp->tx_ring[entry].status = cpu_to_le16(status);
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun lp->cur_tx++;
2526*4882a593Smuzhiyun dev->stats.tx_bytes += skb->len;
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun /* Trigger an immediate send poll. */
2529*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
2532*4882a593Smuzhiyun lp->tx_full = 1;
2533*4882a593Smuzhiyun netif_stop_queue(dev);
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun drop_packet:
2536*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2537*4882a593Smuzhiyun return NETDEV_TX_OK;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun /* The PCNET32 interrupt handler. */
2541*4882a593Smuzhiyun static irqreturn_t
pcnet32_interrupt(int irq,void * dev_id)2542*4882a593Smuzhiyun pcnet32_interrupt(int irq, void *dev_id)
2543*4882a593Smuzhiyun {
2544*4882a593Smuzhiyun struct net_device *dev = dev_id;
2545*4882a593Smuzhiyun struct pcnet32_private *lp;
2546*4882a593Smuzhiyun unsigned long ioaddr;
2547*4882a593Smuzhiyun u16 csr0;
2548*4882a593Smuzhiyun int boguscnt = max_interrupt_work;
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun ioaddr = dev->base_addr;
2551*4882a593Smuzhiyun lp = netdev_priv(dev);
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun spin_lock(&lp->lock);
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun csr0 = lp->a->read_csr(ioaddr, CSR0);
2556*4882a593Smuzhiyun while ((csr0 & 0x8f00) && --boguscnt >= 0) {
2557*4882a593Smuzhiyun if (csr0 == 0xffff)
2558*4882a593Smuzhiyun break; /* PCMCIA remove happened */
2559*4882a593Smuzhiyun /* Acknowledge all of the current interrupt sources ASAP. */
2560*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, csr0 & ~0x004f);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun netif_printk(lp, intr, KERN_DEBUG, dev,
2563*4882a593Smuzhiyun "interrupt csr0=%#2.2x new csr=%#2.2x\n",
2564*4882a593Smuzhiyun csr0, lp->a->read_csr(ioaddr, CSR0));
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun /* Log misc errors. */
2567*4882a593Smuzhiyun if (csr0 & 0x4000)
2568*4882a593Smuzhiyun dev->stats.tx_errors++; /* Tx babble. */
2569*4882a593Smuzhiyun if (csr0 & 0x1000) {
2570*4882a593Smuzhiyun /*
2571*4882a593Smuzhiyun * This happens when our receive ring is full. This
2572*4882a593Smuzhiyun * shouldn't be a problem as we will see normal rx
2573*4882a593Smuzhiyun * interrupts for the frames in the receive ring. But
2574*4882a593Smuzhiyun * there are some PCI chipsets (I can reproduce this
2575*4882a593Smuzhiyun * on SP3G with Intel saturn chipset) which have
2576*4882a593Smuzhiyun * sometimes problems and will fill up the receive
2577*4882a593Smuzhiyun * ring with error descriptors. In this situation we
2578*4882a593Smuzhiyun * don't get a rx interrupt, but a missed frame
2579*4882a593Smuzhiyun * interrupt sooner or later.
2580*4882a593Smuzhiyun */
2581*4882a593Smuzhiyun dev->stats.rx_errors++; /* Missed a Rx frame. */
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun if (csr0 & 0x0800) {
2584*4882a593Smuzhiyun netif_err(lp, drv, dev, "Bus master arbitration failure, status %4.4x\n",
2585*4882a593Smuzhiyun csr0);
2586*4882a593Smuzhiyun /* unlike for the lance, there is no restart needed */
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun if (napi_schedule_prep(&lp->napi)) {
2589*4882a593Smuzhiyun u16 val;
2590*4882a593Smuzhiyun /* set interrupt masks */
2591*4882a593Smuzhiyun val = lp->a->read_csr(ioaddr, CSR3);
2592*4882a593Smuzhiyun val |= 0x5f00;
2593*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR3, val);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun __napi_schedule(&lp->napi);
2596*4882a593Smuzhiyun break;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun csr0 = lp->a->read_csr(ioaddr, CSR0);
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun netif_printk(lp, intr, KERN_DEBUG, dev,
2602*4882a593Smuzhiyun "exiting interrupt, csr0=%#4.4x\n",
2603*4882a593Smuzhiyun lp->a->read_csr(ioaddr, CSR0));
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun spin_unlock(&lp->lock);
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun return IRQ_HANDLED;
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun
pcnet32_close(struct net_device * dev)2610*4882a593Smuzhiyun static int pcnet32_close(struct net_device *dev)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2613*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2614*4882a593Smuzhiyun unsigned long flags;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun del_timer_sync(&lp->watchdog_timer);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun netif_stop_queue(dev);
2619*4882a593Smuzhiyun napi_disable(&lp->napi);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun dev->stats.rx_missed_errors = lp->a->read_csr(ioaddr, 112);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun netif_printk(lp, ifdown, KERN_DEBUG, dev,
2626*4882a593Smuzhiyun "Shutting down ethercard, status was %2.2x\n",
2627*4882a593Smuzhiyun lp->a->read_csr(ioaddr, CSR0));
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2630*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP);
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun /*
2633*4882a593Smuzhiyun * Switch back to 16bit mode to avoid problems with dumb
2634*4882a593Smuzhiyun * DOS packet driver after a warm reboot
2635*4882a593Smuzhiyun */
2636*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 20, 4);
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun free_irq(dev->irq, dev);
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun pcnet32_purge_rx_ring(dev);
2645*4882a593Smuzhiyun pcnet32_purge_tx_ring(dev);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun return 0;
2650*4882a593Smuzhiyun }
2651*4882a593Smuzhiyun
pcnet32_get_stats(struct net_device * dev)2652*4882a593Smuzhiyun static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
2653*4882a593Smuzhiyun {
2654*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2655*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2656*4882a593Smuzhiyun unsigned long flags;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2659*4882a593Smuzhiyun dev->stats.rx_missed_errors = lp->a->read_csr(ioaddr, 112);
2660*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun return &dev->stats;
2663*4882a593Smuzhiyun }
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun /* taken from the sunlance driver, which it took from the depca driver */
pcnet32_load_multicast(struct net_device * dev)2666*4882a593Smuzhiyun static void pcnet32_load_multicast(struct net_device *dev)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2669*4882a593Smuzhiyun volatile struct pcnet32_init_block *ib = lp->init_block;
2670*4882a593Smuzhiyun volatile __le16 *mcast_table = (__le16 *)ib->filter;
2671*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2672*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2673*4882a593Smuzhiyun int i;
2674*4882a593Smuzhiyun u32 crc;
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun /* set all multicast bits */
2677*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI) {
2678*4882a593Smuzhiyun ib->filter[0] = cpu_to_le32(~0U);
2679*4882a593Smuzhiyun ib->filter[1] = cpu_to_le32(~0U);
2680*4882a593Smuzhiyun lp->a->write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
2681*4882a593Smuzhiyun lp->a->write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
2682*4882a593Smuzhiyun lp->a->write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
2683*4882a593Smuzhiyun lp->a->write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
2684*4882a593Smuzhiyun return;
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun /* clear the multicast filter */
2687*4882a593Smuzhiyun ib->filter[0] = 0;
2688*4882a593Smuzhiyun ib->filter[1] = 0;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun /* Add addresses */
2691*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
2692*4882a593Smuzhiyun crc = ether_crc_le(6, ha->addr);
2693*4882a593Smuzhiyun crc = crc >> 26;
2694*4882a593Smuzhiyun mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
2695*4882a593Smuzhiyun }
2696*4882a593Smuzhiyun for (i = 0; i < 4; i++)
2697*4882a593Smuzhiyun lp->a->write_csr(ioaddr, PCNET32_MC_FILTER + i,
2698*4882a593Smuzhiyun le16_to_cpu(mcast_table[i]));
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun /*
2702*4882a593Smuzhiyun * Set or clear the multicast filter for this adaptor.
2703*4882a593Smuzhiyun */
pcnet32_set_multicast_list(struct net_device * dev)2704*4882a593Smuzhiyun static void pcnet32_set_multicast_list(struct net_device *dev)
2705*4882a593Smuzhiyun {
2706*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr, flags;
2707*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2708*4882a593Smuzhiyun int csr15, suspended;
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2711*4882a593Smuzhiyun suspended = pcnet32_suspend(dev, &flags, 0);
2712*4882a593Smuzhiyun csr15 = lp->a->read_csr(ioaddr, CSR15);
2713*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
2714*4882a593Smuzhiyun /* Log any net taps. */
2715*4882a593Smuzhiyun netif_info(lp, hw, dev, "Promiscuous mode enabled\n");
2716*4882a593Smuzhiyun lp->init_block->mode =
2717*4882a593Smuzhiyun cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
2718*4882a593Smuzhiyun 7);
2719*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR15, csr15 | 0x8000);
2720*4882a593Smuzhiyun } else {
2721*4882a593Smuzhiyun lp->init_block->mode =
2722*4882a593Smuzhiyun cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
2723*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR15, csr15 & 0x7fff);
2724*4882a593Smuzhiyun pcnet32_load_multicast(dev);
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun if (suspended) {
2728*4882a593Smuzhiyun pcnet32_clr_suspend(lp, ioaddr);
2729*4882a593Smuzhiyun } else {
2730*4882a593Smuzhiyun lp->a->write_csr(ioaddr, CSR0, CSR0_STOP);
2731*4882a593Smuzhiyun pcnet32_restart(dev, CSR0_NORMAL);
2732*4882a593Smuzhiyun netif_wake_queue(dev);
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun /* This routine assumes that the lp->lock is held */
mdio_read(struct net_device * dev,int phy_id,int reg_num)2739*4882a593Smuzhiyun static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2742*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2743*4882a593Smuzhiyun u16 val_out;
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun if (!lp->mii)
2746*4882a593Smuzhiyun return 0;
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2749*4882a593Smuzhiyun val_out = lp->a->read_bcr(ioaddr, 34);
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun return val_out;
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun
2754*4882a593Smuzhiyun /* This routine assumes that the lp->lock is held */
mdio_write(struct net_device * dev,int phy_id,int reg_num,int val)2755*4882a593Smuzhiyun static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2758*4882a593Smuzhiyun unsigned long ioaddr = dev->base_addr;
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun if (!lp->mii)
2761*4882a593Smuzhiyun return;
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2764*4882a593Smuzhiyun lp->a->write_bcr(ioaddr, 34, val);
2765*4882a593Smuzhiyun }
2766*4882a593Smuzhiyun
pcnet32_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)2767*4882a593Smuzhiyun static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2768*4882a593Smuzhiyun {
2769*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2770*4882a593Smuzhiyun int rc;
2771*4882a593Smuzhiyun unsigned long flags;
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun /* SIOC[GS]MIIxxx ioctls */
2774*4882a593Smuzhiyun if (lp->mii) {
2775*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2776*4882a593Smuzhiyun rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
2777*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2778*4882a593Smuzhiyun } else {
2779*4882a593Smuzhiyun rc = -EOPNOTSUPP;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun return rc;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun
pcnet32_check_otherphy(struct net_device * dev)2785*4882a593Smuzhiyun static int pcnet32_check_otherphy(struct net_device *dev)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2788*4882a593Smuzhiyun struct mii_if_info mii = lp->mii_if;
2789*4882a593Smuzhiyun u16 bmcr;
2790*4882a593Smuzhiyun int i;
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2793*4882a593Smuzhiyun if (i == lp->mii_if.phy_id)
2794*4882a593Smuzhiyun continue; /* skip active phy */
2795*4882a593Smuzhiyun if (lp->phymask & (1 << i)) {
2796*4882a593Smuzhiyun mii.phy_id = i;
2797*4882a593Smuzhiyun if (mii_link_ok(&mii)) {
2798*4882a593Smuzhiyun /* found PHY with active link */
2799*4882a593Smuzhiyun netif_info(lp, link, dev, "Using PHY number %d\n",
2800*4882a593Smuzhiyun i);
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun /* isolate inactive phy */
2803*4882a593Smuzhiyun bmcr =
2804*4882a593Smuzhiyun mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
2805*4882a593Smuzhiyun mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
2806*4882a593Smuzhiyun bmcr | BMCR_ISOLATE);
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun /* de-isolate new phy */
2809*4882a593Smuzhiyun bmcr = mdio_read(dev, i, MII_BMCR);
2810*4882a593Smuzhiyun mdio_write(dev, i, MII_BMCR,
2811*4882a593Smuzhiyun bmcr & ~BMCR_ISOLATE);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun /* set new phy address */
2814*4882a593Smuzhiyun lp->mii_if.phy_id = i;
2815*4882a593Smuzhiyun return 1;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun return 0;
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun /*
2823*4882a593Smuzhiyun * Show the status of the media. Similar to mii_check_media however it
2824*4882a593Smuzhiyun * correctly shows the link speed for all (tested) pcnet32 variants.
2825*4882a593Smuzhiyun * Devices with no mii just report link state without speed.
2826*4882a593Smuzhiyun *
2827*4882a593Smuzhiyun * Caller is assumed to hold and release the lp->lock.
2828*4882a593Smuzhiyun */
2829*4882a593Smuzhiyun
pcnet32_check_media(struct net_device * dev,int verbose)2830*4882a593Smuzhiyun static void pcnet32_check_media(struct net_device *dev, int verbose)
2831*4882a593Smuzhiyun {
2832*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2833*4882a593Smuzhiyun int curr_link;
2834*4882a593Smuzhiyun int prev_link = netif_carrier_ok(dev) ? 1 : 0;
2835*4882a593Smuzhiyun u32 bcr9;
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun if (lp->mii) {
2838*4882a593Smuzhiyun curr_link = mii_link_ok(&lp->mii_if);
2839*4882a593Smuzhiyun } else if (lp->chip_version == PCNET32_79C970A) {
2840*4882a593Smuzhiyun ulong ioaddr = dev->base_addr; /* card base I/O address */
2841*4882a593Smuzhiyun /* only read link if port is set to TP */
2842*4882a593Smuzhiyun if (!lp->autoneg && lp->port_tp)
2843*4882a593Smuzhiyun curr_link = (lp->a->read_bcr(ioaddr, 4) != 0xc0);
2844*4882a593Smuzhiyun else /* link always up for AUI port or port auto select */
2845*4882a593Smuzhiyun curr_link = 1;
2846*4882a593Smuzhiyun } else {
2847*4882a593Smuzhiyun ulong ioaddr = dev->base_addr; /* card base I/O address */
2848*4882a593Smuzhiyun curr_link = (lp->a->read_bcr(ioaddr, 4) != 0xc0);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun if (!curr_link) {
2851*4882a593Smuzhiyun if (prev_link || verbose) {
2852*4882a593Smuzhiyun netif_carrier_off(dev);
2853*4882a593Smuzhiyun netif_info(lp, link, dev, "link down\n");
2854*4882a593Smuzhiyun }
2855*4882a593Smuzhiyun if (lp->phycount > 1) {
2856*4882a593Smuzhiyun curr_link = pcnet32_check_otherphy(dev);
2857*4882a593Smuzhiyun prev_link = 0;
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun } else if (verbose || !prev_link) {
2860*4882a593Smuzhiyun netif_carrier_on(dev);
2861*4882a593Smuzhiyun if (lp->mii) {
2862*4882a593Smuzhiyun if (netif_msg_link(lp)) {
2863*4882a593Smuzhiyun struct ethtool_cmd ecmd = {
2864*4882a593Smuzhiyun .cmd = ETHTOOL_GSET };
2865*4882a593Smuzhiyun mii_ethtool_gset(&lp->mii_if, &ecmd);
2866*4882a593Smuzhiyun netdev_info(dev, "link up, %uMbps, %s-duplex\n",
2867*4882a593Smuzhiyun ethtool_cmd_speed(&ecmd),
2868*4882a593Smuzhiyun (ecmd.duplex == DUPLEX_FULL)
2869*4882a593Smuzhiyun ? "full" : "half");
2870*4882a593Smuzhiyun }
2871*4882a593Smuzhiyun bcr9 = lp->a->read_bcr(dev->base_addr, 9);
2872*4882a593Smuzhiyun if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
2873*4882a593Smuzhiyun if (lp->mii_if.full_duplex)
2874*4882a593Smuzhiyun bcr9 |= (1 << 0);
2875*4882a593Smuzhiyun else
2876*4882a593Smuzhiyun bcr9 &= ~(1 << 0);
2877*4882a593Smuzhiyun lp->a->write_bcr(dev->base_addr, 9, bcr9);
2878*4882a593Smuzhiyun }
2879*4882a593Smuzhiyun } else {
2880*4882a593Smuzhiyun netif_info(lp, link, dev, "link up\n");
2881*4882a593Smuzhiyun }
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun /*
2886*4882a593Smuzhiyun * Check for loss of link and link establishment.
2887*4882a593Smuzhiyun * Could possibly be changed to use mii_check_media instead.
2888*4882a593Smuzhiyun */
2889*4882a593Smuzhiyun
pcnet32_watchdog(struct timer_list * t)2890*4882a593Smuzhiyun static void pcnet32_watchdog(struct timer_list *t)
2891*4882a593Smuzhiyun {
2892*4882a593Smuzhiyun struct pcnet32_private *lp = from_timer(lp, t, watchdog_timer);
2893*4882a593Smuzhiyun struct net_device *dev = lp->dev;
2894*4882a593Smuzhiyun unsigned long flags;
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun /* Print the link status if it has changed */
2897*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
2898*4882a593Smuzhiyun pcnet32_check_media(dev, 0);
2899*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
2902*4882a593Smuzhiyun }
2903*4882a593Smuzhiyun
pcnet32_pm_suspend(struct device * device_d)2904*4882a593Smuzhiyun static int __maybe_unused pcnet32_pm_suspend(struct device *device_d)
2905*4882a593Smuzhiyun {
2906*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(device_d);
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun if (netif_running(dev)) {
2909*4882a593Smuzhiyun netif_device_detach(dev);
2910*4882a593Smuzhiyun pcnet32_close(dev);
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun return 0;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun
pcnet32_pm_resume(struct device * device_d)2916*4882a593Smuzhiyun static int __maybe_unused pcnet32_pm_resume(struct device *device_d)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(device_d);
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun if (netif_running(dev)) {
2921*4882a593Smuzhiyun pcnet32_open(dev);
2922*4882a593Smuzhiyun netif_device_attach(dev);
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun return 0;
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun
pcnet32_remove_one(struct pci_dev * pdev)2928*4882a593Smuzhiyun static void pcnet32_remove_one(struct pci_dev *pdev)
2929*4882a593Smuzhiyun {
2930*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun if (dev) {
2933*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(dev);
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun unregister_netdev(dev);
2936*4882a593Smuzhiyun pcnet32_free_ring(dev);
2937*4882a593Smuzhiyun release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
2938*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev, sizeof(*lp->init_block),
2939*4882a593Smuzhiyun lp->init_block, lp->init_dma_addr);
2940*4882a593Smuzhiyun free_netdev(dev);
2941*4882a593Smuzhiyun pci_disable_device(pdev);
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pcnet32_pm_ops, pcnet32_pm_suspend, pcnet32_pm_resume);
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun static struct pci_driver pcnet32_driver = {
2948*4882a593Smuzhiyun .name = DRV_NAME,
2949*4882a593Smuzhiyun .probe = pcnet32_probe_pci,
2950*4882a593Smuzhiyun .remove = pcnet32_remove_one,
2951*4882a593Smuzhiyun .id_table = pcnet32_pci_tbl,
2952*4882a593Smuzhiyun .driver = {
2953*4882a593Smuzhiyun .pm = &pcnet32_pm_ops,
2954*4882a593Smuzhiyun },
2955*4882a593Smuzhiyun };
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun /* An additional parameter that may be passed in... */
2958*4882a593Smuzhiyun static int debug = -1;
2959*4882a593Smuzhiyun static int tx_start_pt = -1;
2960*4882a593Smuzhiyun static int pcnet32_have_pci;
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun module_param(debug, int, 0);
2963*4882a593Smuzhiyun MODULE_PARM_DESC(debug, DRV_NAME " debug level");
2964*4882a593Smuzhiyun module_param(max_interrupt_work, int, 0);
2965*4882a593Smuzhiyun MODULE_PARM_DESC(max_interrupt_work,
2966*4882a593Smuzhiyun DRV_NAME " maximum events handled per interrupt");
2967*4882a593Smuzhiyun module_param(rx_copybreak, int, 0);
2968*4882a593Smuzhiyun MODULE_PARM_DESC(rx_copybreak,
2969*4882a593Smuzhiyun DRV_NAME " copy breakpoint for copy-only-tiny-frames");
2970*4882a593Smuzhiyun module_param(tx_start_pt, int, 0);
2971*4882a593Smuzhiyun MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
2972*4882a593Smuzhiyun module_param(pcnet32vlb, int, 0);
2973*4882a593Smuzhiyun MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
2974*4882a593Smuzhiyun module_param_array(options, int, NULL, 0);
2975*4882a593Smuzhiyun MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
2976*4882a593Smuzhiyun module_param_array(full_duplex, int, NULL, 0);
2977*4882a593Smuzhiyun MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
2978*4882a593Smuzhiyun /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
2979*4882a593Smuzhiyun module_param_array(homepna, int, NULL, 0);
2980*4882a593Smuzhiyun MODULE_PARM_DESC(homepna,
2981*4882a593Smuzhiyun DRV_NAME
2982*4882a593Smuzhiyun " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun MODULE_AUTHOR("Thomas Bogendoerfer");
2985*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
2986*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
2989*4882a593Smuzhiyun
pcnet32_init_module(void)2990*4882a593Smuzhiyun static int __init pcnet32_init_module(void)
2991*4882a593Smuzhiyun {
2992*4882a593Smuzhiyun pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
2995*4882a593Smuzhiyun tx_start = tx_start_pt;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun /* find the PCI devices */
2998*4882a593Smuzhiyun if (!pci_register_driver(&pcnet32_driver))
2999*4882a593Smuzhiyun pcnet32_have_pci = 1;
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun /* should we find any remaining VLbus devices ? */
3002*4882a593Smuzhiyun if (pcnet32vlb)
3003*4882a593Smuzhiyun pcnet32_probe_vlbus(pcnet32_portlist);
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
3006*4882a593Smuzhiyun pr_info("%d cards_found\n", cards_found);
3007*4882a593Smuzhiyun
3008*4882a593Smuzhiyun return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
3009*4882a593Smuzhiyun }
3010*4882a593Smuzhiyun
pcnet32_cleanup_module(void)3011*4882a593Smuzhiyun static void __exit pcnet32_cleanup_module(void)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun struct net_device *next_dev;
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun while (pcnet32_dev) {
3016*4882a593Smuzhiyun struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
3017*4882a593Smuzhiyun next_dev = lp->next;
3018*4882a593Smuzhiyun unregister_netdev(pcnet32_dev);
3019*4882a593Smuzhiyun pcnet32_free_ring(pcnet32_dev);
3020*4882a593Smuzhiyun release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
3021*4882a593Smuzhiyun dma_free_coherent(&lp->pci_dev->dev, sizeof(*lp->init_block),
3022*4882a593Smuzhiyun lp->init_block, lp->init_dma_addr);
3023*4882a593Smuzhiyun free_netdev(pcnet32_dev);
3024*4882a593Smuzhiyun pcnet32_dev = next_dev;
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun if (pcnet32_have_pci)
3028*4882a593Smuzhiyun pci_unregister_driver(&pcnet32_driver);
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun module_init(pcnet32_init_module);
3032*4882a593Smuzhiyun module_exit(pcnet32_cleanup_module);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /*
3035*4882a593Smuzhiyun * Local variables:
3036*4882a593Smuzhiyun * c-indent-level: 4
3037*4882a593Smuzhiyun * tab-width: 8
3038*4882a593Smuzhiyun * End:
3039*4882a593Smuzhiyun */
3040