1*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
2*4882a593Smuzhiyun Linux PCMCIA ethernet adapter driver for the New Media Ethernet LAN.
3*4882a593Smuzhiyun nmclan_cs.c,v 0.16 1995/07/01 06:42:17 rpao Exp rpao
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun The Ethernet LAN uses the Advanced Micro Devices (AMD) Am79C940 Media
6*4882a593Smuzhiyun Access Controller for Ethernet (MACE). It is essentially the Am2150
7*4882a593Smuzhiyun PCMCIA Ethernet card contained in the Am2150 Demo Kit.
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun Written by Roger C. Pao <rpao@paonet.org>
10*4882a593Smuzhiyun Copyright 1995 Roger C. Pao
11*4882a593Smuzhiyun Linux 2.5 cleanups Copyright Red Hat 2003
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun This software may be used and distributed according to the terms of
14*4882a593Smuzhiyun the GNU General Public License.
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun Ported to Linux 1.3.* network driver environment by
17*4882a593Smuzhiyun Matti Aarnio <mea@utu.fi>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun References
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun Am2150 Technical Reference Manual, Revision 1.0, August 17, 1993
22*4882a593Smuzhiyun Am79C940 (MACE) Data Sheet, 1994
23*4882a593Smuzhiyun Am79C90 (C-LANCE) Data Sheet, 1994
24*4882a593Smuzhiyun Linux PCMCIA Programmer's Guide v1.17
25*4882a593Smuzhiyun /usr/src/linux/net/inet/dev.c, Linux kernel 1.2.8
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun Eric Mears, New Media Corporation
28*4882a593Smuzhiyun Tom Pollard, New Media Corporation
29*4882a593Smuzhiyun Dean Siasoyco, New Media Corporation
30*4882a593Smuzhiyun Ken Lesniak, Silicon Graphics, Inc. <lesniak@boston.sgi.com>
31*4882a593Smuzhiyun Donald Becker <becker@scyld.com>
32*4882a593Smuzhiyun David Hinds <dahinds@users.sourceforge.net>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun The Linux client driver is based on the 3c589_cs.c client driver by
35*4882a593Smuzhiyun David Hinds.
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun The Linux network driver outline is based on the 3c589_cs.c driver,
38*4882a593Smuzhiyun the 8390.c driver, and the example skeleton.c kernel code, which are
39*4882a593Smuzhiyun by Donald Becker.
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun The Am2150 network driver hardware interface code is based on the
42*4882a593Smuzhiyun OS/9000 driver for the New Media Ethernet LAN by Eric Mears.
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun Special thanks for testing and help in debugging this driver goes
45*4882a593Smuzhiyun to Ken Lesniak.
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun -------------------------------------------------------------------------------
48*4882a593Smuzhiyun Driver Notes and Issues
49*4882a593Smuzhiyun -------------------------------------------------------------------------------
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun 1. Developed on a Dell 320SLi
52*4882a593Smuzhiyun PCMCIA Card Services 2.6.2
53*4882a593Smuzhiyun Linux dell 1.2.10 #1 Thu Jun 29 20:23:41 PDT 1995 i386
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun 2. rc.pcmcia may require loading pcmcia_core with io_speed=300:
56*4882a593Smuzhiyun 'insmod pcmcia_core.o io_speed=300'.
57*4882a593Smuzhiyun This will avoid problems with fast systems which causes rx_framecnt
58*4882a593Smuzhiyun to return random values.
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun 3. If hot extraction does not work for you, use 'ifconfig eth0 down'
61*4882a593Smuzhiyun before extraction.
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun 4. There is a bad slow-down problem in this driver.
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun 5. Future: Multicast processing. In the meantime, do _not_ compile your
66*4882a593Smuzhiyun kernel with multicast ip enabled.
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun -------------------------------------------------------------------------------
69*4882a593Smuzhiyun History
70*4882a593Smuzhiyun -------------------------------------------------------------------------------
71*4882a593Smuzhiyun Log: nmclan_cs.c,v
72*4882a593Smuzhiyun * 2.5.75-ac1 2003/07/11 Alan Cox <alan@lxorguk.ukuu.org.uk>
73*4882a593Smuzhiyun * Fixed hang on card eject as we probe it
74*4882a593Smuzhiyun * Cleaned up to use new style locking.
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * Revision 0.16 1995/07/01 06:42:17 rpao
77*4882a593Smuzhiyun * Bug fix: nmclan_reset() called CardServices incorrectly.
78*4882a593Smuzhiyun *
79*4882a593Smuzhiyun * Revision 0.15 1995/05/24 08:09:47 rpao
80*4882a593Smuzhiyun * Re-implement MULTI_TX dev->tbusy handling.
81*4882a593Smuzhiyun *
82*4882a593Smuzhiyun * Revision 0.14 1995/05/23 03:19:30 rpao
83*4882a593Smuzhiyun * Added, in nmclan_config(), "tuple.Attributes = 0;".
84*4882a593Smuzhiyun * Modified MACE ID check to ignore chip revision level.
85*4882a593Smuzhiyun * Avoid tx_free_frames race condition between _start_xmit and _interrupt.
86*4882a593Smuzhiyun *
87*4882a593Smuzhiyun * Revision 0.13 1995/05/18 05:56:34 rpao
88*4882a593Smuzhiyun * Statistics changes.
89*4882a593Smuzhiyun * Bug fix: nmclan_reset did not enable TX and RX: call restore_multicast_list.
90*4882a593Smuzhiyun * Bug fix: mace_interrupt checks ~MACE_IMR_DEFAULT. Fixes driver lockup.
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * Revision 0.12 1995/05/14 00:12:23 rpao
93*4882a593Smuzhiyun * Statistics overhaul.
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun 95/05/13 rpao V0.10a
97*4882a593Smuzhiyun Bug fix: MACE statistics counters used wrong I/O ports.
98*4882a593Smuzhiyun Bug fix: mace_interrupt() needed to allow statistics to be
99*4882a593Smuzhiyun processed without RX or TX interrupts pending.
100*4882a593Smuzhiyun 95/05/11 rpao V0.10
101*4882a593Smuzhiyun Multiple transmit request processing.
102*4882a593Smuzhiyun Modified statistics to use MACE counters where possible.
103*4882a593Smuzhiyun 95/05/10 rpao V0.09 Bug fix: Must use IO_DATA_PATH_WIDTH_AUTO.
104*4882a593Smuzhiyun *Released
105*4882a593Smuzhiyun 95/05/10 rpao V0.08
106*4882a593Smuzhiyun Bug fix: Make all non-exported functions private by using
107*4882a593Smuzhiyun static keyword.
108*4882a593Smuzhiyun Bug fix: Test IntrCnt _before_ reading MACE_IR.
109*4882a593Smuzhiyun 95/05/10 rpao V0.07 Statistics.
110*4882a593Smuzhiyun 95/05/09 rpao V0.06 Fix rx_framecnt problem by addition of PCIC wait states.
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define DRV_NAME "nmclan_cs"
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
119*4882a593Smuzhiyun Conditional Compilation Options
120*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define MULTI_TX 0
123*4882a593Smuzhiyun #define RESET_ON_TIMEOUT 1
124*4882a593Smuzhiyun #define TX_INTERRUPTABLE 1
125*4882a593Smuzhiyun #define RESET_XILINX 0
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
128*4882a593Smuzhiyun Include Files
129*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #include <linux/module.h>
132*4882a593Smuzhiyun #include <linux/kernel.h>
133*4882a593Smuzhiyun #include <linux/ptrace.h>
134*4882a593Smuzhiyun #include <linux/slab.h>
135*4882a593Smuzhiyun #include <linux/string.h>
136*4882a593Smuzhiyun #include <linux/timer.h>
137*4882a593Smuzhiyun #include <linux/interrupt.h>
138*4882a593Smuzhiyun #include <linux/in.h>
139*4882a593Smuzhiyun #include <linux/delay.h>
140*4882a593Smuzhiyun #include <linux/ethtool.h>
141*4882a593Smuzhiyun #include <linux/netdevice.h>
142*4882a593Smuzhiyun #include <linux/etherdevice.h>
143*4882a593Smuzhiyun #include <linux/skbuff.h>
144*4882a593Smuzhiyun #include <linux/if_arp.h>
145*4882a593Smuzhiyun #include <linux/ioport.h>
146*4882a593Smuzhiyun #include <linux/bitops.h>
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #include <pcmcia/cisreg.h>
149*4882a593Smuzhiyun #include <pcmcia/cistpl.h>
150*4882a593Smuzhiyun #include <pcmcia/ds.h>
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #include <linux/uaccess.h>
153*4882a593Smuzhiyun #include <asm/io.h>
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
156*4882a593Smuzhiyun Defines
157*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define MACE_LADRF_LEN 8
160*4882a593Smuzhiyun /* 8 bytes in Logical Address Filter */
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Loop Control Defines */
163*4882a593Smuzhiyun #define MACE_MAX_IR_ITERATIONS 10
164*4882a593Smuzhiyun #define MACE_MAX_RX_ITERATIONS 12
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun TBD: Dean brought this up, and I assumed the hardware would
167*4882a593Smuzhiyun handle it:
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun If MACE_MAX_RX_ITERATIONS is > 1, rx_framecnt may still be
170*4882a593Smuzhiyun non-zero when the isr exits. We may not get another interrupt
171*4882a593Smuzhiyun to process the remaining packets for some time.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun The Am2150 has a Xilinx XC3042 field programmable gate array (FPGA)
176*4882a593Smuzhiyun which manages the interface between the MACE and the PCMCIA bus. It
177*4882a593Smuzhiyun also includes buffer management for the 32K x 8 SRAM to control up to
178*4882a593Smuzhiyun four transmit and 12 receive frames at a time.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun #define AM2150_MAX_TX_FRAMES 4
181*4882a593Smuzhiyun #define AM2150_MAX_RX_FRAMES 12
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Am2150 Ethernet Card I/O Mapping */
184*4882a593Smuzhiyun #define AM2150_RCV 0x00
185*4882a593Smuzhiyun #define AM2150_XMT 0x04
186*4882a593Smuzhiyun #define AM2150_XMT_SKIP 0x09
187*4882a593Smuzhiyun #define AM2150_RCV_NEXT 0x0A
188*4882a593Smuzhiyun #define AM2150_RCV_FRAME_COUNT 0x0B
189*4882a593Smuzhiyun #define AM2150_MACE_BANK 0x0C
190*4882a593Smuzhiyun #define AM2150_MACE_BASE 0x10
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* MACE Registers */
193*4882a593Smuzhiyun #define MACE_RCVFIFO 0
194*4882a593Smuzhiyun #define MACE_XMTFIFO 1
195*4882a593Smuzhiyun #define MACE_XMTFC 2
196*4882a593Smuzhiyun #define MACE_XMTFS 3
197*4882a593Smuzhiyun #define MACE_XMTRC 4
198*4882a593Smuzhiyun #define MACE_RCVFC 5
199*4882a593Smuzhiyun #define MACE_RCVFS 6
200*4882a593Smuzhiyun #define MACE_FIFOFC 7
201*4882a593Smuzhiyun #define MACE_IR 8
202*4882a593Smuzhiyun #define MACE_IMR 9
203*4882a593Smuzhiyun #define MACE_PR 10
204*4882a593Smuzhiyun #define MACE_BIUCC 11
205*4882a593Smuzhiyun #define MACE_FIFOCC 12
206*4882a593Smuzhiyun #define MACE_MACCC 13
207*4882a593Smuzhiyun #define MACE_PLSCC 14
208*4882a593Smuzhiyun #define MACE_PHYCC 15
209*4882a593Smuzhiyun #define MACE_CHIPIDL 16
210*4882a593Smuzhiyun #define MACE_CHIPIDH 17
211*4882a593Smuzhiyun #define MACE_IAC 18
212*4882a593Smuzhiyun /* Reserved */
213*4882a593Smuzhiyun #define MACE_LADRF 20
214*4882a593Smuzhiyun #define MACE_PADR 21
215*4882a593Smuzhiyun /* Reserved */
216*4882a593Smuzhiyun /* Reserved */
217*4882a593Smuzhiyun #define MACE_MPC 24
218*4882a593Smuzhiyun /* Reserved */
219*4882a593Smuzhiyun #define MACE_RNTPC 26
220*4882a593Smuzhiyun #define MACE_RCVCC 27
221*4882a593Smuzhiyun /* Reserved */
222*4882a593Smuzhiyun #define MACE_UTR 29
223*4882a593Smuzhiyun #define MACE_RTR1 30
224*4882a593Smuzhiyun #define MACE_RTR2 31
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* MACE Bit Masks */
227*4882a593Smuzhiyun #define MACE_XMTRC_EXDEF 0x80
228*4882a593Smuzhiyun #define MACE_XMTRC_XMTRC 0x0F
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define MACE_XMTFS_XMTSV 0x80
231*4882a593Smuzhiyun #define MACE_XMTFS_UFLO 0x40
232*4882a593Smuzhiyun #define MACE_XMTFS_LCOL 0x20
233*4882a593Smuzhiyun #define MACE_XMTFS_MORE 0x10
234*4882a593Smuzhiyun #define MACE_XMTFS_ONE 0x08
235*4882a593Smuzhiyun #define MACE_XMTFS_DEFER 0x04
236*4882a593Smuzhiyun #define MACE_XMTFS_LCAR 0x02
237*4882a593Smuzhiyun #define MACE_XMTFS_RTRY 0x01
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define MACE_RCVFS_RCVSTS 0xF000
240*4882a593Smuzhiyun #define MACE_RCVFS_OFLO 0x8000
241*4882a593Smuzhiyun #define MACE_RCVFS_CLSN 0x4000
242*4882a593Smuzhiyun #define MACE_RCVFS_FRAM 0x2000
243*4882a593Smuzhiyun #define MACE_RCVFS_FCS 0x1000
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define MACE_FIFOFC_RCVFC 0xF0
246*4882a593Smuzhiyun #define MACE_FIFOFC_XMTFC 0x0F
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define MACE_IR_JAB 0x80
249*4882a593Smuzhiyun #define MACE_IR_BABL 0x40
250*4882a593Smuzhiyun #define MACE_IR_CERR 0x20
251*4882a593Smuzhiyun #define MACE_IR_RCVCCO 0x10
252*4882a593Smuzhiyun #define MACE_IR_RNTPCO 0x08
253*4882a593Smuzhiyun #define MACE_IR_MPCO 0x04
254*4882a593Smuzhiyun #define MACE_IR_RCVINT 0x02
255*4882a593Smuzhiyun #define MACE_IR_XMTINT 0x01
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define MACE_MACCC_PROM 0x80
258*4882a593Smuzhiyun #define MACE_MACCC_DXMT2PD 0x40
259*4882a593Smuzhiyun #define MACE_MACCC_EMBA 0x20
260*4882a593Smuzhiyun #define MACE_MACCC_RESERVED 0x10
261*4882a593Smuzhiyun #define MACE_MACCC_DRCVPA 0x08
262*4882a593Smuzhiyun #define MACE_MACCC_DRCVBC 0x04
263*4882a593Smuzhiyun #define MACE_MACCC_ENXMT 0x02
264*4882a593Smuzhiyun #define MACE_MACCC_ENRCV 0x01
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define MACE_PHYCC_LNKFL 0x80
267*4882a593Smuzhiyun #define MACE_PHYCC_DLNKTST 0x40
268*4882a593Smuzhiyun #define MACE_PHYCC_REVPOL 0x20
269*4882a593Smuzhiyun #define MACE_PHYCC_DAPC 0x10
270*4882a593Smuzhiyun #define MACE_PHYCC_LRT 0x08
271*4882a593Smuzhiyun #define MACE_PHYCC_ASEL 0x04
272*4882a593Smuzhiyun #define MACE_PHYCC_RWAKE 0x02
273*4882a593Smuzhiyun #define MACE_PHYCC_AWAKE 0x01
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define MACE_IAC_ADDRCHG 0x80
276*4882a593Smuzhiyun #define MACE_IAC_PHYADDR 0x04
277*4882a593Smuzhiyun #define MACE_IAC_LOGADDR 0x02
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define MACE_UTR_RTRE 0x80
280*4882a593Smuzhiyun #define MACE_UTR_RTRD 0x40
281*4882a593Smuzhiyun #define MACE_UTR_RPA 0x20
282*4882a593Smuzhiyun #define MACE_UTR_FCOLL 0x10
283*4882a593Smuzhiyun #define MACE_UTR_RCVFCSE 0x08
284*4882a593Smuzhiyun #define MACE_UTR_LOOP_INCL_MENDEC 0x06
285*4882a593Smuzhiyun #define MACE_UTR_LOOP_NO_MENDEC 0x04
286*4882a593Smuzhiyun #define MACE_UTR_LOOP_EXTERNAL 0x02
287*4882a593Smuzhiyun #define MACE_UTR_LOOP_NONE 0x00
288*4882a593Smuzhiyun #define MACE_UTR_RESERVED 0x01
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Switch MACE register bank (only 0 and 1 are valid) */
291*4882a593Smuzhiyun #define MACEBANK(win_num) outb((win_num), ioaddr + AM2150_MACE_BANK)
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define MACE_IMR_DEFAULT \
294*4882a593Smuzhiyun (0xFF - \
295*4882a593Smuzhiyun ( \
296*4882a593Smuzhiyun MACE_IR_CERR | \
297*4882a593Smuzhiyun MACE_IR_RCVCCO | \
298*4882a593Smuzhiyun MACE_IR_RNTPCO | \
299*4882a593Smuzhiyun MACE_IR_MPCO | \
300*4882a593Smuzhiyun MACE_IR_RCVINT | \
301*4882a593Smuzhiyun MACE_IR_XMTINT \
302*4882a593Smuzhiyun ) \
303*4882a593Smuzhiyun )
304*4882a593Smuzhiyun #undef MACE_IMR_DEFAULT
305*4882a593Smuzhiyun #define MACE_IMR_DEFAULT 0x00 /* New statistics handling: grab everything */
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define TX_TIMEOUT ((400*HZ)/1000)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
310*4882a593Smuzhiyun Type Definitions
311*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun typedef struct _mace_statistics {
314*4882a593Smuzhiyun /* MACE_XMTFS */
315*4882a593Smuzhiyun int xmtsv;
316*4882a593Smuzhiyun int uflo;
317*4882a593Smuzhiyun int lcol;
318*4882a593Smuzhiyun int more;
319*4882a593Smuzhiyun int one;
320*4882a593Smuzhiyun int defer;
321*4882a593Smuzhiyun int lcar;
322*4882a593Smuzhiyun int rtry;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* MACE_XMTRC */
325*4882a593Smuzhiyun int exdef;
326*4882a593Smuzhiyun int xmtrc;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* RFS1--Receive Status (RCVSTS) */
329*4882a593Smuzhiyun int oflo;
330*4882a593Smuzhiyun int clsn;
331*4882a593Smuzhiyun int fram;
332*4882a593Smuzhiyun int fcs;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* RFS2--Runt Packet Count (RNTPC) */
335*4882a593Smuzhiyun int rfs_rntpc;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* RFS3--Receive Collision Count (RCVCC) */
338*4882a593Smuzhiyun int rfs_rcvcc;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* MACE_IR */
341*4882a593Smuzhiyun int jab;
342*4882a593Smuzhiyun int babl;
343*4882a593Smuzhiyun int cerr;
344*4882a593Smuzhiyun int rcvcco;
345*4882a593Smuzhiyun int rntpco;
346*4882a593Smuzhiyun int mpco;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* MACE_MPC */
349*4882a593Smuzhiyun int mpc;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* MACE_RNTPC */
352*4882a593Smuzhiyun int rntpc;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* MACE_RCVCC */
355*4882a593Smuzhiyun int rcvcc;
356*4882a593Smuzhiyun } mace_statistics;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun typedef struct _mace_private {
359*4882a593Smuzhiyun struct pcmcia_device *p_dev;
360*4882a593Smuzhiyun mace_statistics mace_stats; /* MACE chip statistics counters */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* restore_multicast_list() state variables */
363*4882a593Smuzhiyun int multicast_ladrf[MACE_LADRF_LEN]; /* Logical address filter */
364*4882a593Smuzhiyun int multicast_num_addrs;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun char tx_free_frames; /* Number of free transmit frame buffers */
367*4882a593Smuzhiyun char tx_irq_disabled; /* MACE TX interrupt disabled */
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun spinlock_t bank_lock; /* Must be held if you step off bank 0 */
370*4882a593Smuzhiyun } mace_private;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
373*4882a593Smuzhiyun Private Global Variables
374*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static const char *if_names[]={
377*4882a593Smuzhiyun "Auto", "10baseT", "BNC",
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
381*4882a593Smuzhiyun Parameters
382*4882a593Smuzhiyun These are the parameters that can be set during loading with
383*4882a593Smuzhiyun 'insmod'.
384*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun MODULE_DESCRIPTION("New Media PCMCIA ethernet driver");
387*4882a593Smuzhiyun MODULE_LICENSE("GPL");
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun #define INT_MODULE_PARM(n, v) static int n = v; module_param(n, int, 0)
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* 0=auto, 1=10baseT, 2 = 10base2, default=auto */
392*4882a593Smuzhiyun INT_MODULE_PARM(if_port, 0);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
396*4882a593Smuzhiyun Function Prototypes
397*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static int nmclan_config(struct pcmcia_device *link);
400*4882a593Smuzhiyun static void nmclan_release(struct pcmcia_device *link);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static void nmclan_reset(struct net_device *dev);
403*4882a593Smuzhiyun static int mace_config(struct net_device *dev, struct ifmap *map);
404*4882a593Smuzhiyun static int mace_open(struct net_device *dev);
405*4882a593Smuzhiyun static int mace_close(struct net_device *dev);
406*4882a593Smuzhiyun static netdev_tx_t mace_start_xmit(struct sk_buff *skb,
407*4882a593Smuzhiyun struct net_device *dev);
408*4882a593Smuzhiyun static void mace_tx_timeout(struct net_device *dev, unsigned int txqueue);
409*4882a593Smuzhiyun static irqreturn_t mace_interrupt(int irq, void *dev_id);
410*4882a593Smuzhiyun static struct net_device_stats *mace_get_stats(struct net_device *dev);
411*4882a593Smuzhiyun static int mace_rx(struct net_device *dev, unsigned char RxCnt);
412*4882a593Smuzhiyun static void restore_multicast_list(struct net_device *dev);
413*4882a593Smuzhiyun static void set_multicast_list(struct net_device *dev);
414*4882a593Smuzhiyun static const struct ethtool_ops netdev_ethtool_ops;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun static void nmclan_detach(struct pcmcia_device *p_dev);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const struct net_device_ops mace_netdev_ops = {
420*4882a593Smuzhiyun .ndo_open = mace_open,
421*4882a593Smuzhiyun .ndo_stop = mace_close,
422*4882a593Smuzhiyun .ndo_start_xmit = mace_start_xmit,
423*4882a593Smuzhiyun .ndo_tx_timeout = mace_tx_timeout,
424*4882a593Smuzhiyun .ndo_set_config = mace_config,
425*4882a593Smuzhiyun .ndo_get_stats = mace_get_stats,
426*4882a593Smuzhiyun .ndo_set_rx_mode = set_multicast_list,
427*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
428*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
nmclan_probe(struct pcmcia_device * link)431*4882a593Smuzhiyun static int nmclan_probe(struct pcmcia_device *link)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun mace_private *lp;
434*4882a593Smuzhiyun struct net_device *dev;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_attach()\n");
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Create new ethernet device */
439*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(mace_private));
440*4882a593Smuzhiyun if (!dev)
441*4882a593Smuzhiyun return -ENOMEM;
442*4882a593Smuzhiyun lp = netdev_priv(dev);
443*4882a593Smuzhiyun lp->p_dev = link;
444*4882a593Smuzhiyun link->priv = dev;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun spin_lock_init(&lp->bank_lock);
447*4882a593Smuzhiyun link->resource[0]->end = 32;
448*4882a593Smuzhiyun link->resource[0]->flags |= IO_DATA_PATH_WIDTH_AUTO;
449*4882a593Smuzhiyun link->config_flags |= CONF_ENABLE_IRQ;
450*4882a593Smuzhiyun link->config_index = 1;
451*4882a593Smuzhiyun link->config_regs = PRESENT_OPTION;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun lp->tx_free_frames=AM2150_MAX_TX_FRAMES;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun dev->netdev_ops = &mace_netdev_ops;
456*4882a593Smuzhiyun dev->ethtool_ops = &netdev_ethtool_ops;
457*4882a593Smuzhiyun dev->watchdog_timeo = TX_TIMEOUT;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return nmclan_config(link);
460*4882a593Smuzhiyun } /* nmclan_attach */
461*4882a593Smuzhiyun
nmclan_detach(struct pcmcia_device * link)462*4882a593Smuzhiyun static void nmclan_detach(struct pcmcia_device *link)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct net_device *dev = link->priv;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_detach\n");
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun unregister_netdev(dev);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun nmclan_release(link);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun free_netdev(dev);
473*4882a593Smuzhiyun } /* nmclan_detach */
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
476*4882a593Smuzhiyun mace_read
477*4882a593Smuzhiyun Reads a MACE register. This is bank independent; however, the
478*4882a593Smuzhiyun caller must ensure that this call is not interruptable. We are
479*4882a593Smuzhiyun assuming that during normal operation, the MACE is always in
480*4882a593Smuzhiyun bank 0.
481*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_read(mace_private * lp,unsigned int ioaddr,int reg)482*4882a593Smuzhiyun static int mace_read(mace_private *lp, unsigned int ioaddr, int reg)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun int data = 0xFF;
485*4882a593Smuzhiyun unsigned long flags;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun switch (reg >> 4) {
488*4882a593Smuzhiyun case 0: /* register 0-15 */
489*4882a593Smuzhiyun data = inb(ioaddr + AM2150_MACE_BASE + reg);
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case 1: /* register 16-31 */
492*4882a593Smuzhiyun spin_lock_irqsave(&lp->bank_lock, flags);
493*4882a593Smuzhiyun MACEBANK(1);
494*4882a593Smuzhiyun data = inb(ioaddr + AM2150_MACE_BASE + (reg & 0x0F));
495*4882a593Smuzhiyun MACEBANK(0);
496*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->bank_lock, flags);
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun return data & 0xFF;
500*4882a593Smuzhiyun } /* mace_read */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
503*4882a593Smuzhiyun mace_write
504*4882a593Smuzhiyun Writes to a MACE register. This is bank independent; however,
505*4882a593Smuzhiyun the caller must ensure that this call is not interruptable. We
506*4882a593Smuzhiyun are assuming that during normal operation, the MACE is always in
507*4882a593Smuzhiyun bank 0.
508*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_write(mace_private * lp,unsigned int ioaddr,int reg,int data)509*4882a593Smuzhiyun static void mace_write(mace_private *lp, unsigned int ioaddr, int reg,
510*4882a593Smuzhiyun int data)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun unsigned long flags;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun switch (reg >> 4) {
515*4882a593Smuzhiyun case 0: /* register 0-15 */
516*4882a593Smuzhiyun outb(data & 0xFF, ioaddr + AM2150_MACE_BASE + reg);
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case 1: /* register 16-31 */
519*4882a593Smuzhiyun spin_lock_irqsave(&lp->bank_lock, flags);
520*4882a593Smuzhiyun MACEBANK(1);
521*4882a593Smuzhiyun outb(data & 0xFF, ioaddr + AM2150_MACE_BASE + (reg & 0x0F));
522*4882a593Smuzhiyun MACEBANK(0);
523*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->bank_lock, flags);
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun } /* mace_write */
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
529*4882a593Smuzhiyun mace_init
530*4882a593Smuzhiyun Resets the MACE chip.
531*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_init(mace_private * lp,unsigned int ioaddr,char * enet_addr)532*4882a593Smuzhiyun static int mace_init(mace_private *lp, unsigned int ioaddr, char *enet_addr)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun int i;
535*4882a593Smuzhiyun int ct = 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* MACE Software reset */
538*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_BIUCC, 1);
539*4882a593Smuzhiyun while (mace_read(lp, ioaddr, MACE_BIUCC) & 0x01) {
540*4882a593Smuzhiyun /* Wait for reset bit to be cleared automatically after <= 200ns */;
541*4882a593Smuzhiyun if(++ct > 500)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun pr_err("reset failed, card removed?\n");
544*4882a593Smuzhiyun return -1;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun udelay(1);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_BIUCC, 0);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* The Am2150 requires that the MACE FIFOs operate in burst mode. */
551*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_FIFOCC, 0x0F);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mace_write(lp,ioaddr, MACE_RCVFC, 0); /* Disable Auto Strip Receive */
554*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_IMR, 0xFF); /* Disable all interrupts until _open */
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun * Bit 2-1 PORTSEL[1-0] Port Select.
558*4882a593Smuzhiyun * 00 AUI/10Base-2
559*4882a593Smuzhiyun * 01 10Base-T
560*4882a593Smuzhiyun * 10 DAI Port (reserved in Am2150)
561*4882a593Smuzhiyun * 11 GPSI
562*4882a593Smuzhiyun * For this card, only the first two are valid.
563*4882a593Smuzhiyun * So, PLSCC should be set to
564*4882a593Smuzhiyun * 0x00 for 10Base-2
565*4882a593Smuzhiyun * 0x02 for 10Base-T
566*4882a593Smuzhiyun * Or just set ASEL in PHYCC below!
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun switch (if_port) {
569*4882a593Smuzhiyun case 1:
570*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_PLSCC, 0x02);
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun case 2:
573*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_PLSCC, 0x00);
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun default:
576*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_PHYCC, /* ASEL */ 4);
577*4882a593Smuzhiyun /* ASEL Auto Select. When set, the PORTSEL[1-0] bits are overridden,
578*4882a593Smuzhiyun and the MACE device will automatically select the operating media
579*4882a593Smuzhiyun interface port. */
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_IAC, MACE_IAC_ADDRCHG | MACE_IAC_PHYADDR);
584*4882a593Smuzhiyun /* Poll ADDRCHG bit */
585*4882a593Smuzhiyun ct = 0;
586*4882a593Smuzhiyun while (mace_read(lp, ioaddr, MACE_IAC) & MACE_IAC_ADDRCHG)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun if(++ ct > 500)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun pr_err("ADDRCHG timeout, card removed?\n");
591*4882a593Smuzhiyun return -1;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun /* Set PADR register */
595*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
596*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_PADR, enet_addr[i]);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* MAC Configuration Control Register should be written last */
599*4882a593Smuzhiyun /* Let set_multicast_list set this. */
600*4882a593Smuzhiyun /* mace_write(lp, ioaddr, MACE_MACCC, MACE_MACCC_ENXMT | MACE_MACCC_ENRCV); */
601*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC, 0x00);
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun } /* mace_init */
604*4882a593Smuzhiyun
nmclan_config(struct pcmcia_device * link)605*4882a593Smuzhiyun static int nmclan_config(struct pcmcia_device *link)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct net_device *dev = link->priv;
608*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
609*4882a593Smuzhiyun u8 *buf;
610*4882a593Smuzhiyun size_t len;
611*4882a593Smuzhiyun int i, ret;
612*4882a593Smuzhiyun unsigned int ioaddr;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_config\n");
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun link->io_lines = 5;
617*4882a593Smuzhiyun ret = pcmcia_request_io(link);
618*4882a593Smuzhiyun if (ret)
619*4882a593Smuzhiyun goto failed;
620*4882a593Smuzhiyun ret = pcmcia_request_irq(link, mace_interrupt);
621*4882a593Smuzhiyun if (ret)
622*4882a593Smuzhiyun goto failed;
623*4882a593Smuzhiyun ret = pcmcia_enable_device(link);
624*4882a593Smuzhiyun if (ret)
625*4882a593Smuzhiyun goto failed;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun dev->irq = link->irq;
628*4882a593Smuzhiyun dev->base_addr = link->resource[0]->start;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ioaddr = dev->base_addr;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Read the ethernet address from the CIS. */
633*4882a593Smuzhiyun len = pcmcia_get_tuple(link, 0x80, &buf);
634*4882a593Smuzhiyun if (!buf || len < ETH_ALEN) {
635*4882a593Smuzhiyun kfree(buf);
636*4882a593Smuzhiyun goto failed;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun memcpy(dev->dev_addr, buf, ETH_ALEN);
639*4882a593Smuzhiyun kfree(buf);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Verify configuration by reading the MACE ID. */
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun char sig[2];
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun sig[0] = mace_read(lp, ioaddr, MACE_CHIPIDL);
646*4882a593Smuzhiyun sig[1] = mace_read(lp, ioaddr, MACE_CHIPIDH);
647*4882a593Smuzhiyun if ((sig[0] == 0x40) && ((sig[1] & 0x0F) == 0x09)) {
648*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_cs configured: mace id=%x %x\n",
649*4882a593Smuzhiyun sig[0], sig[1]);
650*4882a593Smuzhiyun } else {
651*4882a593Smuzhiyun pr_notice("mace id not found: %x %x should be 0x40 0x?9\n",
652*4882a593Smuzhiyun sig[0], sig[1]);
653*4882a593Smuzhiyun return -ENODEV;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if(mace_init(lp, ioaddr, dev->dev_addr) == -1)
658*4882a593Smuzhiyun goto failed;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* The if_port symbol can be set when the module is loaded */
661*4882a593Smuzhiyun if (if_port <= 2)
662*4882a593Smuzhiyun dev->if_port = if_port;
663*4882a593Smuzhiyun else
664*4882a593Smuzhiyun pr_notice("invalid if_port requested\n");
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &link->dev);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun i = register_netdev(dev);
669*4882a593Smuzhiyun if (i != 0) {
670*4882a593Smuzhiyun pr_notice("register_netdev() failed\n");
671*4882a593Smuzhiyun goto failed;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun netdev_info(dev, "nmclan: port %#3lx, irq %d, %s port, hw_addr %pM\n",
675*4882a593Smuzhiyun dev->base_addr, dev->irq, if_names[dev->if_port], dev->dev_addr);
676*4882a593Smuzhiyun return 0;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun failed:
679*4882a593Smuzhiyun nmclan_release(link);
680*4882a593Smuzhiyun return -ENODEV;
681*4882a593Smuzhiyun } /* nmclan_config */
682*4882a593Smuzhiyun
nmclan_release(struct pcmcia_device * link)683*4882a593Smuzhiyun static void nmclan_release(struct pcmcia_device *link)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_release\n");
686*4882a593Smuzhiyun pcmcia_disable_device(link);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
nmclan_suspend(struct pcmcia_device * link)689*4882a593Smuzhiyun static int nmclan_suspend(struct pcmcia_device *link)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct net_device *dev = link->priv;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (link->open)
694*4882a593Smuzhiyun netif_device_detach(dev);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun return 0;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
nmclan_resume(struct pcmcia_device * link)699*4882a593Smuzhiyun static int nmclan_resume(struct pcmcia_device *link)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct net_device *dev = link->priv;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (link->open) {
704*4882a593Smuzhiyun nmclan_reset(dev);
705*4882a593Smuzhiyun netif_device_attach(dev);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
713*4882a593Smuzhiyun nmclan_reset
714*4882a593Smuzhiyun Reset and restore all of the Xilinx and MACE registers.
715*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
nmclan_reset(struct net_device * dev)716*4882a593Smuzhiyun static void nmclan_reset(struct net_device *dev)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun #if RESET_XILINX
721*4882a593Smuzhiyun struct pcmcia_device *link = &lp->link;
722*4882a593Smuzhiyun u8 OrigCorValue;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Save original COR value */
725*4882a593Smuzhiyun pcmcia_read_config_byte(link, CISREG_COR, &OrigCorValue);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Reset Xilinx */
728*4882a593Smuzhiyun dev_dbg(&link->dev, "nmclan_reset: OrigCorValue=0x%x, resetting...\n",
729*4882a593Smuzhiyun OrigCorValue);
730*4882a593Smuzhiyun pcmcia_write_config_byte(link, CISREG_COR, COR_SOFT_RESET);
731*4882a593Smuzhiyun /* Need to wait for 20 ms for PCMCIA to finish reset. */
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Restore original COR configuration index */
734*4882a593Smuzhiyun pcmcia_write_config_byte(link, CISREG_COR,
735*4882a593Smuzhiyun (COR_LEVEL_REQ | (OrigCorValue & COR_CONFIG_MASK)));
736*4882a593Smuzhiyun /* Xilinx is now completely reset along with the MACE chip. */
737*4882a593Smuzhiyun lp->tx_free_frames=AM2150_MAX_TX_FRAMES;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun #endif /* #if RESET_XILINX */
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Xilinx is now completely reset along with the MACE chip. */
742*4882a593Smuzhiyun lp->tx_free_frames=AM2150_MAX_TX_FRAMES;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Reinitialize the MACE chip for operation. */
745*4882a593Smuzhiyun mace_init(lp, dev->base_addr, dev->dev_addr);
746*4882a593Smuzhiyun mace_write(lp, dev->base_addr, MACE_IMR, MACE_IMR_DEFAULT);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Restore the multicast list and enable TX and RX. */
749*4882a593Smuzhiyun restore_multicast_list(dev);
750*4882a593Smuzhiyun } /* nmclan_reset */
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
753*4882a593Smuzhiyun mace_config
754*4882a593Smuzhiyun [Someone tell me what this is supposed to do? Is if_port a defined
755*4882a593Smuzhiyun standard? If so, there should be defines to indicate 1=10Base-T,
756*4882a593Smuzhiyun 2=10Base-2, etc. including limited automatic detection.]
757*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_config(struct net_device * dev,struct ifmap * map)758*4882a593Smuzhiyun static int mace_config(struct net_device *dev, struct ifmap *map)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun if ((map->port != (u_char)(-1)) && (map->port != dev->if_port)) {
761*4882a593Smuzhiyun if (map->port <= 2) {
762*4882a593Smuzhiyun dev->if_port = map->port;
763*4882a593Smuzhiyun netdev_info(dev, "switched to %s port\n", if_names[dev->if_port]);
764*4882a593Smuzhiyun } else
765*4882a593Smuzhiyun return -EINVAL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun } /* mace_config */
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
771*4882a593Smuzhiyun mace_open
772*4882a593Smuzhiyun Open device driver.
773*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_open(struct net_device * dev)774*4882a593Smuzhiyun static int mace_open(struct net_device *dev)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
777*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
778*4882a593Smuzhiyun struct pcmcia_device *link = lp->p_dev;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (!pcmcia_dev_present(link))
781*4882a593Smuzhiyun return -ENODEV;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun link->open++;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun MACEBANK(0);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun netif_start_queue(dev);
788*4882a593Smuzhiyun nmclan_reset(dev);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return 0; /* Always succeed */
791*4882a593Smuzhiyun } /* mace_open */
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
794*4882a593Smuzhiyun mace_close
795*4882a593Smuzhiyun Closes device driver.
796*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_close(struct net_device * dev)797*4882a593Smuzhiyun static int mace_close(struct net_device *dev)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
800*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
801*4882a593Smuzhiyun struct pcmcia_device *link = lp->p_dev;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun dev_dbg(&link->dev, "%s: shutting down ethercard.\n", dev->name);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Mask off all interrupts from the MACE chip. */
806*4882a593Smuzhiyun outb(0xFF, ioaddr + AM2150_MACE_BASE + MACE_IMR);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun link->open--;
809*4882a593Smuzhiyun netif_stop_queue(dev);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return 0;
812*4882a593Smuzhiyun } /* mace_close */
813*4882a593Smuzhiyun
netdev_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)814*4882a593Smuzhiyun static void netdev_get_drvinfo(struct net_device *dev,
815*4882a593Smuzhiyun struct ethtool_drvinfo *info)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
818*4882a593Smuzhiyun snprintf(info->bus_info, sizeof(info->bus_info),
819*4882a593Smuzhiyun "PCMCIA 0x%lx", dev->base_addr);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const struct ethtool_ops netdev_ethtool_ops = {
823*4882a593Smuzhiyun .get_drvinfo = netdev_get_drvinfo,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
827*4882a593Smuzhiyun mace_start_xmit
828*4882a593Smuzhiyun This routine begins the packet transmit function. When completed,
829*4882a593Smuzhiyun it will generate a transmit interrupt.
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun According to /usr/src/linux/net/inet/dev.c, if _start_xmit
832*4882a593Smuzhiyun returns 0, the "packet is now solely the responsibility of the
833*4882a593Smuzhiyun driver." If _start_xmit returns non-zero, the "transmission
834*4882a593Smuzhiyun failed, put skb back into a list."
835*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
836*4882a593Smuzhiyun
mace_tx_timeout(struct net_device * dev,unsigned int txqueue)837*4882a593Smuzhiyun static void mace_tx_timeout(struct net_device *dev, unsigned int txqueue)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
840*4882a593Smuzhiyun struct pcmcia_device *link = lp->p_dev;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun netdev_notice(dev, "transmit timed out -- ");
843*4882a593Smuzhiyun #if RESET_ON_TIMEOUT
844*4882a593Smuzhiyun pr_cont("resetting card\n");
845*4882a593Smuzhiyun pcmcia_reset_card(link->socket);
846*4882a593Smuzhiyun #else /* #if RESET_ON_TIMEOUT */
847*4882a593Smuzhiyun pr_cont("NOT resetting card\n");
848*4882a593Smuzhiyun #endif /* #if RESET_ON_TIMEOUT */
849*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
850*4882a593Smuzhiyun netif_wake_queue(dev);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
mace_start_xmit(struct sk_buff * skb,struct net_device * dev)853*4882a593Smuzhiyun static netdev_tx_t mace_start_xmit(struct sk_buff *skb,
854*4882a593Smuzhiyun struct net_device *dev)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
857*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun netif_stop_queue(dev);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun pr_debug("%s: mace_start_xmit(length = %ld) called.\n",
862*4882a593Smuzhiyun dev->name, (long)skb->len);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun #if (!TX_INTERRUPTABLE)
865*4882a593Smuzhiyun /* Disable MACE TX interrupts. */
866*4882a593Smuzhiyun outb(MACE_IMR_DEFAULT | MACE_IR_XMTINT,
867*4882a593Smuzhiyun ioaddr + AM2150_MACE_BASE + MACE_IMR);
868*4882a593Smuzhiyun lp->tx_irq_disabled=1;
869*4882a593Smuzhiyun #endif /* #if (!TX_INTERRUPTABLE) */
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun /* This block must not be interrupted by another transmit request!
873*4882a593Smuzhiyun mace_tx_timeout will take care of timer-based retransmissions from
874*4882a593Smuzhiyun the upper layers. The interrupt handler is guaranteed never to
875*4882a593Smuzhiyun service a transmit interrupt while we are in here.
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun dev->stats.tx_bytes += skb->len;
879*4882a593Smuzhiyun lp->tx_free_frames--;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* WARNING: Write the _exact_ number of bytes written in the header! */
882*4882a593Smuzhiyun /* Put out the word header [must be an outw()] . . . */
883*4882a593Smuzhiyun outw(skb->len, ioaddr + AM2150_XMT);
884*4882a593Smuzhiyun /* . . . and the packet [may be any combination of outw() and outb()] */
885*4882a593Smuzhiyun outsw(ioaddr + AM2150_XMT, skb->data, skb->len >> 1);
886*4882a593Smuzhiyun if (skb->len & 1) {
887*4882a593Smuzhiyun /* Odd byte transfer */
888*4882a593Smuzhiyun outb(skb->data[skb->len-1], ioaddr + AM2150_XMT);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #if MULTI_TX
892*4882a593Smuzhiyun if (lp->tx_free_frames > 0)
893*4882a593Smuzhiyun netif_start_queue(dev);
894*4882a593Smuzhiyun #endif /* #if MULTI_TX */
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun #if (!TX_INTERRUPTABLE)
898*4882a593Smuzhiyun /* Re-enable MACE TX interrupts. */
899*4882a593Smuzhiyun lp->tx_irq_disabled=0;
900*4882a593Smuzhiyun outb(MACE_IMR_DEFAULT, ioaddr + AM2150_MACE_BASE + MACE_IMR);
901*4882a593Smuzhiyun #endif /* #if (!TX_INTERRUPTABLE) */
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun dev_kfree_skb(skb);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun return NETDEV_TX_OK;
906*4882a593Smuzhiyun } /* mace_start_xmit */
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
909*4882a593Smuzhiyun mace_interrupt
910*4882a593Smuzhiyun The interrupt handler.
911*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_interrupt(int irq,void * dev_id)912*4882a593Smuzhiyun static irqreturn_t mace_interrupt(int irq, void *dev_id)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) dev_id;
915*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
916*4882a593Smuzhiyun unsigned int ioaddr;
917*4882a593Smuzhiyun int status;
918*4882a593Smuzhiyun int IntrCnt = MACE_MAX_IR_ITERATIONS;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (dev == NULL) {
921*4882a593Smuzhiyun pr_debug("mace_interrupt(): irq 0x%X for unknown device.\n",
922*4882a593Smuzhiyun irq);
923*4882a593Smuzhiyun return IRQ_NONE;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun ioaddr = dev->base_addr;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (lp->tx_irq_disabled) {
929*4882a593Smuzhiyun const char *msg;
930*4882a593Smuzhiyun if (lp->tx_irq_disabled)
931*4882a593Smuzhiyun msg = "Interrupt with tx_irq_disabled";
932*4882a593Smuzhiyun else
933*4882a593Smuzhiyun msg = "Re-entering the interrupt handler";
934*4882a593Smuzhiyun netdev_notice(dev, "%s [isr=%02X, imr=%02X]\n",
935*4882a593Smuzhiyun msg,
936*4882a593Smuzhiyun inb(ioaddr + AM2150_MACE_BASE + MACE_IR),
937*4882a593Smuzhiyun inb(ioaddr + AM2150_MACE_BASE + MACE_IMR));
938*4882a593Smuzhiyun /* WARNING: MACE_IR has been read! */
939*4882a593Smuzhiyun return IRQ_NONE;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (!netif_device_present(dev)) {
943*4882a593Smuzhiyun netdev_dbg(dev, "interrupt from dead card\n");
944*4882a593Smuzhiyun return IRQ_NONE;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun do {
948*4882a593Smuzhiyun /* WARNING: MACE_IR is a READ/CLEAR port! */
949*4882a593Smuzhiyun status = inb(ioaddr + AM2150_MACE_BASE + MACE_IR);
950*4882a593Smuzhiyun if (!(status & ~MACE_IMR_DEFAULT) && IntrCnt == MACE_MAX_IR_ITERATIONS)
951*4882a593Smuzhiyun return IRQ_NONE;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun pr_debug("mace_interrupt: irq 0x%X status 0x%X.\n", irq, status);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (status & MACE_IR_RCVINT) {
956*4882a593Smuzhiyun mace_rx(dev, MACE_MAX_RX_ITERATIONS);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (status & MACE_IR_XMTINT) {
960*4882a593Smuzhiyun unsigned char fifofc;
961*4882a593Smuzhiyun unsigned char xmtrc;
962*4882a593Smuzhiyun unsigned char xmtfs;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun fifofc = inb(ioaddr + AM2150_MACE_BASE + MACE_FIFOFC);
965*4882a593Smuzhiyun if ((fifofc & MACE_FIFOFC_XMTFC)==0) {
966*4882a593Smuzhiyun dev->stats.tx_errors++;
967*4882a593Smuzhiyun outb(0xFF, ioaddr + AM2150_XMT_SKIP);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Transmit Retry Count (XMTRC, reg 4) */
971*4882a593Smuzhiyun xmtrc = inb(ioaddr + AM2150_MACE_BASE + MACE_XMTRC);
972*4882a593Smuzhiyun if (xmtrc & MACE_XMTRC_EXDEF) lp->mace_stats.exdef++;
973*4882a593Smuzhiyun lp->mace_stats.xmtrc += (xmtrc & MACE_XMTRC_XMTRC);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (
976*4882a593Smuzhiyun (xmtfs = inb(ioaddr + AM2150_MACE_BASE + MACE_XMTFS)) &
977*4882a593Smuzhiyun MACE_XMTFS_XMTSV /* Transmit Status Valid */
978*4882a593Smuzhiyun ) {
979*4882a593Smuzhiyun lp->mace_stats.xmtsv++;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (xmtfs & ~MACE_XMTFS_XMTSV) {
982*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_UFLO) {
983*4882a593Smuzhiyun /* Underflow. Indicates that the Transmit FIFO emptied before
984*4882a593Smuzhiyun the end of frame was reached. */
985*4882a593Smuzhiyun lp->mace_stats.uflo++;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_LCOL) {
988*4882a593Smuzhiyun /* Late Collision */
989*4882a593Smuzhiyun lp->mace_stats.lcol++;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_MORE) {
992*4882a593Smuzhiyun /* MORE than one retry was needed */
993*4882a593Smuzhiyun lp->mace_stats.more++;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_ONE) {
996*4882a593Smuzhiyun /* Exactly ONE retry occurred */
997*4882a593Smuzhiyun lp->mace_stats.one++;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_DEFER) {
1000*4882a593Smuzhiyun /* Transmission was defered */
1001*4882a593Smuzhiyun lp->mace_stats.defer++;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_LCAR) {
1004*4882a593Smuzhiyun /* Loss of carrier */
1005*4882a593Smuzhiyun lp->mace_stats.lcar++;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun if (xmtfs & MACE_XMTFS_RTRY) {
1008*4882a593Smuzhiyun /* Retry error: transmit aborted after 16 attempts */
1009*4882a593Smuzhiyun lp->mace_stats.rtry++;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun } /* if (xmtfs & ~MACE_XMTFS_XMTSV) */
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun } /* if (xmtfs & MACE_XMTFS_XMTSV) */
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun dev->stats.tx_packets++;
1016*4882a593Smuzhiyun lp->tx_free_frames++;
1017*4882a593Smuzhiyun netif_wake_queue(dev);
1018*4882a593Smuzhiyun } /* if (status & MACE_IR_XMTINT) */
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (status & ~MACE_IMR_DEFAULT & ~MACE_IR_RCVINT & ~MACE_IR_XMTINT) {
1021*4882a593Smuzhiyun if (status & MACE_IR_JAB) {
1022*4882a593Smuzhiyun /* Jabber Error. Excessive transmit duration (20-150ms). */
1023*4882a593Smuzhiyun lp->mace_stats.jab++;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun if (status & MACE_IR_BABL) {
1026*4882a593Smuzhiyun /* Babble Error. >1518 bytes transmitted. */
1027*4882a593Smuzhiyun lp->mace_stats.babl++;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun if (status & MACE_IR_CERR) {
1030*4882a593Smuzhiyun /* Collision Error. CERR indicates the absence of the
1031*4882a593Smuzhiyun Signal Quality Error Test message after a packet
1032*4882a593Smuzhiyun transmission. */
1033*4882a593Smuzhiyun lp->mace_stats.cerr++;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun if (status & MACE_IR_RCVCCO) {
1036*4882a593Smuzhiyun /* Receive Collision Count Overflow; */
1037*4882a593Smuzhiyun lp->mace_stats.rcvcco++;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun if (status & MACE_IR_RNTPCO) {
1040*4882a593Smuzhiyun /* Runt Packet Count Overflow */
1041*4882a593Smuzhiyun lp->mace_stats.rntpco++;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun if (status & MACE_IR_MPCO) {
1044*4882a593Smuzhiyun /* Missed Packet Count Overflow */
1045*4882a593Smuzhiyun lp->mace_stats.mpco++;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun } /* if (status & ~MACE_IMR_DEFAULT & ~MACE_IR_RCVINT & ~MACE_IR_XMTINT) */
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun } while ((status & ~MACE_IMR_DEFAULT) && (--IntrCnt));
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun return IRQ_HANDLED;
1052*4882a593Smuzhiyun } /* mace_interrupt */
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1055*4882a593Smuzhiyun mace_rx
1056*4882a593Smuzhiyun Receives packets.
1057*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_rx(struct net_device * dev,unsigned char RxCnt)1058*4882a593Smuzhiyun static int mace_rx(struct net_device *dev, unsigned char RxCnt)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1061*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
1062*4882a593Smuzhiyun unsigned char rx_framecnt;
1063*4882a593Smuzhiyun unsigned short rx_status;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun while (
1066*4882a593Smuzhiyun ((rx_framecnt = inb(ioaddr + AM2150_RCV_FRAME_COUNT)) > 0) &&
1067*4882a593Smuzhiyun (rx_framecnt <= 12) && /* rx_framecnt==0xFF if card is extracted. */
1068*4882a593Smuzhiyun (RxCnt--)
1069*4882a593Smuzhiyun ) {
1070*4882a593Smuzhiyun rx_status = inw(ioaddr + AM2150_RCV);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun pr_debug("%s: in mace_rx(), framecnt 0x%X, rx_status"
1073*4882a593Smuzhiyun " 0x%X.\n", dev->name, rx_framecnt, rx_status);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (rx_status & MACE_RCVFS_RCVSTS) { /* Error, update stats. */
1076*4882a593Smuzhiyun dev->stats.rx_errors++;
1077*4882a593Smuzhiyun if (rx_status & MACE_RCVFS_OFLO) {
1078*4882a593Smuzhiyun lp->mace_stats.oflo++;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun if (rx_status & MACE_RCVFS_CLSN) {
1081*4882a593Smuzhiyun lp->mace_stats.clsn++;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun if (rx_status & MACE_RCVFS_FRAM) {
1084*4882a593Smuzhiyun lp->mace_stats.fram++;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun if (rx_status & MACE_RCVFS_FCS) {
1087*4882a593Smuzhiyun lp->mace_stats.fcs++;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun } else {
1090*4882a593Smuzhiyun short pkt_len = (rx_status & ~MACE_RCVFS_RCVSTS) - 4;
1091*4882a593Smuzhiyun /* Auto Strip is off, always subtract 4 */
1092*4882a593Smuzhiyun struct sk_buff *skb;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun lp->mace_stats.rfs_rntpc += inb(ioaddr + AM2150_RCV);
1095*4882a593Smuzhiyun /* runt packet count */
1096*4882a593Smuzhiyun lp->mace_stats.rfs_rcvcc += inb(ioaddr + AM2150_RCV);
1097*4882a593Smuzhiyun /* rcv collision count */
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun pr_debug(" receiving packet size 0x%X rx_status"
1100*4882a593Smuzhiyun " 0x%X.\n", pkt_len, rx_status);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, pkt_len + 2);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (skb != NULL) {
1105*4882a593Smuzhiyun skb_reserve(skb, 2);
1106*4882a593Smuzhiyun insw(ioaddr + AM2150_RCV, skb_put(skb, pkt_len), pkt_len>>1);
1107*4882a593Smuzhiyun if (pkt_len & 1)
1108*4882a593Smuzhiyun *(skb_tail_pointer(skb) - 1) = inb(ioaddr + AM2150_RCV);
1109*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun netif_rx(skb); /* Send the packet to the upper (protocol) layers. */
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun dev->stats.rx_packets++;
1114*4882a593Smuzhiyun dev->stats.rx_bytes += pkt_len;
1115*4882a593Smuzhiyun outb(0xFF, ioaddr + AM2150_RCV_NEXT); /* skip to next frame */
1116*4882a593Smuzhiyun continue;
1117*4882a593Smuzhiyun } else {
1118*4882a593Smuzhiyun pr_debug("%s: couldn't allocate a sk_buff of size"
1119*4882a593Smuzhiyun " %d.\n", dev->name, pkt_len);
1120*4882a593Smuzhiyun dev->stats.rx_dropped++;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun outb(0xFF, ioaddr + AM2150_RCV_NEXT); /* skip to next frame */
1124*4882a593Smuzhiyun } /* while */
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun } /* mace_rx */
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1130*4882a593Smuzhiyun pr_linux_stats
1131*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
pr_linux_stats(struct net_device_stats * pstats)1132*4882a593Smuzhiyun static void pr_linux_stats(struct net_device_stats *pstats)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun pr_debug("pr_linux_stats\n");
1135*4882a593Smuzhiyun pr_debug(" rx_packets=%-7ld tx_packets=%ld\n",
1136*4882a593Smuzhiyun (long)pstats->rx_packets, (long)pstats->tx_packets);
1137*4882a593Smuzhiyun pr_debug(" rx_errors=%-7ld tx_errors=%ld\n",
1138*4882a593Smuzhiyun (long)pstats->rx_errors, (long)pstats->tx_errors);
1139*4882a593Smuzhiyun pr_debug(" rx_dropped=%-7ld tx_dropped=%ld\n",
1140*4882a593Smuzhiyun (long)pstats->rx_dropped, (long)pstats->tx_dropped);
1141*4882a593Smuzhiyun pr_debug(" multicast=%-7ld collisions=%ld\n",
1142*4882a593Smuzhiyun (long)pstats->multicast, (long)pstats->collisions);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun pr_debug(" rx_length_errors=%-7ld rx_over_errors=%ld\n",
1145*4882a593Smuzhiyun (long)pstats->rx_length_errors, (long)pstats->rx_over_errors);
1146*4882a593Smuzhiyun pr_debug(" rx_crc_errors=%-7ld rx_frame_errors=%ld\n",
1147*4882a593Smuzhiyun (long)pstats->rx_crc_errors, (long)pstats->rx_frame_errors);
1148*4882a593Smuzhiyun pr_debug(" rx_fifo_errors=%-7ld rx_missed_errors=%ld\n",
1149*4882a593Smuzhiyun (long)pstats->rx_fifo_errors, (long)pstats->rx_missed_errors);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun pr_debug(" tx_aborted_errors=%-7ld tx_carrier_errors=%ld\n",
1152*4882a593Smuzhiyun (long)pstats->tx_aborted_errors, (long)pstats->tx_carrier_errors);
1153*4882a593Smuzhiyun pr_debug(" tx_fifo_errors=%-7ld tx_heartbeat_errors=%ld\n",
1154*4882a593Smuzhiyun (long)pstats->tx_fifo_errors, (long)pstats->tx_heartbeat_errors);
1155*4882a593Smuzhiyun pr_debug(" tx_window_errors=%ld\n",
1156*4882a593Smuzhiyun (long)pstats->tx_window_errors);
1157*4882a593Smuzhiyun } /* pr_linux_stats */
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1160*4882a593Smuzhiyun pr_mace_stats
1161*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
pr_mace_stats(mace_statistics * pstats)1162*4882a593Smuzhiyun static void pr_mace_stats(mace_statistics *pstats)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun pr_debug("pr_mace_stats\n");
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun pr_debug(" xmtsv=%-7d uflo=%d\n",
1167*4882a593Smuzhiyun pstats->xmtsv, pstats->uflo);
1168*4882a593Smuzhiyun pr_debug(" lcol=%-7d more=%d\n",
1169*4882a593Smuzhiyun pstats->lcol, pstats->more);
1170*4882a593Smuzhiyun pr_debug(" one=%-7d defer=%d\n",
1171*4882a593Smuzhiyun pstats->one, pstats->defer);
1172*4882a593Smuzhiyun pr_debug(" lcar=%-7d rtry=%d\n",
1173*4882a593Smuzhiyun pstats->lcar, pstats->rtry);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* MACE_XMTRC */
1176*4882a593Smuzhiyun pr_debug(" exdef=%-7d xmtrc=%d\n",
1177*4882a593Smuzhiyun pstats->exdef, pstats->xmtrc);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* RFS1--Receive Status (RCVSTS) */
1180*4882a593Smuzhiyun pr_debug(" oflo=%-7d clsn=%d\n",
1181*4882a593Smuzhiyun pstats->oflo, pstats->clsn);
1182*4882a593Smuzhiyun pr_debug(" fram=%-7d fcs=%d\n",
1183*4882a593Smuzhiyun pstats->fram, pstats->fcs);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* RFS2--Runt Packet Count (RNTPC) */
1186*4882a593Smuzhiyun /* RFS3--Receive Collision Count (RCVCC) */
1187*4882a593Smuzhiyun pr_debug(" rfs_rntpc=%-7d rfs_rcvcc=%d\n",
1188*4882a593Smuzhiyun pstats->rfs_rntpc, pstats->rfs_rcvcc);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* MACE_IR */
1191*4882a593Smuzhiyun pr_debug(" jab=%-7d babl=%d\n",
1192*4882a593Smuzhiyun pstats->jab, pstats->babl);
1193*4882a593Smuzhiyun pr_debug(" cerr=%-7d rcvcco=%d\n",
1194*4882a593Smuzhiyun pstats->cerr, pstats->rcvcco);
1195*4882a593Smuzhiyun pr_debug(" rntpco=%-7d mpco=%d\n",
1196*4882a593Smuzhiyun pstats->rntpco, pstats->mpco);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* MACE_MPC */
1199*4882a593Smuzhiyun pr_debug(" mpc=%d\n", pstats->mpc);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* MACE_RNTPC */
1202*4882a593Smuzhiyun pr_debug(" rntpc=%d\n", pstats->rntpc);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* MACE_RCVCC */
1205*4882a593Smuzhiyun pr_debug(" rcvcc=%d\n", pstats->rcvcc);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun } /* pr_mace_stats */
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1210*4882a593Smuzhiyun update_stats
1211*4882a593Smuzhiyun Update statistics. We change to register window 1, so this
1212*4882a593Smuzhiyun should be run single-threaded if the device is active. This is
1213*4882a593Smuzhiyun expected to be a rare operation, and it's simpler for the rest
1214*4882a593Smuzhiyun of the driver to assume that window 0 is always valid rather
1215*4882a593Smuzhiyun than use a special window-state variable.
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun oflo & uflo should _never_ occur since it would mean the Xilinx
1218*4882a593Smuzhiyun was not able to transfer data between the MACE FIFO and the
1219*4882a593Smuzhiyun card's SRAM fast enough. If this happens, something is
1220*4882a593Smuzhiyun seriously wrong with the hardware.
1221*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
update_stats(unsigned int ioaddr,struct net_device * dev)1222*4882a593Smuzhiyun static void update_stats(unsigned int ioaddr, struct net_device *dev)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun lp->mace_stats.rcvcc += mace_read(lp, ioaddr, MACE_RCVCC);
1227*4882a593Smuzhiyun lp->mace_stats.rntpc += mace_read(lp, ioaddr, MACE_RNTPC);
1228*4882a593Smuzhiyun lp->mace_stats.mpc += mace_read(lp, ioaddr, MACE_MPC);
1229*4882a593Smuzhiyun /* At this point, mace_stats is fully updated for this call.
1230*4882a593Smuzhiyun We may now update the netdev stats. */
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* The MACE has no equivalent for netdev stats field which are commented
1233*4882a593Smuzhiyun out. */
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* dev->stats.multicast; */
1236*4882a593Smuzhiyun dev->stats.collisions =
1237*4882a593Smuzhiyun lp->mace_stats.rcvcco * 256 + lp->mace_stats.rcvcc;
1238*4882a593Smuzhiyun /* Collision: The MACE may retry sending a packet 15 times
1239*4882a593Smuzhiyun before giving up. The retry count is in XMTRC.
1240*4882a593Smuzhiyun Does each retry constitute a collision?
1241*4882a593Smuzhiyun If so, why doesn't the RCVCC record these collisions? */
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /* detailed rx_errors: */
1244*4882a593Smuzhiyun dev->stats.rx_length_errors =
1245*4882a593Smuzhiyun lp->mace_stats.rntpco * 256 + lp->mace_stats.rntpc;
1246*4882a593Smuzhiyun /* dev->stats.rx_over_errors */
1247*4882a593Smuzhiyun dev->stats.rx_crc_errors = lp->mace_stats.fcs;
1248*4882a593Smuzhiyun dev->stats.rx_frame_errors = lp->mace_stats.fram;
1249*4882a593Smuzhiyun dev->stats.rx_fifo_errors = lp->mace_stats.oflo;
1250*4882a593Smuzhiyun dev->stats.rx_missed_errors =
1251*4882a593Smuzhiyun lp->mace_stats.mpco * 256 + lp->mace_stats.mpc;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* detailed tx_errors */
1254*4882a593Smuzhiyun dev->stats.tx_aborted_errors = lp->mace_stats.rtry;
1255*4882a593Smuzhiyun dev->stats.tx_carrier_errors = lp->mace_stats.lcar;
1256*4882a593Smuzhiyun /* LCAR usually results from bad cabling. */
1257*4882a593Smuzhiyun dev->stats.tx_fifo_errors = lp->mace_stats.uflo;
1258*4882a593Smuzhiyun dev->stats.tx_heartbeat_errors = lp->mace_stats.cerr;
1259*4882a593Smuzhiyun /* dev->stats.tx_window_errors; */
1260*4882a593Smuzhiyun } /* update_stats */
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1263*4882a593Smuzhiyun mace_get_stats
1264*4882a593Smuzhiyun Gathers ethernet statistics from the MACE chip.
1265*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
mace_get_stats(struct net_device * dev)1266*4882a593Smuzhiyun static struct net_device_stats *mace_get_stats(struct net_device *dev)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun update_stats(dev->base_addr, dev);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun pr_debug("%s: updating the statistics.\n", dev->name);
1273*4882a593Smuzhiyun pr_linux_stats(&dev->stats);
1274*4882a593Smuzhiyun pr_mace_stats(&lp->mace_stats);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun return &dev->stats;
1277*4882a593Smuzhiyun } /* net_device_stats */
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1280*4882a593Smuzhiyun updateCRC
1281*4882a593Smuzhiyun Modified from Am79C90 data sheet.
1282*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun #ifdef BROKEN_MULTICAST
1285*4882a593Smuzhiyun
updateCRC(int * CRC,int bit)1286*4882a593Smuzhiyun static void updateCRC(int *CRC, int bit)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun static const int poly[]={
1289*4882a593Smuzhiyun 1,1,1,0, 1,1,0,1,
1290*4882a593Smuzhiyun 1,0,1,1, 1,0,0,0,
1291*4882a593Smuzhiyun 1,0,0,0, 0,0,1,1,
1292*4882a593Smuzhiyun 0,0,1,0, 0,0,0,0
1293*4882a593Smuzhiyun }; /* CRC polynomial. poly[n] = coefficient of the x**n term of the
1294*4882a593Smuzhiyun CRC generator polynomial. */
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun int j;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* shift CRC and control bit (CRC[32]) */
1299*4882a593Smuzhiyun for (j = 32; j > 0; j--)
1300*4882a593Smuzhiyun CRC[j] = CRC[j-1];
1301*4882a593Smuzhiyun CRC[0] = 0;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* If bit XOR(control bit) = 1, set CRC = CRC XOR polynomial. */
1304*4882a593Smuzhiyun if (bit ^ CRC[32])
1305*4882a593Smuzhiyun for (j = 0; j < 32; j++)
1306*4882a593Smuzhiyun CRC[j] ^= poly[j];
1307*4882a593Smuzhiyun } /* updateCRC */
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1310*4882a593Smuzhiyun BuildLAF
1311*4882a593Smuzhiyun Build logical address filter.
1312*4882a593Smuzhiyun Modified from Am79C90 data sheet.
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun Input
1315*4882a593Smuzhiyun ladrf: logical address filter (contents initialized to 0)
1316*4882a593Smuzhiyun adr: ethernet address
1317*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
BuildLAF(int * ladrf,int * adr)1318*4882a593Smuzhiyun static void BuildLAF(int *ladrf, int *adr)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun int CRC[33]={1}; /* CRC register, 1 word/bit + extra control bit */
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun int i, byte; /* temporary array indices */
1323*4882a593Smuzhiyun int hashcode; /* the output object */
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun CRC[32]=0;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun for (byte = 0; byte < 6; byte++)
1328*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1329*4882a593Smuzhiyun updateCRC(CRC, (adr[byte] >> i) & 1);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun hashcode = 0;
1332*4882a593Smuzhiyun for (i = 0; i < 6; i++)
1333*4882a593Smuzhiyun hashcode = (hashcode << 1) + CRC[i];
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun byte = hashcode >> 3;
1336*4882a593Smuzhiyun ladrf[byte] |= (1 << (hashcode & 7));
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun #ifdef PCMCIA_DEBUG
1339*4882a593Smuzhiyun if (0)
1340*4882a593Smuzhiyun printk(KERN_DEBUG " adr =%pM\n", adr);
1341*4882a593Smuzhiyun printk(KERN_DEBUG " hashcode = %d(decimal), ladrf[0:63] =", hashcode);
1342*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1343*4882a593Smuzhiyun pr_cont(" %02X", ladrf[i]);
1344*4882a593Smuzhiyun pr_cont("\n");
1345*4882a593Smuzhiyun #endif
1346*4882a593Smuzhiyun } /* BuildLAF */
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1349*4882a593Smuzhiyun restore_multicast_list
1350*4882a593Smuzhiyun Restores the multicast filter for MACE chip to the last
1351*4882a593Smuzhiyun set_multicast_list() call.
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun Input
1354*4882a593Smuzhiyun multicast_num_addrs
1355*4882a593Smuzhiyun multicast_ladrf[]
1356*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
restore_multicast_list(struct net_device * dev)1357*4882a593Smuzhiyun static void restore_multicast_list(struct net_device *dev)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1360*4882a593Smuzhiyun int num_addrs = lp->multicast_num_addrs;
1361*4882a593Smuzhiyun int *ladrf = lp->multicast_ladrf;
1362*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
1363*4882a593Smuzhiyun int i;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun pr_debug("%s: restoring Rx mode to %d addresses.\n",
1366*4882a593Smuzhiyun dev->name, num_addrs);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (num_addrs > 0) {
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun pr_debug("Attempt to restore multicast list detected.\n");
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_IAC, MACE_IAC_ADDRCHG | MACE_IAC_LOGADDR);
1373*4882a593Smuzhiyun /* Poll ADDRCHG bit */
1374*4882a593Smuzhiyun while (mace_read(lp, ioaddr, MACE_IAC) & MACE_IAC_ADDRCHG)
1375*4882a593Smuzhiyun ;
1376*4882a593Smuzhiyun /* Set LADRF register */
1377*4882a593Smuzhiyun for (i = 0; i < MACE_LADRF_LEN; i++)
1378*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_LADRF, ladrf[i]);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_UTR, MACE_UTR_RCVFCSE | MACE_UTR_LOOP_EXTERNAL);
1381*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC, MACE_MACCC_ENXMT | MACE_MACCC_ENRCV);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun } else if (num_addrs < 0) {
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* Promiscuous mode: receive all packets */
1386*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_UTR, MACE_UTR_LOOP_EXTERNAL);
1387*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC,
1388*4882a593Smuzhiyun MACE_MACCC_PROM | MACE_MACCC_ENXMT | MACE_MACCC_ENRCV
1389*4882a593Smuzhiyun );
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun } else {
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* Normal mode */
1394*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_UTR, MACE_UTR_LOOP_EXTERNAL);
1395*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC, MACE_MACCC_ENXMT | MACE_MACCC_ENRCV);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun } /* restore_multicast_list */
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
1401*4882a593Smuzhiyun set_multicast_list
1402*4882a593Smuzhiyun Set or clear the multicast filter for this adaptor.
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun Input
1405*4882a593Smuzhiyun num_addrs == -1 Promiscuous mode, receive all packets
1406*4882a593Smuzhiyun num_addrs == 0 Normal mode, clear multicast list
1407*4882a593Smuzhiyun num_addrs > 0 Multicast mode, receive normal and MC packets, and do
1408*4882a593Smuzhiyun best-effort filtering.
1409*4882a593Smuzhiyun Output
1410*4882a593Smuzhiyun multicast_num_addrs
1411*4882a593Smuzhiyun multicast_ladrf[]
1412*4882a593Smuzhiyun ---------------------------------------------------------------------------- */
1413*4882a593Smuzhiyun
set_multicast_list(struct net_device * dev)1414*4882a593Smuzhiyun static void set_multicast_list(struct net_device *dev)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1417*4882a593Smuzhiyun int adr[ETH_ALEN] = {0}; /* Ethernet address */
1418*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun #ifdef PCMCIA_DEBUG
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun static int old;
1423*4882a593Smuzhiyun if (netdev_mc_count(dev) != old) {
1424*4882a593Smuzhiyun old = netdev_mc_count(dev);
1425*4882a593Smuzhiyun pr_debug("%s: setting Rx mode to %d addresses.\n",
1426*4882a593Smuzhiyun dev->name, old);
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun #endif
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* Set multicast_num_addrs. */
1432*4882a593Smuzhiyun lp->multicast_num_addrs = netdev_mc_count(dev);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /* Set multicast_ladrf. */
1435*4882a593Smuzhiyun if (num_addrs > 0) {
1436*4882a593Smuzhiyun /* Calculate multicast logical address filter */
1437*4882a593Smuzhiyun memset(lp->multicast_ladrf, 0, MACE_LADRF_LEN);
1438*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1439*4882a593Smuzhiyun memcpy(adr, ha->addr, ETH_ALEN);
1440*4882a593Smuzhiyun BuildLAF(lp->multicast_ladrf, adr);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun restore_multicast_list(dev);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun } /* set_multicast_list */
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun #endif /* BROKEN_MULTICAST */
1449*4882a593Smuzhiyun
restore_multicast_list(struct net_device * dev)1450*4882a593Smuzhiyun static void restore_multicast_list(struct net_device *dev)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun unsigned int ioaddr = dev->base_addr;
1453*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun pr_debug("%s: restoring Rx mode to %d addresses.\n", dev->name,
1456*4882a593Smuzhiyun lp->multicast_num_addrs);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
1459*4882a593Smuzhiyun /* Promiscuous mode: receive all packets */
1460*4882a593Smuzhiyun mace_write(lp,ioaddr, MACE_UTR, MACE_UTR_LOOP_EXTERNAL);
1461*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC,
1462*4882a593Smuzhiyun MACE_MACCC_PROM | MACE_MACCC_ENXMT | MACE_MACCC_ENRCV
1463*4882a593Smuzhiyun );
1464*4882a593Smuzhiyun } else {
1465*4882a593Smuzhiyun /* Normal mode */
1466*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_UTR, MACE_UTR_LOOP_EXTERNAL);
1467*4882a593Smuzhiyun mace_write(lp, ioaddr, MACE_MACCC, MACE_MACCC_ENXMT | MACE_MACCC_ENRCV);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun } /* restore_multicast_list */
1470*4882a593Smuzhiyun
set_multicast_list(struct net_device * dev)1471*4882a593Smuzhiyun static void set_multicast_list(struct net_device *dev)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun mace_private *lp = netdev_priv(dev);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun #ifdef PCMCIA_DEBUG
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun static int old;
1478*4882a593Smuzhiyun if (netdev_mc_count(dev) != old) {
1479*4882a593Smuzhiyun old = netdev_mc_count(dev);
1480*4882a593Smuzhiyun pr_debug("%s: setting Rx mode to %d addresses.\n",
1481*4882a593Smuzhiyun dev->name, old);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun #endif
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun lp->multicast_num_addrs = netdev_mc_count(dev);
1487*4882a593Smuzhiyun restore_multicast_list(dev);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun } /* set_multicast_list */
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun static const struct pcmcia_device_id nmclan_ids[] = {
1492*4882a593Smuzhiyun PCMCIA_DEVICE_PROD_ID12("New Media Corporation", "Ethernet", 0x085a850b, 0x00b2e941),
1493*4882a593Smuzhiyun PCMCIA_DEVICE_PROD_ID12("Portable Add-ons", "Ethernet+", 0xebf1d60, 0xad673aaf),
1494*4882a593Smuzhiyun PCMCIA_DEVICE_NULL,
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pcmcia, nmclan_ids);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static struct pcmcia_driver nmclan_cs_driver = {
1499*4882a593Smuzhiyun .owner = THIS_MODULE,
1500*4882a593Smuzhiyun .name = "nmclan_cs",
1501*4882a593Smuzhiyun .probe = nmclan_probe,
1502*4882a593Smuzhiyun .remove = nmclan_detach,
1503*4882a593Smuzhiyun .id_table = nmclan_ids,
1504*4882a593Smuzhiyun .suspend = nmclan_suspend,
1505*4882a593Smuzhiyun .resume = nmclan_resume,
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun module_pcmcia_driver(nmclan_cs_driver);
1508