1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Amiga Linux/m68k Ariadne Ethernet Driver 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * © Copyright 1995 by Geert Uytterhoeven (geert@linux-m68k.org) 5*4882a593Smuzhiyun * Peter De Schrijver 6*4882a593Smuzhiyun * (Peter.DeSchrijver@linux.cc.kuleuven.ac.be) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * ---------------------------------------------------------------------------------- 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is based on 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * lance.c: An AMD LANCE ethernet driver for linux. 13*4882a593Smuzhiyun * Written 1993-94 by Donald Becker. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * Am79C960: PCnet(tm)-ISA Single-Chip Ethernet Controller 16*4882a593Smuzhiyun * Advanced Micro Devices 17*4882a593Smuzhiyun * Publication #16907, Rev. B, Amendment/0, May 1994 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * MC68230: Parallel Interface/Timer (PI/T) 20*4882a593Smuzhiyun * Motorola Semiconductors, December, 1983 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * ---------------------------------------------------------------------------------- 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public 25*4882a593Smuzhiyun * License. See the file COPYING in the main directory of the Linux 26*4882a593Smuzhiyun * distribution for more details. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * ---------------------------------------------------------------------------------- 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The Ariadne is a Zorro-II board made by Village Tronic. It contains: 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * - an Am79C960 PCnet-ISA Single-Chip Ethernet Controller with both 33*4882a593Smuzhiyun * 10BASE-2 (thin coax) and 10BASE-T (UTP) connectors 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * - an MC68230 Parallel Interface/Timer configured as 2 parallel ports 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* 40*4882a593Smuzhiyun * Am79C960 PCnet-ISA 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun struct Am79C960 { 44*4882a593Smuzhiyun volatile u_short AddressPROM[8]; 45*4882a593Smuzhiyun /* IEEE Address PROM (Unused in the Ariadne) */ 46*4882a593Smuzhiyun volatile u_short RDP; /* Register Data Port */ 47*4882a593Smuzhiyun volatile u_short RAP; /* Register Address Port */ 48*4882a593Smuzhiyun volatile u_short Reset; /* Reset Chip on Read Access */ 49*4882a593Smuzhiyun volatile u_short IDP; /* ISACSR Data Port */ 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* 54*4882a593Smuzhiyun * Am79C960 Control and Status Registers 55*4882a593Smuzhiyun * 56*4882a593Smuzhiyun * These values are already swap()ed!! 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun * Only registers marked with a `-' are intended for network software 59*4882a593Smuzhiyun * access 60*4882a593Smuzhiyun */ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define CSR0 0x0000 /* - PCnet-ISA Controller Status */ 63*4882a593Smuzhiyun #define CSR1 0x0100 /* - IADR[15:0] */ 64*4882a593Smuzhiyun #define CSR2 0x0200 /* - IADR[23:16] */ 65*4882a593Smuzhiyun #define CSR3 0x0300 /* - Interrupt Masks and Deferral Control */ 66*4882a593Smuzhiyun #define CSR4 0x0400 /* - Test and Features Control */ 67*4882a593Smuzhiyun #define CSR6 0x0600 /* RCV/XMT Descriptor Table Length */ 68*4882a593Smuzhiyun #define CSR8 0x0800 /* - Logical Address Filter, LADRF[15:0] */ 69*4882a593Smuzhiyun #define CSR9 0x0900 /* - Logical Address Filter, LADRF[31:16] */ 70*4882a593Smuzhiyun #define CSR10 0x0a00 /* - Logical Address Filter, LADRF[47:32] */ 71*4882a593Smuzhiyun #define CSR11 0x0b00 /* - Logical Address Filter, LADRF[63:48] */ 72*4882a593Smuzhiyun #define CSR12 0x0c00 /* - Physical Address Register, PADR[15:0] */ 73*4882a593Smuzhiyun #define CSR13 0x0d00 /* - Physical Address Register, PADR[31:16] */ 74*4882a593Smuzhiyun #define CSR14 0x0e00 /* - Physical Address Register, PADR[47:32] */ 75*4882a593Smuzhiyun #define CSR15 0x0f00 /* - Mode Register */ 76*4882a593Smuzhiyun #define CSR16 0x1000 /* Initialization Block Address Lower */ 77*4882a593Smuzhiyun #define CSR17 0x1100 /* Initialization Block Address Upper */ 78*4882a593Smuzhiyun #define CSR18 0x1200 /* Current Receive Buffer Address */ 79*4882a593Smuzhiyun #define CSR19 0x1300 /* Current Receive Buffer Address */ 80*4882a593Smuzhiyun #define CSR20 0x1400 /* Current Transmit Buffer Address */ 81*4882a593Smuzhiyun #define CSR21 0x1500 /* Current Transmit Buffer Address */ 82*4882a593Smuzhiyun #define CSR22 0x1600 /* Next Receive Buffer Address */ 83*4882a593Smuzhiyun #define CSR23 0x1700 /* Next Receive Buffer Address */ 84*4882a593Smuzhiyun #define CSR24 0x1800 /* - Base Address of Receive Ring */ 85*4882a593Smuzhiyun #define CSR25 0x1900 /* - Base Address of Receive Ring */ 86*4882a593Smuzhiyun #define CSR26 0x1a00 /* Next Receive Descriptor Address */ 87*4882a593Smuzhiyun #define CSR27 0x1b00 /* Next Receive Descriptor Address */ 88*4882a593Smuzhiyun #define CSR28 0x1c00 /* Current Receive Descriptor Address */ 89*4882a593Smuzhiyun #define CSR29 0x1d00 /* Current Receive Descriptor Address */ 90*4882a593Smuzhiyun #define CSR30 0x1e00 /* - Base Address of Transmit Ring */ 91*4882a593Smuzhiyun #define CSR31 0x1f00 /* - Base Address of transmit Ring */ 92*4882a593Smuzhiyun #define CSR32 0x2000 /* Next Transmit Descriptor Address */ 93*4882a593Smuzhiyun #define CSR33 0x2100 /* Next Transmit Descriptor Address */ 94*4882a593Smuzhiyun #define CSR34 0x2200 /* Current Transmit Descriptor Address */ 95*4882a593Smuzhiyun #define CSR35 0x2300 /* Current Transmit Descriptor Address */ 96*4882a593Smuzhiyun #define CSR36 0x2400 /* Next Next Receive Descriptor Address */ 97*4882a593Smuzhiyun #define CSR37 0x2500 /* Next Next Receive Descriptor Address */ 98*4882a593Smuzhiyun #define CSR38 0x2600 /* Next Next Transmit Descriptor Address */ 99*4882a593Smuzhiyun #define CSR39 0x2700 /* Next Next Transmit Descriptor Address */ 100*4882a593Smuzhiyun #define CSR40 0x2800 /* Current Receive Status and Byte Count */ 101*4882a593Smuzhiyun #define CSR41 0x2900 /* Current Receive Status and Byte Count */ 102*4882a593Smuzhiyun #define CSR42 0x2a00 /* Current Transmit Status and Byte Count */ 103*4882a593Smuzhiyun #define CSR43 0x2b00 /* Current Transmit Status and Byte Count */ 104*4882a593Smuzhiyun #define CSR44 0x2c00 /* Next Receive Status and Byte Count */ 105*4882a593Smuzhiyun #define CSR45 0x2d00 /* Next Receive Status and Byte Count */ 106*4882a593Smuzhiyun #define CSR46 0x2e00 /* Poll Time Counter */ 107*4882a593Smuzhiyun #define CSR47 0x2f00 /* Polling Interval */ 108*4882a593Smuzhiyun #define CSR48 0x3000 /* Temporary Storage */ 109*4882a593Smuzhiyun #define CSR49 0x3100 /* Temporary Storage */ 110*4882a593Smuzhiyun #define CSR50 0x3200 /* Temporary Storage */ 111*4882a593Smuzhiyun #define CSR51 0x3300 /* Temporary Storage */ 112*4882a593Smuzhiyun #define CSR52 0x3400 /* Temporary Storage */ 113*4882a593Smuzhiyun #define CSR53 0x3500 /* Temporary Storage */ 114*4882a593Smuzhiyun #define CSR54 0x3600 /* Temporary Storage */ 115*4882a593Smuzhiyun #define CSR55 0x3700 /* Temporary Storage */ 116*4882a593Smuzhiyun #define CSR56 0x3800 /* Temporary Storage */ 117*4882a593Smuzhiyun #define CSR57 0x3900 /* Temporary Storage */ 118*4882a593Smuzhiyun #define CSR58 0x3a00 /* Temporary Storage */ 119*4882a593Smuzhiyun #define CSR59 0x3b00 /* Temporary Storage */ 120*4882a593Smuzhiyun #define CSR60 0x3c00 /* Previous Transmit Descriptor Address */ 121*4882a593Smuzhiyun #define CSR61 0x3d00 /* Previous Transmit Descriptor Address */ 122*4882a593Smuzhiyun #define CSR62 0x3e00 /* Previous Transmit Status and Byte Count */ 123*4882a593Smuzhiyun #define CSR63 0x3f00 /* Previous Transmit Status and Byte Count */ 124*4882a593Smuzhiyun #define CSR64 0x4000 /* Next Transmit Buffer Address */ 125*4882a593Smuzhiyun #define CSR65 0x4100 /* Next Transmit Buffer Address */ 126*4882a593Smuzhiyun #define CSR66 0x4200 /* Next Transmit Status and Byte Count */ 127*4882a593Smuzhiyun #define CSR67 0x4300 /* Next Transmit Status and Byte Count */ 128*4882a593Smuzhiyun #define CSR68 0x4400 /* Transmit Status Temporary Storage */ 129*4882a593Smuzhiyun #define CSR69 0x4500 /* Transmit Status Temporary Storage */ 130*4882a593Smuzhiyun #define CSR70 0x4600 /* Temporary Storage */ 131*4882a593Smuzhiyun #define CSR71 0x4700 /* Temporary Storage */ 132*4882a593Smuzhiyun #define CSR72 0x4800 /* Receive Ring Counter */ 133*4882a593Smuzhiyun #define CSR74 0x4a00 /* Transmit Ring Counter */ 134*4882a593Smuzhiyun #define CSR76 0x4c00 /* - Receive Ring Length */ 135*4882a593Smuzhiyun #define CSR78 0x4e00 /* - Transmit Ring Length */ 136*4882a593Smuzhiyun #define CSR80 0x5000 /* - Burst and FIFO Threshold Control */ 137*4882a593Smuzhiyun #define CSR82 0x5200 /* - Bus Activity Timer */ 138*4882a593Smuzhiyun #define CSR84 0x5400 /* DMA Address */ 139*4882a593Smuzhiyun #define CSR85 0x5500 /* DMA Address */ 140*4882a593Smuzhiyun #define CSR86 0x5600 /* Buffer Byte Counter */ 141*4882a593Smuzhiyun #define CSR88 0x5800 /* - Chip ID */ 142*4882a593Smuzhiyun #define CSR89 0x5900 /* - Chip ID */ 143*4882a593Smuzhiyun #define CSR92 0x5c00 /* Ring Length Conversion */ 144*4882a593Smuzhiyun #define CSR94 0x5e00 /* Transmit Time Domain Reflectometry Count */ 145*4882a593Smuzhiyun #define CSR96 0x6000 /* Bus Interface Scratch Register 0 */ 146*4882a593Smuzhiyun #define CSR97 0x6100 /* Bus Interface Scratch Register 0 */ 147*4882a593Smuzhiyun #define CSR98 0x6200 /* Bus Interface Scratch Register 1 */ 148*4882a593Smuzhiyun #define CSR99 0x6300 /* Bus Interface Scratch Register 1 */ 149*4882a593Smuzhiyun #define CSR104 0x6800 /* SWAP */ 150*4882a593Smuzhiyun #define CSR105 0x6900 /* SWAP */ 151*4882a593Smuzhiyun #define CSR108 0x6c00 /* Buffer Management Scratch */ 152*4882a593Smuzhiyun #define CSR109 0x6d00 /* Buffer Management Scratch */ 153*4882a593Smuzhiyun #define CSR112 0x7000 /* - Missed Frame Count */ 154*4882a593Smuzhiyun #define CSR114 0x7200 /* - Receive Collision Count */ 155*4882a593Smuzhiyun #define CSR124 0x7c00 /* - Buffer Management Unit Test */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* 159*4882a593Smuzhiyun * Am79C960 ISA Control and Status Registers 160*4882a593Smuzhiyun * 161*4882a593Smuzhiyun * These values are already swap()ed!! 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define ISACSR0 0x0000 /* Master Mode Read Active */ 165*4882a593Smuzhiyun #define ISACSR1 0x0100 /* Master Mode Write Active */ 166*4882a593Smuzhiyun #define ISACSR2 0x0200 /* Miscellaneous Configuration */ 167*4882a593Smuzhiyun #define ISACSR4 0x0400 /* LED0 Status (Link Integrity) */ 168*4882a593Smuzhiyun #define ISACSR5 0x0500 /* LED1 Status */ 169*4882a593Smuzhiyun #define ISACSR6 0x0600 /* LED2 Status */ 170*4882a593Smuzhiyun #define ISACSR7 0x0700 /* LED3 Status */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun * Bit definitions for CSR0 (PCnet-ISA Controller Status) 175*4882a593Smuzhiyun * 176*4882a593Smuzhiyun * These values are already swap()ed!! 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define ERR 0x0080 /* Error */ 180*4882a593Smuzhiyun #define BABL 0x0040 /* Babble: Transmitted too many bits */ 181*4882a593Smuzhiyun #define CERR 0x0020 /* No Heartbeat (10BASE-T) */ 182*4882a593Smuzhiyun #define MISS 0x0010 /* Missed Frame */ 183*4882a593Smuzhiyun #define MERR 0x0008 /* Memory Error */ 184*4882a593Smuzhiyun #define RINT 0x0004 /* Receive Interrupt */ 185*4882a593Smuzhiyun #define TINT 0x0002 /* Transmit Interrupt */ 186*4882a593Smuzhiyun #define IDON 0x0001 /* Initialization Done */ 187*4882a593Smuzhiyun #define INTR 0x8000 /* Interrupt Flag */ 188*4882a593Smuzhiyun #define INEA 0x4000 /* Interrupt Enable */ 189*4882a593Smuzhiyun #define RXON 0x2000 /* Receive On */ 190*4882a593Smuzhiyun #define TXON 0x1000 /* Transmit On */ 191*4882a593Smuzhiyun #define TDMD 0x0800 /* Transmit Demand */ 192*4882a593Smuzhiyun #define STOP 0x0400 /* Stop */ 193*4882a593Smuzhiyun #define STRT 0x0200 /* Start */ 194*4882a593Smuzhiyun #define INIT 0x0100 /* Initialize */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* 198*4882a593Smuzhiyun * Bit definitions for CSR3 (Interrupt Masks and Deferral Control) 199*4882a593Smuzhiyun * 200*4882a593Smuzhiyun * These values are already swap()ed!! 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define BABLM 0x0040 /* Babble Mask */ 204*4882a593Smuzhiyun #define MISSM 0x0010 /* Missed Frame Mask */ 205*4882a593Smuzhiyun #define MERRM 0x0008 /* Memory Error Mask */ 206*4882a593Smuzhiyun #define RINTM 0x0004 /* Receive Interrupt Mask */ 207*4882a593Smuzhiyun #define TINTM 0x0002 /* Transmit Interrupt Mask */ 208*4882a593Smuzhiyun #define IDONM 0x0001 /* Initialization Done Mask */ 209*4882a593Smuzhiyun #define DXMT2PD 0x1000 /* Disable Transmit Two Part Deferral */ 210*4882a593Smuzhiyun #define EMBA 0x0800 /* Enable Modified Back-off Algorithm */ 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* 214*4882a593Smuzhiyun * Bit definitions for CSR4 (Test and Features Control) 215*4882a593Smuzhiyun * 216*4882a593Smuzhiyun * These values are already swap()ed!! 217*4882a593Smuzhiyun */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define ENTST 0x0080 /* Enable Test Mode */ 220*4882a593Smuzhiyun #define DMAPLUS 0x0040 /* Disable Burst Transaction Counter */ 221*4882a593Smuzhiyun #define TIMER 0x0020 /* Timer Enable Register */ 222*4882a593Smuzhiyun #define DPOLL 0x0010 /* Disable Transmit Polling */ 223*4882a593Smuzhiyun #define APAD_XMT 0x0008 /* Auto Pad Transmit */ 224*4882a593Smuzhiyun #define ASTRP_RCV 0x0004 /* Auto Pad Stripping */ 225*4882a593Smuzhiyun #define MFCO 0x0002 /* Missed Frame Counter Overflow Interrupt */ 226*4882a593Smuzhiyun #define MFCOM 0x0001 /* Missed Frame Counter Overflow Mask */ 227*4882a593Smuzhiyun #define RCVCCO 0x2000 /* Receive Collision Counter Overflow Interrupt */ 228*4882a593Smuzhiyun #define RCVCCOM 0x1000 /* Receive Collision Counter Overflow Mask */ 229*4882a593Smuzhiyun #define TXSTRT 0x0800 /* Transmit Start Status */ 230*4882a593Smuzhiyun #define TXSTRTM 0x0400 /* Transmit Start Mask */ 231*4882a593Smuzhiyun #define JAB 0x0200 /* Jabber Error */ 232*4882a593Smuzhiyun #define JABM 0x0100 /* Jabber Error Mask */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* 236*4882a593Smuzhiyun * Bit definitions for CSR15 (Mode Register) 237*4882a593Smuzhiyun * 238*4882a593Smuzhiyun * These values are already swap()ed!! 239*4882a593Smuzhiyun */ 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define PROM 0x0080 /* Promiscuous Mode */ 242*4882a593Smuzhiyun #define DRCVBC 0x0040 /* Disable Receive Broadcast */ 243*4882a593Smuzhiyun #define DRCVPA 0x0020 /* Disable Receive Physical Address */ 244*4882a593Smuzhiyun #define DLNKTST 0x0010 /* Disable Link Status */ 245*4882a593Smuzhiyun #define DAPC 0x0008 /* Disable Automatic Polarity Correction */ 246*4882a593Smuzhiyun #define MENDECL 0x0004 /* MENDEC Loopback Mode */ 247*4882a593Smuzhiyun #define LRTTSEL 0x0002 /* Low Receive Threshold/Transmit Mode Select */ 248*4882a593Smuzhiyun #define PORTSEL1 0x0001 /* Port Select Bits */ 249*4882a593Smuzhiyun #define PORTSEL2 0x8000 /* Port Select Bits */ 250*4882a593Smuzhiyun #define INTL 0x4000 /* Internal Loopback */ 251*4882a593Smuzhiyun #define DRTY 0x2000 /* Disable Retry */ 252*4882a593Smuzhiyun #define FCOLL 0x1000 /* Force Collision */ 253*4882a593Smuzhiyun #define DXMTFCS 0x0800 /* Disable Transmit CRC */ 254*4882a593Smuzhiyun #define LOOP 0x0400 /* Loopback Enable */ 255*4882a593Smuzhiyun #define DTX 0x0200 /* Disable Transmitter */ 256*4882a593Smuzhiyun #define DRX 0x0100 /* Disable Receiver */ 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* 260*4882a593Smuzhiyun * Bit definitions for ISACSR2 (Miscellaneous Configuration) 261*4882a593Smuzhiyun * 262*4882a593Smuzhiyun * These values are already swap()ed!! 263*4882a593Smuzhiyun */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define ASEL 0x0200 /* Media Interface Port Auto Select */ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * Bit definitions for ISACSR5-7 (LED1-3 Status) 270*4882a593Smuzhiyun * 271*4882a593Smuzhiyun * These values are already swap()ed!! 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define LEDOUT 0x0080 /* Current LED Status */ 275*4882a593Smuzhiyun #define PSE 0x8000 /* Pulse Stretcher Enable */ 276*4882a593Smuzhiyun #define XMTE 0x1000 /* Enable Transmit Status Signal */ 277*4882a593Smuzhiyun #define RVPOLE 0x0800 /* Enable Receive Polarity Signal */ 278*4882a593Smuzhiyun #define RCVE 0x0400 /* Enable Receive Status Signal */ 279*4882a593Smuzhiyun #define JABE 0x0200 /* Enable Jabber Signal */ 280*4882a593Smuzhiyun #define COLE 0x0100 /* Enable Collision Signal */ 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* 284*4882a593Smuzhiyun * Receive Descriptor Ring Entry 285*4882a593Smuzhiyun */ 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun struct RDRE { 288*4882a593Smuzhiyun volatile u_short RMD0; /* LADR[15:0] */ 289*4882a593Smuzhiyun volatile u_short RMD1; /* HADR[23:16] | Receive Flags */ 290*4882a593Smuzhiyun volatile u_short RMD2; /* Buffer Byte Count (two's complement) */ 291*4882a593Smuzhiyun volatile u_short RMD3; /* Message Byte Count */ 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* 296*4882a593Smuzhiyun * Transmit Descriptor Ring Entry 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun struct TDRE { 300*4882a593Smuzhiyun volatile u_short TMD0; /* LADR[15:0] */ 301*4882a593Smuzhiyun volatile u_short TMD1; /* HADR[23:16] | Transmit Flags */ 302*4882a593Smuzhiyun volatile u_short TMD2; /* Buffer Byte Count (two's complement) */ 303*4882a593Smuzhiyun volatile u_short TMD3; /* Error Flags */ 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* 308*4882a593Smuzhiyun * Receive Flags 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define RF_OWN 0x0080 /* PCnet-ISA controller owns the descriptor */ 312*4882a593Smuzhiyun #define RF_ERR 0x0040 /* Error */ 313*4882a593Smuzhiyun #define RF_FRAM 0x0020 /* Framing Error */ 314*4882a593Smuzhiyun #define RF_OFLO 0x0010 /* Overflow Error */ 315*4882a593Smuzhiyun #define RF_CRC 0x0008 /* CRC Error */ 316*4882a593Smuzhiyun #define RF_BUFF 0x0004 /* Buffer Error */ 317*4882a593Smuzhiyun #define RF_STP 0x0002 /* Start of Packet */ 318*4882a593Smuzhiyun #define RF_ENP 0x0001 /* End of Packet */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* 322*4882a593Smuzhiyun * Transmit Flags 323*4882a593Smuzhiyun */ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define TF_OWN 0x0080 /* PCnet-ISA controller owns the descriptor */ 326*4882a593Smuzhiyun #define TF_ERR 0x0040 /* Error */ 327*4882a593Smuzhiyun #define TF_ADD_FCS 0x0020 /* Controls FCS Generation */ 328*4882a593Smuzhiyun #define TF_MORE 0x0010 /* More than one retry needed */ 329*4882a593Smuzhiyun #define TF_ONE 0x0008 /* One retry needed */ 330*4882a593Smuzhiyun #define TF_DEF 0x0004 /* Deferred */ 331*4882a593Smuzhiyun #define TF_STP 0x0002 /* Start of Packet */ 332*4882a593Smuzhiyun #define TF_ENP 0x0001 /* End of Packet */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* 336*4882a593Smuzhiyun * Error Flags 337*4882a593Smuzhiyun */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #define EF_BUFF 0x0080 /* Buffer Error */ 340*4882a593Smuzhiyun #define EF_UFLO 0x0040 /* Underflow Error */ 341*4882a593Smuzhiyun #define EF_LCOL 0x0010 /* Late Collision */ 342*4882a593Smuzhiyun #define EF_LCAR 0x0008 /* Loss of Carrier */ 343*4882a593Smuzhiyun #define EF_RTRY 0x0004 /* Retry Error */ 344*4882a593Smuzhiyun #define EF_TDR 0xff03 /* Time Domain Reflectometry */ 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun /* 349*4882a593Smuzhiyun * MC68230 Parallel Interface/Timer 350*4882a593Smuzhiyun */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun struct MC68230 { 353*4882a593Smuzhiyun volatile u_char PGCR; /* Port General Control Register */ 354*4882a593Smuzhiyun u_char Pad1[1]; 355*4882a593Smuzhiyun volatile u_char PSRR; /* Port Service Request Register */ 356*4882a593Smuzhiyun u_char Pad2[1]; 357*4882a593Smuzhiyun volatile u_char PADDR; /* Port A Data Direction Register */ 358*4882a593Smuzhiyun u_char Pad3[1]; 359*4882a593Smuzhiyun volatile u_char PBDDR; /* Port B Data Direction Register */ 360*4882a593Smuzhiyun u_char Pad4[1]; 361*4882a593Smuzhiyun volatile u_char PCDDR; /* Port C Data Direction Register */ 362*4882a593Smuzhiyun u_char Pad5[1]; 363*4882a593Smuzhiyun volatile u_char PIVR; /* Port Interrupt Vector Register */ 364*4882a593Smuzhiyun u_char Pad6[1]; 365*4882a593Smuzhiyun volatile u_char PACR; /* Port A Control Register */ 366*4882a593Smuzhiyun u_char Pad7[1]; 367*4882a593Smuzhiyun volatile u_char PBCR; /* Port B Control Register */ 368*4882a593Smuzhiyun u_char Pad8[1]; 369*4882a593Smuzhiyun volatile u_char PADR; /* Port A Data Register */ 370*4882a593Smuzhiyun u_char Pad9[1]; 371*4882a593Smuzhiyun volatile u_char PBDR; /* Port B Data Register */ 372*4882a593Smuzhiyun u_char Pad10[1]; 373*4882a593Smuzhiyun volatile u_char PAAR; /* Port A Alternate Register */ 374*4882a593Smuzhiyun u_char Pad11[1]; 375*4882a593Smuzhiyun volatile u_char PBAR; /* Port B Alternate Register */ 376*4882a593Smuzhiyun u_char Pad12[1]; 377*4882a593Smuzhiyun volatile u_char PCDR; /* Port C Data Register */ 378*4882a593Smuzhiyun u_char Pad13[1]; 379*4882a593Smuzhiyun volatile u_char PSR; /* Port Status Register */ 380*4882a593Smuzhiyun u_char Pad14[5]; 381*4882a593Smuzhiyun volatile u_char TCR; /* Timer Control Register */ 382*4882a593Smuzhiyun u_char Pad15[1]; 383*4882a593Smuzhiyun volatile u_char TIVR; /* Timer Interrupt Vector Register */ 384*4882a593Smuzhiyun u_char Pad16[3]; 385*4882a593Smuzhiyun volatile u_char CPRH; /* Counter Preload Register (High) */ 386*4882a593Smuzhiyun u_char Pad17[1]; 387*4882a593Smuzhiyun volatile u_char CPRM; /* Counter Preload Register (Mid) */ 388*4882a593Smuzhiyun u_char Pad18[1]; 389*4882a593Smuzhiyun volatile u_char CPRL; /* Counter Preload Register (Low) */ 390*4882a593Smuzhiyun u_char Pad19[3]; 391*4882a593Smuzhiyun volatile u_char CNTRH; /* Count Register (High) */ 392*4882a593Smuzhiyun u_char Pad20[1]; 393*4882a593Smuzhiyun volatile u_char CNTRM; /* Count Register (Mid) */ 394*4882a593Smuzhiyun u_char Pad21[1]; 395*4882a593Smuzhiyun volatile u_char CNTRL; /* Count Register (Low) */ 396*4882a593Smuzhiyun u_char Pad22[1]; 397*4882a593Smuzhiyun volatile u_char TSR; /* Timer Status Register */ 398*4882a593Smuzhiyun u_char Pad23[11]; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun /* 403*4882a593Smuzhiyun * Ariadne Expansion Board Structure 404*4882a593Smuzhiyun */ 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define ARIADNE_LANCE 0x360 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define ARIADNE_PIT 0x1000 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define ARIADNE_BOOTPROM 0x4000 /* I guess it's here :-) */ 411*4882a593Smuzhiyun #define ARIADNE_BOOTPROM_SIZE 0x4000 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun #define ARIADNE_RAM 0x8000 /* Always access WORDs!! */ 414*4882a593Smuzhiyun #define ARIADNE_RAM_SIZE 0x8000 415*4882a593Smuzhiyun 416