1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Altera Triple-Speed Ethernet MAC driver
3*4882a593Smuzhiyun * Copyright (C) 2008-2014 Altera Corporation. All rights reserved
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Contributors:
6*4882a593Smuzhiyun * Dalon Westergreen
7*4882a593Smuzhiyun * Thomas Chou
8*4882a593Smuzhiyun * Ian Abbott
9*4882a593Smuzhiyun * Yuriy Kozlov
10*4882a593Smuzhiyun * Tobias Klauser
11*4882a593Smuzhiyun * Andriy Smolskyy
12*4882a593Smuzhiyun * Roman Bulgakov
13*4882a593Smuzhiyun * Dmytro Mytarchuk
14*4882a593Smuzhiyun * Matthew Gerlach
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Original driver contributed by SLS.
17*4882a593Smuzhiyun * Major updates contributed by GlobalLogic
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/atomic.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/etherdevice.h>
23*4882a593Smuzhiyun #include <linux/if_vlan.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/mii.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/of_mdio.h>
33*4882a593Smuzhiyun #include <linux/of_net.h>
34*4882a593Smuzhiyun #include <linux/of_platform.h>
35*4882a593Smuzhiyun #include <linux/phy.h>
36*4882a593Smuzhiyun #include <linux/platform_device.h>
37*4882a593Smuzhiyun #include <linux/skbuff.h>
38*4882a593Smuzhiyun #include <asm/cacheflush.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "altera_utils.h"
41*4882a593Smuzhiyun #include "altera_tse.h"
42*4882a593Smuzhiyun #include "altera_sgdma.h"
43*4882a593Smuzhiyun #include "altera_msgdma.h"
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static atomic_t instance_count = ATOMIC_INIT(~0);
46*4882a593Smuzhiyun /* Module parameters */
47*4882a593Smuzhiyun static int debug = -1;
48*4882a593Smuzhiyun module_param(debug, int, 0644);
49*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
52*4882a593Smuzhiyun NETIF_MSG_LINK | NETIF_MSG_IFUP |
53*4882a593Smuzhiyun NETIF_MSG_IFDOWN);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define RX_DESCRIPTORS 64
56*4882a593Smuzhiyun static int dma_rx_num = RX_DESCRIPTORS;
57*4882a593Smuzhiyun module_param(dma_rx_num, int, 0644);
58*4882a593Smuzhiyun MODULE_PARM_DESC(dma_rx_num, "Number of descriptors in the RX list");
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define TX_DESCRIPTORS 64
61*4882a593Smuzhiyun static int dma_tx_num = TX_DESCRIPTORS;
62*4882a593Smuzhiyun module_param(dma_tx_num, int, 0644);
63*4882a593Smuzhiyun MODULE_PARM_DESC(dma_tx_num, "Number of descriptors in the TX list");
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define POLL_PHY (-1)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Make sure DMA buffer size is larger than the max frame size
69*4882a593Smuzhiyun * plus some alignment offset and a VLAN header. If the max frame size is
70*4882a593Smuzhiyun * 1518, a VLAN header would be additional 4 bytes and additional
71*4882a593Smuzhiyun * headroom for alignment is 2 bytes, 2048 is just fine.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun #define ALTERA_RXDMABUFFER_SIZE 2048
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Allow network stack to resume queueing packets after we've
76*4882a593Smuzhiyun * finished transmitting at least 1/4 of the packets in the queue.
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun #define TSE_TX_THRESH(x) (x->tx_ring_size / 4)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define TXQUEUESTOP_THRESHHOLD 2
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct of_device_id altera_tse_ids[];
83*4882a593Smuzhiyun
tse_tx_avail(struct altera_tse_private * priv)84*4882a593Smuzhiyun static inline u32 tse_tx_avail(struct altera_tse_private *priv)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return priv->tx_cons + priv->tx_ring_size - priv->tx_prod - 1;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* PCS Register read/write functions
90*4882a593Smuzhiyun */
sgmii_pcs_read(struct altera_tse_private * priv,int regnum)91*4882a593Smuzhiyun static u16 sgmii_pcs_read(struct altera_tse_private *priv, int regnum)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return csrrd32(priv->mac_dev,
94*4882a593Smuzhiyun tse_csroffs(mdio_phy0) + regnum * 4) & 0xffff;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
sgmii_pcs_write(struct altera_tse_private * priv,int regnum,u16 value)97*4882a593Smuzhiyun static void sgmii_pcs_write(struct altera_tse_private *priv, int regnum,
98*4882a593Smuzhiyun u16 value)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun csrwr32(value, priv->mac_dev, tse_csroffs(mdio_phy0) + regnum * 4);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Check PCS scratch memory */
sgmii_pcs_scratch_test(struct altera_tse_private * priv,u16 value)104*4882a593Smuzhiyun static int sgmii_pcs_scratch_test(struct altera_tse_private *priv, u16 value)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun sgmii_pcs_write(priv, SGMII_PCS_SCRATCH, value);
107*4882a593Smuzhiyun return (sgmii_pcs_read(priv, SGMII_PCS_SCRATCH) == value);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* MDIO specific functions
111*4882a593Smuzhiyun */
altera_tse_mdio_read(struct mii_bus * bus,int mii_id,int regnum)112*4882a593Smuzhiyun static int altera_tse_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct net_device *ndev = bus->priv;
115*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(ndev);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* set MDIO address */
118*4882a593Smuzhiyun csrwr32((mii_id & 0x1f), priv->mac_dev,
119*4882a593Smuzhiyun tse_csroffs(mdio_phy1_addr));
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* get the data */
122*4882a593Smuzhiyun return csrrd32(priv->mac_dev,
123*4882a593Smuzhiyun tse_csroffs(mdio_phy1) + regnum * 4) & 0xffff;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
altera_tse_mdio_write(struct mii_bus * bus,int mii_id,int regnum,u16 value)126*4882a593Smuzhiyun static int altera_tse_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
127*4882a593Smuzhiyun u16 value)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct net_device *ndev = bus->priv;
130*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(ndev);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* set MDIO address */
133*4882a593Smuzhiyun csrwr32((mii_id & 0x1f), priv->mac_dev,
134*4882a593Smuzhiyun tse_csroffs(mdio_phy1_addr));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* write the data */
137*4882a593Smuzhiyun csrwr32(value, priv->mac_dev, tse_csroffs(mdio_phy1) + regnum * 4);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
altera_tse_mdio_create(struct net_device * dev,unsigned int id)141*4882a593Smuzhiyun static int altera_tse_mdio_create(struct net_device *dev, unsigned int id)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
144*4882a593Smuzhiyun int ret;
145*4882a593Smuzhiyun struct device_node *mdio_node = NULL;
146*4882a593Smuzhiyun struct mii_bus *mdio = NULL;
147*4882a593Smuzhiyun struct device_node *child_node = NULL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun for_each_child_of_node(priv->device->of_node, child_node) {
150*4882a593Smuzhiyun if (of_device_is_compatible(child_node, "altr,tse-mdio")) {
151*4882a593Smuzhiyun mdio_node = child_node;
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (mdio_node) {
157*4882a593Smuzhiyun netdev_dbg(dev, "FOUND MDIO subnode\n");
158*4882a593Smuzhiyun } else {
159*4882a593Smuzhiyun netdev_dbg(dev, "NO MDIO subnode\n");
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun mdio = mdiobus_alloc();
164*4882a593Smuzhiyun if (mdio == NULL) {
165*4882a593Smuzhiyun netdev_err(dev, "Error allocating MDIO bus\n");
166*4882a593Smuzhiyun ret = -ENOMEM;
167*4882a593Smuzhiyun goto put_node;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun mdio->name = ALTERA_TSE_RESOURCE_NAME;
171*4882a593Smuzhiyun mdio->read = &altera_tse_mdio_read;
172*4882a593Smuzhiyun mdio->write = &altera_tse_mdio_write;
173*4882a593Smuzhiyun snprintf(mdio->id, MII_BUS_ID_SIZE, "%s-%u", mdio->name, id);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mdio->priv = dev;
176*4882a593Smuzhiyun mdio->parent = priv->device;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun ret = of_mdiobus_register(mdio, mdio_node);
179*4882a593Smuzhiyun if (ret != 0) {
180*4882a593Smuzhiyun netdev_err(dev, "Cannot register MDIO bus %s\n",
181*4882a593Smuzhiyun mdio->id);
182*4882a593Smuzhiyun goto out_free_mdio;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun of_node_put(mdio_node);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (netif_msg_drv(priv))
187*4882a593Smuzhiyun netdev_info(dev, "MDIO bus %s: created\n", mdio->id);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun priv->mdio = mdio;
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun out_free_mdio:
192*4882a593Smuzhiyun mdiobus_free(mdio);
193*4882a593Smuzhiyun mdio = NULL;
194*4882a593Smuzhiyun put_node:
195*4882a593Smuzhiyun of_node_put(mdio_node);
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
altera_tse_mdio_destroy(struct net_device * dev)199*4882a593Smuzhiyun static void altera_tse_mdio_destroy(struct net_device *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (priv->mdio == NULL)
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (netif_msg_drv(priv))
207*4882a593Smuzhiyun netdev_info(dev, "MDIO bus %s: removed\n",
208*4882a593Smuzhiyun priv->mdio->id);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun mdiobus_unregister(priv->mdio);
211*4882a593Smuzhiyun mdiobus_free(priv->mdio);
212*4882a593Smuzhiyun priv->mdio = NULL;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
tse_init_rx_buffer(struct altera_tse_private * priv,struct tse_buffer * rxbuffer,int len)215*4882a593Smuzhiyun static int tse_init_rx_buffer(struct altera_tse_private *priv,
216*4882a593Smuzhiyun struct tse_buffer *rxbuffer, int len)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun rxbuffer->skb = netdev_alloc_skb_ip_align(priv->dev, len);
219*4882a593Smuzhiyun if (!rxbuffer->skb)
220*4882a593Smuzhiyun return -ENOMEM;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun rxbuffer->dma_addr = dma_map_single(priv->device, rxbuffer->skb->data,
223*4882a593Smuzhiyun len,
224*4882a593Smuzhiyun DMA_FROM_DEVICE);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (dma_mapping_error(priv->device, rxbuffer->dma_addr)) {
227*4882a593Smuzhiyun netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
228*4882a593Smuzhiyun dev_kfree_skb_any(rxbuffer->skb);
229*4882a593Smuzhiyun return -EINVAL;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun rxbuffer->dma_addr &= (dma_addr_t)~3;
232*4882a593Smuzhiyun rxbuffer->len = len;
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
tse_free_rx_buffer(struct altera_tse_private * priv,struct tse_buffer * rxbuffer)236*4882a593Smuzhiyun static void tse_free_rx_buffer(struct altera_tse_private *priv,
237*4882a593Smuzhiyun struct tse_buffer *rxbuffer)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct sk_buff *skb = rxbuffer->skb;
240*4882a593Smuzhiyun dma_addr_t dma_addr = rxbuffer->dma_addr;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (skb != NULL) {
243*4882a593Smuzhiyun if (dma_addr)
244*4882a593Smuzhiyun dma_unmap_single(priv->device, dma_addr,
245*4882a593Smuzhiyun rxbuffer->len,
246*4882a593Smuzhiyun DMA_FROM_DEVICE);
247*4882a593Smuzhiyun dev_kfree_skb_any(skb);
248*4882a593Smuzhiyun rxbuffer->skb = NULL;
249*4882a593Smuzhiyun rxbuffer->dma_addr = 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Unmap and free Tx buffer resources
254*4882a593Smuzhiyun */
tse_free_tx_buffer(struct altera_tse_private * priv,struct tse_buffer * buffer)255*4882a593Smuzhiyun static void tse_free_tx_buffer(struct altera_tse_private *priv,
256*4882a593Smuzhiyun struct tse_buffer *buffer)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun if (buffer->dma_addr) {
259*4882a593Smuzhiyun if (buffer->mapped_as_page)
260*4882a593Smuzhiyun dma_unmap_page(priv->device, buffer->dma_addr,
261*4882a593Smuzhiyun buffer->len, DMA_TO_DEVICE);
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun dma_unmap_single(priv->device, buffer->dma_addr,
264*4882a593Smuzhiyun buffer->len, DMA_TO_DEVICE);
265*4882a593Smuzhiyun buffer->dma_addr = 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun if (buffer->skb) {
268*4882a593Smuzhiyun dev_kfree_skb_any(buffer->skb);
269*4882a593Smuzhiyun buffer->skb = NULL;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
alloc_init_skbufs(struct altera_tse_private * priv)273*4882a593Smuzhiyun static int alloc_init_skbufs(struct altera_tse_private *priv)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun unsigned int rx_descs = priv->rx_ring_size;
276*4882a593Smuzhiyun unsigned int tx_descs = priv->tx_ring_size;
277*4882a593Smuzhiyun int ret = -ENOMEM;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Create Rx ring buffer */
281*4882a593Smuzhiyun priv->rx_ring = kcalloc(rx_descs, sizeof(struct tse_buffer),
282*4882a593Smuzhiyun GFP_KERNEL);
283*4882a593Smuzhiyun if (!priv->rx_ring)
284*4882a593Smuzhiyun goto err_rx_ring;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Create Tx ring buffer */
287*4882a593Smuzhiyun priv->tx_ring = kcalloc(tx_descs, sizeof(struct tse_buffer),
288*4882a593Smuzhiyun GFP_KERNEL);
289*4882a593Smuzhiyun if (!priv->tx_ring)
290*4882a593Smuzhiyun goto err_tx_ring;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun priv->tx_cons = 0;
293*4882a593Smuzhiyun priv->tx_prod = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Init Rx ring */
296*4882a593Smuzhiyun for (i = 0; i < rx_descs; i++) {
297*4882a593Smuzhiyun ret = tse_init_rx_buffer(priv, &priv->rx_ring[i],
298*4882a593Smuzhiyun priv->rx_dma_buf_sz);
299*4882a593Smuzhiyun if (ret)
300*4882a593Smuzhiyun goto err_init_rx_buffers;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun priv->rx_cons = 0;
304*4882a593Smuzhiyun priv->rx_prod = 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun err_init_rx_buffers:
308*4882a593Smuzhiyun while (--i >= 0)
309*4882a593Smuzhiyun tse_free_rx_buffer(priv, &priv->rx_ring[i]);
310*4882a593Smuzhiyun kfree(priv->tx_ring);
311*4882a593Smuzhiyun err_tx_ring:
312*4882a593Smuzhiyun kfree(priv->rx_ring);
313*4882a593Smuzhiyun err_rx_ring:
314*4882a593Smuzhiyun return ret;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
free_skbufs(struct net_device * dev)317*4882a593Smuzhiyun static void free_skbufs(struct net_device *dev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
320*4882a593Smuzhiyun unsigned int rx_descs = priv->rx_ring_size;
321*4882a593Smuzhiyun unsigned int tx_descs = priv->tx_ring_size;
322*4882a593Smuzhiyun int i;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Release the DMA TX/RX socket buffers */
325*4882a593Smuzhiyun for (i = 0; i < rx_descs; i++)
326*4882a593Smuzhiyun tse_free_rx_buffer(priv, &priv->rx_ring[i]);
327*4882a593Smuzhiyun for (i = 0; i < tx_descs; i++)
328*4882a593Smuzhiyun tse_free_tx_buffer(priv, &priv->tx_ring[i]);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun kfree(priv->tx_ring);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Reallocate the skb for the reception process
335*4882a593Smuzhiyun */
tse_rx_refill(struct altera_tse_private * priv)336*4882a593Smuzhiyun static inline void tse_rx_refill(struct altera_tse_private *priv)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun unsigned int rxsize = priv->rx_ring_size;
339*4882a593Smuzhiyun unsigned int entry;
340*4882a593Smuzhiyun int ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun for (; priv->rx_cons - priv->rx_prod > 0;
343*4882a593Smuzhiyun priv->rx_prod++) {
344*4882a593Smuzhiyun entry = priv->rx_prod % rxsize;
345*4882a593Smuzhiyun if (likely(priv->rx_ring[entry].skb == NULL)) {
346*4882a593Smuzhiyun ret = tse_init_rx_buffer(priv, &priv->rx_ring[entry],
347*4882a593Smuzhiyun priv->rx_dma_buf_sz);
348*4882a593Smuzhiyun if (unlikely(ret != 0))
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun priv->dmaops->add_rx_desc(priv, &priv->rx_ring[entry]);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Pull out the VLAN tag and fix up the packet
356*4882a593Smuzhiyun */
tse_rx_vlan(struct net_device * dev,struct sk_buff * skb)357*4882a593Smuzhiyun static inline void tse_rx_vlan(struct net_device *dev, struct sk_buff *skb)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct ethhdr *eth_hdr;
360*4882a593Smuzhiyun u16 vid;
361*4882a593Smuzhiyun if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
362*4882a593Smuzhiyun !__vlan_get_tag(skb, &vid)) {
363*4882a593Smuzhiyun eth_hdr = (struct ethhdr *)skb->data;
364*4882a593Smuzhiyun memmove(skb->data + VLAN_HLEN, eth_hdr, ETH_ALEN * 2);
365*4882a593Smuzhiyun skb_pull(skb, VLAN_HLEN);
366*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Receive a packet: retrieve and pass over to upper levels
371*4882a593Smuzhiyun */
tse_rx(struct altera_tse_private * priv,int limit)372*4882a593Smuzhiyun static int tse_rx(struct altera_tse_private *priv, int limit)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun unsigned int count = 0;
375*4882a593Smuzhiyun unsigned int next_entry;
376*4882a593Smuzhiyun struct sk_buff *skb;
377*4882a593Smuzhiyun unsigned int entry = priv->rx_cons % priv->rx_ring_size;
378*4882a593Smuzhiyun u32 rxstatus;
379*4882a593Smuzhiyun u16 pktlength;
380*4882a593Smuzhiyun u16 pktstatus;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Check for count < limit first as get_rx_status is changing
383*4882a593Smuzhiyun * the response-fifo so we must process the next packet
384*4882a593Smuzhiyun * after calling get_rx_status if a response is pending.
385*4882a593Smuzhiyun * (reading the last byte of the response pops the value from the fifo.)
386*4882a593Smuzhiyun */
387*4882a593Smuzhiyun while ((count < limit) &&
388*4882a593Smuzhiyun ((rxstatus = priv->dmaops->get_rx_status(priv)) != 0)) {
389*4882a593Smuzhiyun pktstatus = rxstatus >> 16;
390*4882a593Smuzhiyun pktlength = rxstatus & 0xffff;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if ((pktstatus & 0xFF) || (pktlength == 0))
393*4882a593Smuzhiyun netdev_err(priv->dev,
394*4882a593Smuzhiyun "RCV pktstatus %08X pktlength %08X\n",
395*4882a593Smuzhiyun pktstatus, pktlength);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* DMA trasfer from TSE starts with 2 aditional bytes for
398*4882a593Smuzhiyun * IP payload alignment. Status returned by get_rx_status()
399*4882a593Smuzhiyun * contains DMA transfer length. Packet is 2 bytes shorter.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun pktlength -= 2;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun count++;
404*4882a593Smuzhiyun next_entry = (++priv->rx_cons) % priv->rx_ring_size;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun skb = priv->rx_ring[entry].skb;
407*4882a593Smuzhiyun if (unlikely(!skb)) {
408*4882a593Smuzhiyun netdev_err(priv->dev,
409*4882a593Smuzhiyun "%s: Inconsistent Rx descriptor chain\n",
410*4882a593Smuzhiyun __func__);
411*4882a593Smuzhiyun priv->dev->stats.rx_dropped++;
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun priv->rx_ring[entry].skb = NULL;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun skb_put(skb, pktlength);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun dma_unmap_single(priv->device, priv->rx_ring[entry].dma_addr,
419*4882a593Smuzhiyun priv->rx_ring[entry].len, DMA_FROM_DEVICE);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (netif_msg_pktdata(priv)) {
422*4882a593Smuzhiyun netdev_info(priv->dev, "frame received %d bytes\n",
423*4882a593Smuzhiyun pktlength);
424*4882a593Smuzhiyun print_hex_dump(KERN_ERR, "data: ", DUMP_PREFIX_OFFSET,
425*4882a593Smuzhiyun 16, 1, skb->data, pktlength, true);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun tse_rx_vlan(priv->dev, skb);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, priv->dev);
431*4882a593Smuzhiyun skb_checksum_none_assert(skb);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun napi_gro_receive(&priv->napi, skb);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun priv->dev->stats.rx_packets++;
436*4882a593Smuzhiyun priv->dev->stats.rx_bytes += pktlength;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun entry = next_entry;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun tse_rx_refill(priv);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return count;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* Reclaim resources after transmission completes
447*4882a593Smuzhiyun */
tse_tx_complete(struct altera_tse_private * priv)448*4882a593Smuzhiyun static int tse_tx_complete(struct altera_tse_private *priv)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun unsigned int txsize = priv->tx_ring_size;
451*4882a593Smuzhiyun u32 ready;
452*4882a593Smuzhiyun unsigned int entry;
453*4882a593Smuzhiyun struct tse_buffer *tx_buff;
454*4882a593Smuzhiyun int txcomplete = 0;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun spin_lock(&priv->tx_lock);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ready = priv->dmaops->tx_completions(priv);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Free sent buffers */
461*4882a593Smuzhiyun while (ready && (priv->tx_cons != priv->tx_prod)) {
462*4882a593Smuzhiyun entry = priv->tx_cons % txsize;
463*4882a593Smuzhiyun tx_buff = &priv->tx_ring[entry];
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (netif_msg_tx_done(priv))
466*4882a593Smuzhiyun netdev_dbg(priv->dev, "%s: curr %d, dirty %d\n",
467*4882a593Smuzhiyun __func__, priv->tx_prod, priv->tx_cons);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (likely(tx_buff->skb))
470*4882a593Smuzhiyun priv->dev->stats.tx_packets++;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun tse_free_tx_buffer(priv, tx_buff);
473*4882a593Smuzhiyun priv->tx_cons++;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun txcomplete++;
476*4882a593Smuzhiyun ready--;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (unlikely(netif_queue_stopped(priv->dev) &&
480*4882a593Smuzhiyun tse_tx_avail(priv) > TSE_TX_THRESH(priv))) {
481*4882a593Smuzhiyun if (netif_queue_stopped(priv->dev) &&
482*4882a593Smuzhiyun tse_tx_avail(priv) > TSE_TX_THRESH(priv)) {
483*4882a593Smuzhiyun if (netif_msg_tx_done(priv))
484*4882a593Smuzhiyun netdev_dbg(priv->dev, "%s: restart transmit\n",
485*4882a593Smuzhiyun __func__);
486*4882a593Smuzhiyun netif_wake_queue(priv->dev);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun spin_unlock(&priv->tx_lock);
491*4882a593Smuzhiyun return txcomplete;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* NAPI polling function
495*4882a593Smuzhiyun */
tse_poll(struct napi_struct * napi,int budget)496*4882a593Smuzhiyun static int tse_poll(struct napi_struct *napi, int budget)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct altera_tse_private *priv =
499*4882a593Smuzhiyun container_of(napi, struct altera_tse_private, napi);
500*4882a593Smuzhiyun int rxcomplete = 0;
501*4882a593Smuzhiyun unsigned long int flags;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun tse_tx_complete(priv);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun rxcomplete = tse_rx(priv, budget);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (rxcomplete < budget) {
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun napi_complete_done(napi, rxcomplete);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun netdev_dbg(priv->dev,
512*4882a593Smuzhiyun "NAPI Complete, did %d packets with budget %d\n",
513*4882a593Smuzhiyun rxcomplete, budget);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun spin_lock_irqsave(&priv->rxdma_irq_lock, flags);
516*4882a593Smuzhiyun priv->dmaops->enable_rxirq(priv);
517*4882a593Smuzhiyun priv->dmaops->enable_txirq(priv);
518*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->rxdma_irq_lock, flags);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun return rxcomplete;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* DMA TX & RX FIFO interrupt routing
524*4882a593Smuzhiyun */
altera_isr(int irq,void * dev_id)525*4882a593Smuzhiyun static irqreturn_t altera_isr(int irq, void *dev_id)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct net_device *dev = dev_id;
528*4882a593Smuzhiyun struct altera_tse_private *priv;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (unlikely(!dev)) {
531*4882a593Smuzhiyun pr_err("%s: invalid dev pointer\n", __func__);
532*4882a593Smuzhiyun return IRQ_NONE;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun priv = netdev_priv(dev);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun spin_lock(&priv->rxdma_irq_lock);
537*4882a593Smuzhiyun /* reset IRQs */
538*4882a593Smuzhiyun priv->dmaops->clear_rxirq(priv);
539*4882a593Smuzhiyun priv->dmaops->clear_txirq(priv);
540*4882a593Smuzhiyun spin_unlock(&priv->rxdma_irq_lock);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (likely(napi_schedule_prep(&priv->napi))) {
543*4882a593Smuzhiyun spin_lock(&priv->rxdma_irq_lock);
544*4882a593Smuzhiyun priv->dmaops->disable_rxirq(priv);
545*4882a593Smuzhiyun priv->dmaops->disable_txirq(priv);
546*4882a593Smuzhiyun spin_unlock(&priv->rxdma_irq_lock);
547*4882a593Smuzhiyun __napi_schedule(&priv->napi);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return IRQ_HANDLED;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Transmit a packet (called by the kernel). Dispatches
555*4882a593Smuzhiyun * either the SGDMA method for transmitting or the
556*4882a593Smuzhiyun * MSGDMA method, assumes no scatter/gather support,
557*4882a593Smuzhiyun * implying an assumption that there's only one
558*4882a593Smuzhiyun * physically contiguous fragment starting at
559*4882a593Smuzhiyun * skb->data, for length of skb_headlen(skb).
560*4882a593Smuzhiyun */
tse_start_xmit(struct sk_buff * skb,struct net_device * dev)561*4882a593Smuzhiyun static netdev_tx_t tse_start_xmit(struct sk_buff *skb, struct net_device *dev)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
564*4882a593Smuzhiyun unsigned int txsize = priv->tx_ring_size;
565*4882a593Smuzhiyun unsigned int entry;
566*4882a593Smuzhiyun struct tse_buffer *buffer = NULL;
567*4882a593Smuzhiyun int nfrags = skb_shinfo(skb)->nr_frags;
568*4882a593Smuzhiyun unsigned int nopaged_len = skb_headlen(skb);
569*4882a593Smuzhiyun netdev_tx_t ret = NETDEV_TX_OK;
570*4882a593Smuzhiyun dma_addr_t dma_addr;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun spin_lock_bh(&priv->tx_lock);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (unlikely(tse_tx_avail(priv) < nfrags + 1)) {
575*4882a593Smuzhiyun if (!netif_queue_stopped(dev)) {
576*4882a593Smuzhiyun netif_stop_queue(dev);
577*4882a593Smuzhiyun /* This is a hard error, log it. */
578*4882a593Smuzhiyun netdev_err(priv->dev,
579*4882a593Smuzhiyun "%s: Tx list full when queue awake\n",
580*4882a593Smuzhiyun __func__);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun ret = NETDEV_TX_BUSY;
583*4882a593Smuzhiyun goto out;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Map the first skb fragment */
587*4882a593Smuzhiyun entry = priv->tx_prod % txsize;
588*4882a593Smuzhiyun buffer = &priv->tx_ring[entry];
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun dma_addr = dma_map_single(priv->device, skb->data, nopaged_len,
591*4882a593Smuzhiyun DMA_TO_DEVICE);
592*4882a593Smuzhiyun if (dma_mapping_error(priv->device, dma_addr)) {
593*4882a593Smuzhiyun netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
594*4882a593Smuzhiyun ret = NETDEV_TX_OK;
595*4882a593Smuzhiyun goto out;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun buffer->skb = skb;
599*4882a593Smuzhiyun buffer->dma_addr = dma_addr;
600*4882a593Smuzhiyun buffer->len = nopaged_len;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun priv->dmaops->tx_buffer(priv, buffer);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun skb_tx_timestamp(skb);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun priv->tx_prod++;
607*4882a593Smuzhiyun dev->stats.tx_bytes += skb->len;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (unlikely(tse_tx_avail(priv) <= TXQUEUESTOP_THRESHHOLD)) {
610*4882a593Smuzhiyun if (netif_msg_hw(priv))
611*4882a593Smuzhiyun netdev_dbg(priv->dev, "%s: stop transmitted packets\n",
612*4882a593Smuzhiyun __func__);
613*4882a593Smuzhiyun netif_stop_queue(dev);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun out:
617*4882a593Smuzhiyun spin_unlock_bh(&priv->tx_lock);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return ret;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Called every time the controller might need to be made
623*4882a593Smuzhiyun * aware of new link state. The PHY code conveys this
624*4882a593Smuzhiyun * information through variables in the phydev structure, and this
625*4882a593Smuzhiyun * function converts those variables into the appropriate
626*4882a593Smuzhiyun * register values, and can bring down the device if needed.
627*4882a593Smuzhiyun */
altera_tse_adjust_link(struct net_device * dev)628*4882a593Smuzhiyun static void altera_tse_adjust_link(struct net_device *dev)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
631*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
632*4882a593Smuzhiyun int new_state = 0;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* only change config if there is a link */
635*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
636*4882a593Smuzhiyun if (phydev->link) {
637*4882a593Smuzhiyun /* Read old config */
638*4882a593Smuzhiyun u32 cfg_reg = ioread32(&priv->mac_dev->command_config);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Check duplex */
641*4882a593Smuzhiyun if (phydev->duplex != priv->oldduplex) {
642*4882a593Smuzhiyun new_state = 1;
643*4882a593Smuzhiyun if (!(phydev->duplex))
644*4882a593Smuzhiyun cfg_reg |= MAC_CMDCFG_HD_ENA;
645*4882a593Smuzhiyun else
646*4882a593Smuzhiyun cfg_reg &= ~MAC_CMDCFG_HD_ENA;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun netdev_dbg(priv->dev, "%s: Link duplex = 0x%x\n",
649*4882a593Smuzhiyun dev->name, phydev->duplex);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun priv->oldduplex = phydev->duplex;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Check speed */
655*4882a593Smuzhiyun if (phydev->speed != priv->oldspeed) {
656*4882a593Smuzhiyun new_state = 1;
657*4882a593Smuzhiyun switch (phydev->speed) {
658*4882a593Smuzhiyun case 1000:
659*4882a593Smuzhiyun cfg_reg |= MAC_CMDCFG_ETH_SPEED;
660*4882a593Smuzhiyun cfg_reg &= ~MAC_CMDCFG_ENA_10;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case 100:
663*4882a593Smuzhiyun cfg_reg &= ~MAC_CMDCFG_ETH_SPEED;
664*4882a593Smuzhiyun cfg_reg &= ~MAC_CMDCFG_ENA_10;
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun case 10:
667*4882a593Smuzhiyun cfg_reg &= ~MAC_CMDCFG_ETH_SPEED;
668*4882a593Smuzhiyun cfg_reg |= MAC_CMDCFG_ENA_10;
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun default:
671*4882a593Smuzhiyun if (netif_msg_link(priv))
672*4882a593Smuzhiyun netdev_warn(dev, "Speed (%d) is not 10/100/1000!\n",
673*4882a593Smuzhiyun phydev->speed);
674*4882a593Smuzhiyun break;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun priv->oldspeed = phydev->speed;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun iowrite32(cfg_reg, &priv->mac_dev->command_config);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (!priv->oldlink) {
681*4882a593Smuzhiyun new_state = 1;
682*4882a593Smuzhiyun priv->oldlink = 1;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun } else if (priv->oldlink) {
685*4882a593Smuzhiyun new_state = 1;
686*4882a593Smuzhiyun priv->oldlink = 0;
687*4882a593Smuzhiyun priv->oldspeed = 0;
688*4882a593Smuzhiyun priv->oldduplex = -1;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (new_state && netif_msg_link(priv))
692*4882a593Smuzhiyun phy_print_status(phydev);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
695*4882a593Smuzhiyun }
connect_local_phy(struct net_device * dev)696*4882a593Smuzhiyun static struct phy_device *connect_local_phy(struct net_device *dev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
699*4882a593Smuzhiyun struct phy_device *phydev = NULL;
700*4882a593Smuzhiyun char phy_id_fmt[MII_BUS_ID_SIZE + 3];
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (priv->phy_addr != POLL_PHY) {
703*4882a593Smuzhiyun snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT,
704*4882a593Smuzhiyun priv->mdio->id, priv->phy_addr);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun netdev_dbg(dev, "trying to attach to %s\n", phy_id_fmt);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun phydev = phy_connect(dev, phy_id_fmt, &altera_tse_adjust_link,
709*4882a593Smuzhiyun priv->phy_iface);
710*4882a593Smuzhiyun if (IS_ERR(phydev)) {
711*4882a593Smuzhiyun netdev_err(dev, "Could not attach to PHY\n");
712*4882a593Smuzhiyun phydev = NULL;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun } else {
716*4882a593Smuzhiyun int ret;
717*4882a593Smuzhiyun phydev = phy_find_first(priv->mdio);
718*4882a593Smuzhiyun if (phydev == NULL) {
719*4882a593Smuzhiyun netdev_err(dev, "No PHY found\n");
720*4882a593Smuzhiyun return phydev;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun ret = phy_connect_direct(dev, phydev, &altera_tse_adjust_link,
724*4882a593Smuzhiyun priv->phy_iface);
725*4882a593Smuzhiyun if (ret != 0) {
726*4882a593Smuzhiyun netdev_err(dev, "Could not attach to PHY\n");
727*4882a593Smuzhiyun phydev = NULL;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun return phydev;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
altera_tse_phy_get_addr_mdio_create(struct net_device * dev)733*4882a593Smuzhiyun static int altera_tse_phy_get_addr_mdio_create(struct net_device *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
736*4882a593Smuzhiyun struct device_node *np = priv->device->of_node;
737*4882a593Smuzhiyun int ret;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ret = of_get_phy_mode(np, &priv->phy_iface);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Avoid get phy addr and create mdio if no phy is present */
742*4882a593Smuzhiyun if (ret)
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* try to get PHY address from device tree, use PHY autodetection if
746*4882a593Smuzhiyun * no valid address is given
747*4882a593Smuzhiyun */
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (of_property_read_u32(priv->device->of_node, "phy-addr",
750*4882a593Smuzhiyun &priv->phy_addr)) {
751*4882a593Smuzhiyun priv->phy_addr = POLL_PHY;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (!((priv->phy_addr == POLL_PHY) ||
755*4882a593Smuzhiyun ((priv->phy_addr >= 0) && (priv->phy_addr < PHY_MAX_ADDR)))) {
756*4882a593Smuzhiyun netdev_err(dev, "invalid phy-addr specified %d\n",
757*4882a593Smuzhiyun priv->phy_addr);
758*4882a593Smuzhiyun return -ENODEV;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Create/attach to MDIO bus */
762*4882a593Smuzhiyun ret = altera_tse_mdio_create(dev,
763*4882a593Smuzhiyun atomic_add_return(1, &instance_count));
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (ret)
766*4882a593Smuzhiyun return -ENODEV;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Initialize driver's PHY state, and attach to the PHY
772*4882a593Smuzhiyun */
init_phy(struct net_device * dev)773*4882a593Smuzhiyun static int init_phy(struct net_device *dev)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
776*4882a593Smuzhiyun struct phy_device *phydev;
777*4882a593Smuzhiyun struct device_node *phynode;
778*4882a593Smuzhiyun bool fixed_link = false;
779*4882a593Smuzhiyun int rc = 0;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Avoid init phy in case of no phy present */
782*4882a593Smuzhiyun if (!priv->phy_iface)
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun priv->oldlink = 0;
786*4882a593Smuzhiyun priv->oldspeed = 0;
787*4882a593Smuzhiyun priv->oldduplex = -1;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun phynode = of_parse_phandle(priv->device->of_node, "phy-handle", 0);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (!phynode) {
792*4882a593Smuzhiyun /* check if a fixed-link is defined in device-tree */
793*4882a593Smuzhiyun if (of_phy_is_fixed_link(priv->device->of_node)) {
794*4882a593Smuzhiyun rc = of_phy_register_fixed_link(priv->device->of_node);
795*4882a593Smuzhiyun if (rc < 0) {
796*4882a593Smuzhiyun netdev_err(dev, "cannot register fixed PHY\n");
797*4882a593Smuzhiyun return rc;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* In the case of a fixed PHY, the DT node associated
801*4882a593Smuzhiyun * to the PHY is the Ethernet MAC DT node.
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun phynode = of_node_get(priv->device->of_node);
804*4882a593Smuzhiyun fixed_link = true;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun netdev_dbg(dev, "fixed-link detected\n");
807*4882a593Smuzhiyun phydev = of_phy_connect(dev, phynode,
808*4882a593Smuzhiyun &altera_tse_adjust_link,
809*4882a593Smuzhiyun 0, priv->phy_iface);
810*4882a593Smuzhiyun } else {
811*4882a593Smuzhiyun netdev_dbg(dev, "no phy-handle found\n");
812*4882a593Smuzhiyun if (!priv->mdio) {
813*4882a593Smuzhiyun netdev_err(dev, "No phy-handle nor local mdio specified\n");
814*4882a593Smuzhiyun return -ENODEV;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun phydev = connect_local_phy(dev);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun netdev_dbg(dev, "phy-handle found\n");
820*4882a593Smuzhiyun phydev = of_phy_connect(dev, phynode,
821*4882a593Smuzhiyun &altera_tse_adjust_link, 0, priv->phy_iface);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun of_node_put(phynode);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (!phydev) {
826*4882a593Smuzhiyun netdev_err(dev, "Could not find the PHY\n");
827*4882a593Smuzhiyun if (fixed_link)
828*4882a593Smuzhiyun of_phy_deregister_fixed_link(priv->device->of_node);
829*4882a593Smuzhiyun return -ENODEV;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* Stop Advertising 1000BASE Capability if interface is not GMII
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun if ((priv->phy_iface == PHY_INTERFACE_MODE_MII) ||
835*4882a593Smuzhiyun (priv->phy_iface == PHY_INTERFACE_MODE_RMII))
836*4882a593Smuzhiyun phy_set_max_speed(phydev, SPEED_100);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Broken HW is sometimes missing the pull-up resistor on the
839*4882a593Smuzhiyun * MDIO line, which results in reads to non-existent devices returning
840*4882a593Smuzhiyun * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
841*4882a593Smuzhiyun * device as well. If a fixed-link is used the phy_id is always 0.
842*4882a593Smuzhiyun * Note: phydev->phy_id is the result of reading the UID PHY registers.
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun if ((phydev->phy_id == 0) && !fixed_link) {
845*4882a593Smuzhiyun netdev_err(dev, "Bad PHY UID 0x%08x\n", phydev->phy_id);
846*4882a593Smuzhiyun phy_disconnect(phydev);
847*4882a593Smuzhiyun return -ENODEV;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun netdev_dbg(dev, "attached to PHY %d UID 0x%08x Link = %d\n",
851*4882a593Smuzhiyun phydev->mdio.addr, phydev->phy_id, phydev->link);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
tse_update_mac_addr(struct altera_tse_private * priv,u8 * addr)856*4882a593Smuzhiyun static void tse_update_mac_addr(struct altera_tse_private *priv, u8 *addr)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun u32 msb;
859*4882a593Smuzhiyun u32 lsb;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun msb = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
862*4882a593Smuzhiyun lsb = ((addr[5] << 8) | addr[4]) & 0xffff;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* Set primary MAC address */
865*4882a593Smuzhiyun csrwr32(msb, priv->mac_dev, tse_csroffs(mac_addr_0));
866*4882a593Smuzhiyun csrwr32(lsb, priv->mac_dev, tse_csroffs(mac_addr_1));
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* MAC software reset.
870*4882a593Smuzhiyun * When reset is triggered, the MAC function completes the current
871*4882a593Smuzhiyun * transmission or reception, and subsequently disables the transmit and
872*4882a593Smuzhiyun * receive logic, flushes the receive FIFO buffer, and resets the statistics
873*4882a593Smuzhiyun * counters.
874*4882a593Smuzhiyun */
reset_mac(struct altera_tse_private * priv)875*4882a593Smuzhiyun static int reset_mac(struct altera_tse_private *priv)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun int counter;
878*4882a593Smuzhiyun u32 dat;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun dat = csrrd32(priv->mac_dev, tse_csroffs(command_config));
881*4882a593Smuzhiyun dat &= ~(MAC_CMDCFG_TX_ENA | MAC_CMDCFG_RX_ENA);
882*4882a593Smuzhiyun dat |= MAC_CMDCFG_SW_RESET | MAC_CMDCFG_CNT_RESET;
883*4882a593Smuzhiyun csrwr32(dat, priv->mac_dev, tse_csroffs(command_config));
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun counter = 0;
886*4882a593Smuzhiyun while (counter++ < ALTERA_TSE_SW_RESET_WATCHDOG_CNTR) {
887*4882a593Smuzhiyun if (tse_bit_is_clear(priv->mac_dev, tse_csroffs(command_config),
888*4882a593Smuzhiyun MAC_CMDCFG_SW_RESET))
889*4882a593Smuzhiyun break;
890*4882a593Smuzhiyun udelay(1);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (counter >= ALTERA_TSE_SW_RESET_WATCHDOG_CNTR) {
894*4882a593Smuzhiyun dat = csrrd32(priv->mac_dev, tse_csroffs(command_config));
895*4882a593Smuzhiyun dat &= ~MAC_CMDCFG_SW_RESET;
896*4882a593Smuzhiyun csrwr32(dat, priv->mac_dev, tse_csroffs(command_config));
897*4882a593Smuzhiyun return -1;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* Initialize MAC core registers
903*4882a593Smuzhiyun */
init_mac(struct altera_tse_private * priv)904*4882a593Smuzhiyun static int init_mac(struct altera_tse_private *priv)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun unsigned int cmd = 0;
907*4882a593Smuzhiyun u32 frm_length;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Setup Rx FIFO */
910*4882a593Smuzhiyun csrwr32(priv->rx_fifo_depth - ALTERA_TSE_RX_SECTION_EMPTY,
911*4882a593Smuzhiyun priv->mac_dev, tse_csroffs(rx_section_empty));
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun csrwr32(ALTERA_TSE_RX_SECTION_FULL, priv->mac_dev,
914*4882a593Smuzhiyun tse_csroffs(rx_section_full));
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun csrwr32(ALTERA_TSE_RX_ALMOST_EMPTY, priv->mac_dev,
917*4882a593Smuzhiyun tse_csroffs(rx_almost_empty));
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun csrwr32(ALTERA_TSE_RX_ALMOST_FULL, priv->mac_dev,
920*4882a593Smuzhiyun tse_csroffs(rx_almost_full));
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Setup Tx FIFO */
923*4882a593Smuzhiyun csrwr32(priv->tx_fifo_depth - ALTERA_TSE_TX_SECTION_EMPTY,
924*4882a593Smuzhiyun priv->mac_dev, tse_csroffs(tx_section_empty));
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun csrwr32(ALTERA_TSE_TX_SECTION_FULL, priv->mac_dev,
927*4882a593Smuzhiyun tse_csroffs(tx_section_full));
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun csrwr32(ALTERA_TSE_TX_ALMOST_EMPTY, priv->mac_dev,
930*4882a593Smuzhiyun tse_csroffs(tx_almost_empty));
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun csrwr32(ALTERA_TSE_TX_ALMOST_FULL, priv->mac_dev,
933*4882a593Smuzhiyun tse_csroffs(tx_almost_full));
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* MAC Address Configuration */
936*4882a593Smuzhiyun tse_update_mac_addr(priv, priv->dev->dev_addr);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* MAC Function Configuration */
939*4882a593Smuzhiyun frm_length = ETH_HLEN + priv->dev->mtu + ETH_FCS_LEN;
940*4882a593Smuzhiyun csrwr32(frm_length, priv->mac_dev, tse_csroffs(frm_length));
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun csrwr32(ALTERA_TSE_TX_IPG_LENGTH, priv->mac_dev,
943*4882a593Smuzhiyun tse_csroffs(tx_ipg_length));
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* Disable RX/TX shift 16 for alignment of all received frames on 16-bit
946*4882a593Smuzhiyun * start address
947*4882a593Smuzhiyun */
948*4882a593Smuzhiyun tse_set_bit(priv->mac_dev, tse_csroffs(rx_cmd_stat),
949*4882a593Smuzhiyun ALTERA_TSE_RX_CMD_STAT_RX_SHIFT16);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun tse_clear_bit(priv->mac_dev, tse_csroffs(tx_cmd_stat),
952*4882a593Smuzhiyun ALTERA_TSE_TX_CMD_STAT_TX_SHIFT16 |
953*4882a593Smuzhiyun ALTERA_TSE_TX_CMD_STAT_OMIT_CRC);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /* Set the MAC options */
956*4882a593Smuzhiyun cmd = csrrd32(priv->mac_dev, tse_csroffs(command_config));
957*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_PAD_EN; /* No padding Removal on Receive */
958*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_CRC_FWD; /* CRC Removal */
959*4882a593Smuzhiyun cmd |= MAC_CMDCFG_RX_ERR_DISC; /* Automatically discard frames
960*4882a593Smuzhiyun * with CRC errors
961*4882a593Smuzhiyun */
962*4882a593Smuzhiyun cmd |= MAC_CMDCFG_CNTL_FRM_ENA;
963*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_TX_ENA;
964*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_RX_ENA;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* Default speed and duplex setting, full/100 */
967*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_HD_ENA;
968*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_ETH_SPEED;
969*4882a593Smuzhiyun cmd &= ~MAC_CMDCFG_ENA_10;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun csrwr32(cmd, priv->mac_dev, tse_csroffs(command_config));
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun csrwr32(ALTERA_TSE_PAUSE_QUANTA, priv->mac_dev,
974*4882a593Smuzhiyun tse_csroffs(pause_quanta));
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (netif_msg_hw(priv))
977*4882a593Smuzhiyun dev_dbg(priv->device,
978*4882a593Smuzhiyun "MAC post-initialization: CMD_CONFIG = 0x%08x\n", cmd);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Start/stop MAC transmission logic
984*4882a593Smuzhiyun */
tse_set_mac(struct altera_tse_private * priv,bool enable)985*4882a593Smuzhiyun static void tse_set_mac(struct altera_tse_private *priv, bool enable)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun u32 value = csrrd32(priv->mac_dev, tse_csroffs(command_config));
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (enable)
990*4882a593Smuzhiyun value |= MAC_CMDCFG_TX_ENA | MAC_CMDCFG_RX_ENA;
991*4882a593Smuzhiyun else
992*4882a593Smuzhiyun value &= ~(MAC_CMDCFG_TX_ENA | MAC_CMDCFG_RX_ENA);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun csrwr32(value, priv->mac_dev, tse_csroffs(command_config));
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* Change the MTU
998*4882a593Smuzhiyun */
tse_change_mtu(struct net_device * dev,int new_mtu)999*4882a593Smuzhiyun static int tse_change_mtu(struct net_device *dev, int new_mtu)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun if (netif_running(dev)) {
1002*4882a593Smuzhiyun netdev_err(dev, "must be stopped to change its MTU\n");
1003*4882a593Smuzhiyun return -EBUSY;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun dev->mtu = new_mtu;
1007*4882a593Smuzhiyun netdev_update_features(dev);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
altera_tse_set_mcfilter(struct net_device * dev)1012*4882a593Smuzhiyun static void altera_tse_set_mcfilter(struct net_device *dev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1015*4882a593Smuzhiyun int i;
1016*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* clear the hash filter */
1019*4882a593Smuzhiyun for (i = 0; i < 64; i++)
1020*4882a593Smuzhiyun csrwr32(0, priv->mac_dev, tse_csroffs(hash_table) + i * 4);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1023*4882a593Smuzhiyun unsigned int hash = 0;
1024*4882a593Smuzhiyun int mac_octet;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun for (mac_octet = 5; mac_octet >= 0; mac_octet--) {
1027*4882a593Smuzhiyun unsigned char xor_bit = 0;
1028*4882a593Smuzhiyun unsigned char octet = ha->addr[mac_octet];
1029*4882a593Smuzhiyun unsigned int bitshift;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun for (bitshift = 0; bitshift < 8; bitshift++)
1032*4882a593Smuzhiyun xor_bit ^= ((octet >> bitshift) & 0x01);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun hash = (hash << 1) | xor_bit;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun csrwr32(1, priv->mac_dev, tse_csroffs(hash_table) + hash * 4);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun
altera_tse_set_mcfilterall(struct net_device * dev)1041*4882a593Smuzhiyun static void altera_tse_set_mcfilterall(struct net_device *dev)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1044*4882a593Smuzhiyun int i;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* set the hash filter */
1047*4882a593Smuzhiyun for (i = 0; i < 64; i++)
1048*4882a593Smuzhiyun csrwr32(1, priv->mac_dev, tse_csroffs(hash_table) + i * 4);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor
1052*4882a593Smuzhiyun */
tse_set_rx_mode_hashfilter(struct net_device * dev)1053*4882a593Smuzhiyun static void tse_set_rx_mode_hashfilter(struct net_device *dev)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC)
1060*4882a593Smuzhiyun tse_set_bit(priv->mac_dev, tse_csroffs(command_config),
1061*4882a593Smuzhiyun MAC_CMDCFG_PROMIS_EN);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI)
1064*4882a593Smuzhiyun altera_tse_set_mcfilterall(dev);
1065*4882a593Smuzhiyun else
1066*4882a593Smuzhiyun altera_tse_set_mcfilter(dev);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor
1072*4882a593Smuzhiyun */
tse_set_rx_mode(struct net_device * dev)1073*4882a593Smuzhiyun static void tse_set_rx_mode(struct net_device *dev)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI) ||
1080*4882a593Smuzhiyun !netdev_mc_empty(dev) || !netdev_uc_empty(dev))
1081*4882a593Smuzhiyun tse_set_bit(priv->mac_dev, tse_csroffs(command_config),
1082*4882a593Smuzhiyun MAC_CMDCFG_PROMIS_EN);
1083*4882a593Smuzhiyun else
1084*4882a593Smuzhiyun tse_clear_bit(priv->mac_dev, tse_csroffs(command_config),
1085*4882a593Smuzhiyun MAC_CMDCFG_PROMIS_EN);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* Initialise (if necessary) the SGMII PCS component
1091*4882a593Smuzhiyun */
init_sgmii_pcs(struct net_device * dev)1092*4882a593Smuzhiyun static int init_sgmii_pcs(struct net_device *dev)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1095*4882a593Smuzhiyun int n;
1096*4882a593Smuzhiyun unsigned int tmp_reg = 0;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (priv->phy_iface != PHY_INTERFACE_MODE_SGMII)
1099*4882a593Smuzhiyun return 0; /* Nothing to do, not in SGMII mode */
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* The TSE SGMII PCS block looks a little like a PHY, it is
1102*4882a593Smuzhiyun * mapped into the zeroth MDIO space of the MAC and it has
1103*4882a593Smuzhiyun * ID registers like a PHY would. Sadly this is often
1104*4882a593Smuzhiyun * configured to zeroes, so don't be surprised if it does
1105*4882a593Smuzhiyun * show 0x00000000.
1106*4882a593Smuzhiyun */
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if (sgmii_pcs_scratch_test(priv, 0x0000) &&
1109*4882a593Smuzhiyun sgmii_pcs_scratch_test(priv, 0xffff) &&
1110*4882a593Smuzhiyun sgmii_pcs_scratch_test(priv, 0xa5a5) &&
1111*4882a593Smuzhiyun sgmii_pcs_scratch_test(priv, 0x5a5a)) {
1112*4882a593Smuzhiyun netdev_info(dev, "PCS PHY ID: 0x%04x%04x\n",
1113*4882a593Smuzhiyun sgmii_pcs_read(priv, MII_PHYSID1),
1114*4882a593Smuzhiyun sgmii_pcs_read(priv, MII_PHYSID2));
1115*4882a593Smuzhiyun } else {
1116*4882a593Smuzhiyun netdev_err(dev, "SGMII PCS Scratch memory test failed.\n");
1117*4882a593Smuzhiyun return -ENOMEM;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Starting on page 5-29 of the MegaCore Function User Guide
1121*4882a593Smuzhiyun * Set SGMII Link timer to 1.6ms
1122*4882a593Smuzhiyun */
1123*4882a593Smuzhiyun sgmii_pcs_write(priv, SGMII_PCS_LINK_TIMER_0, 0x0D40);
1124*4882a593Smuzhiyun sgmii_pcs_write(priv, SGMII_PCS_LINK_TIMER_1, 0x03);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Enable SGMII Interface and Enable SGMII Auto Negotiation */
1127*4882a593Smuzhiyun sgmii_pcs_write(priv, SGMII_PCS_IF_MODE, 0x3);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* Enable Autonegotiation */
1130*4882a593Smuzhiyun tmp_reg = sgmii_pcs_read(priv, MII_BMCR);
1131*4882a593Smuzhiyun tmp_reg |= (BMCR_SPEED1000 | BMCR_FULLDPLX | BMCR_ANENABLE);
1132*4882a593Smuzhiyun sgmii_pcs_write(priv, MII_BMCR, tmp_reg);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* Reset PCS block */
1135*4882a593Smuzhiyun tmp_reg |= BMCR_RESET;
1136*4882a593Smuzhiyun sgmii_pcs_write(priv, MII_BMCR, tmp_reg);
1137*4882a593Smuzhiyun for (n = 0; n < SGMII_PCS_SW_RESET_TIMEOUT; n++) {
1138*4882a593Smuzhiyun if (!(sgmii_pcs_read(priv, MII_BMCR) & BMCR_RESET)) {
1139*4882a593Smuzhiyun netdev_info(dev, "SGMII PCS block initialised OK\n");
1140*4882a593Smuzhiyun return 0;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun udelay(1);
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* We failed to reset the block, return a timeout */
1146*4882a593Smuzhiyun netdev_err(dev, "SGMII PCS block reset failed.\n");
1147*4882a593Smuzhiyun return -ETIMEDOUT;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /* Open and initialize the interface
1151*4882a593Smuzhiyun */
tse_open(struct net_device * dev)1152*4882a593Smuzhiyun static int tse_open(struct net_device *dev)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1155*4882a593Smuzhiyun int ret = 0;
1156*4882a593Smuzhiyun int i;
1157*4882a593Smuzhiyun unsigned long int flags;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Reset and configure TSE MAC and probe associated PHY */
1160*4882a593Smuzhiyun ret = priv->dmaops->init_dma(priv);
1161*4882a593Smuzhiyun if (ret != 0) {
1162*4882a593Smuzhiyun netdev_err(dev, "Cannot initialize DMA\n");
1163*4882a593Smuzhiyun goto phy_error;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (netif_msg_ifup(priv))
1167*4882a593Smuzhiyun netdev_warn(dev, "device MAC address %pM\n",
1168*4882a593Smuzhiyun dev->dev_addr);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if ((priv->revision < 0xd00) || (priv->revision > 0xe00))
1171*4882a593Smuzhiyun netdev_warn(dev, "TSE revision %x\n", priv->revision);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
1174*4882a593Smuzhiyun /* no-op if MAC not operating in SGMII mode*/
1175*4882a593Smuzhiyun ret = init_sgmii_pcs(dev);
1176*4882a593Smuzhiyun if (ret) {
1177*4882a593Smuzhiyun netdev_err(dev,
1178*4882a593Smuzhiyun "Cannot init the SGMII PCS (error: %d)\n", ret);
1179*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1180*4882a593Smuzhiyun goto phy_error;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun ret = reset_mac(priv);
1184*4882a593Smuzhiyun /* Note that reset_mac will fail if the clocks are gated by the PHY
1185*4882a593Smuzhiyun * due to the PHY being put into isolation or power down mode.
1186*4882a593Smuzhiyun * This is not an error if reset fails due to no clock.
1187*4882a593Smuzhiyun */
1188*4882a593Smuzhiyun if (ret)
1189*4882a593Smuzhiyun netdev_dbg(dev, "Cannot reset MAC core (error: %d)\n", ret);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun ret = init_mac(priv);
1192*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1193*4882a593Smuzhiyun if (ret) {
1194*4882a593Smuzhiyun netdev_err(dev, "Cannot init MAC core (error: %d)\n", ret);
1195*4882a593Smuzhiyun goto alloc_skbuf_error;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun priv->dmaops->reset_dma(priv);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Create and initialize the TX/RX descriptors chains. */
1201*4882a593Smuzhiyun priv->rx_ring_size = dma_rx_num;
1202*4882a593Smuzhiyun priv->tx_ring_size = dma_tx_num;
1203*4882a593Smuzhiyun ret = alloc_init_skbufs(priv);
1204*4882a593Smuzhiyun if (ret) {
1205*4882a593Smuzhiyun netdev_err(dev, "DMA descriptors initialization failed\n");
1206*4882a593Smuzhiyun goto alloc_skbuf_error;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* Register RX interrupt */
1211*4882a593Smuzhiyun ret = request_irq(priv->rx_irq, altera_isr, IRQF_SHARED,
1212*4882a593Smuzhiyun dev->name, dev);
1213*4882a593Smuzhiyun if (ret) {
1214*4882a593Smuzhiyun netdev_err(dev, "Unable to register RX interrupt %d\n",
1215*4882a593Smuzhiyun priv->rx_irq);
1216*4882a593Smuzhiyun goto init_error;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Register TX interrupt */
1220*4882a593Smuzhiyun ret = request_irq(priv->tx_irq, altera_isr, IRQF_SHARED,
1221*4882a593Smuzhiyun dev->name, dev);
1222*4882a593Smuzhiyun if (ret) {
1223*4882a593Smuzhiyun netdev_err(dev, "Unable to register TX interrupt %d\n",
1224*4882a593Smuzhiyun priv->tx_irq);
1225*4882a593Smuzhiyun goto tx_request_irq_error;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Enable DMA interrupts */
1229*4882a593Smuzhiyun spin_lock_irqsave(&priv->rxdma_irq_lock, flags);
1230*4882a593Smuzhiyun priv->dmaops->enable_rxirq(priv);
1231*4882a593Smuzhiyun priv->dmaops->enable_txirq(priv);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* Setup RX descriptor chain */
1234*4882a593Smuzhiyun for (i = 0; i < priv->rx_ring_size; i++)
1235*4882a593Smuzhiyun priv->dmaops->add_rx_desc(priv, &priv->rx_ring[i]);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->rxdma_irq_lock, flags);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (dev->phydev)
1240*4882a593Smuzhiyun phy_start(dev->phydev);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun napi_enable(&priv->napi);
1243*4882a593Smuzhiyun netif_start_queue(dev);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun priv->dmaops->start_rxdma(priv);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* Start MAC Rx/Tx */
1248*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
1249*4882a593Smuzhiyun tse_set_mac(priv, true);
1250*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return 0;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun tx_request_irq_error:
1255*4882a593Smuzhiyun free_irq(priv->rx_irq, dev);
1256*4882a593Smuzhiyun init_error:
1257*4882a593Smuzhiyun free_skbufs(dev);
1258*4882a593Smuzhiyun alloc_skbuf_error:
1259*4882a593Smuzhiyun phy_error:
1260*4882a593Smuzhiyun return ret;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Stop TSE MAC interface and put the device in an inactive state
1264*4882a593Smuzhiyun */
tse_shutdown(struct net_device * dev)1265*4882a593Smuzhiyun static int tse_shutdown(struct net_device *dev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(dev);
1268*4882a593Smuzhiyun int ret;
1269*4882a593Smuzhiyun unsigned long int flags;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* Stop the PHY */
1272*4882a593Smuzhiyun if (dev->phydev)
1273*4882a593Smuzhiyun phy_stop(dev->phydev);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun netif_stop_queue(dev);
1276*4882a593Smuzhiyun napi_disable(&priv->napi);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* Disable DMA interrupts */
1279*4882a593Smuzhiyun spin_lock_irqsave(&priv->rxdma_irq_lock, flags);
1280*4882a593Smuzhiyun priv->dmaops->disable_rxirq(priv);
1281*4882a593Smuzhiyun priv->dmaops->disable_txirq(priv);
1282*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->rxdma_irq_lock, flags);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Free the IRQ lines */
1285*4882a593Smuzhiyun free_irq(priv->rx_irq, dev);
1286*4882a593Smuzhiyun free_irq(priv->tx_irq, dev);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* disable and reset the MAC, empties fifo */
1289*4882a593Smuzhiyun spin_lock(&priv->mac_cfg_lock);
1290*4882a593Smuzhiyun spin_lock(&priv->tx_lock);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun ret = reset_mac(priv);
1293*4882a593Smuzhiyun /* Note that reset_mac will fail if the clocks are gated by the PHY
1294*4882a593Smuzhiyun * due to the PHY being put into isolation or power down mode.
1295*4882a593Smuzhiyun * This is not an error if reset fails due to no clock.
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun if (ret)
1298*4882a593Smuzhiyun netdev_dbg(dev, "Cannot reset MAC core (error: %d)\n", ret);
1299*4882a593Smuzhiyun priv->dmaops->reset_dma(priv);
1300*4882a593Smuzhiyun free_skbufs(dev);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun spin_unlock(&priv->tx_lock);
1303*4882a593Smuzhiyun spin_unlock(&priv->mac_cfg_lock);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun priv->dmaops->uninit_dma(priv);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun static struct net_device_ops altera_tse_netdev_ops = {
1311*4882a593Smuzhiyun .ndo_open = tse_open,
1312*4882a593Smuzhiyun .ndo_stop = tse_shutdown,
1313*4882a593Smuzhiyun .ndo_start_xmit = tse_start_xmit,
1314*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
1315*4882a593Smuzhiyun .ndo_set_rx_mode = tse_set_rx_mode,
1316*4882a593Smuzhiyun .ndo_change_mtu = tse_change_mtu,
1317*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun
request_and_map(struct platform_device * pdev,const char * name,struct resource ** res,void __iomem ** ptr)1320*4882a593Smuzhiyun static int request_and_map(struct platform_device *pdev, const char *name,
1321*4882a593Smuzhiyun struct resource **res, void __iomem **ptr)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct resource *region;
1324*4882a593Smuzhiyun struct device *device = &pdev->dev;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun *res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
1327*4882a593Smuzhiyun if (*res == NULL) {
1328*4882a593Smuzhiyun dev_err(device, "resource %s not defined\n", name);
1329*4882a593Smuzhiyun return -ENODEV;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun region = devm_request_mem_region(device, (*res)->start,
1333*4882a593Smuzhiyun resource_size(*res), dev_name(device));
1334*4882a593Smuzhiyun if (region == NULL) {
1335*4882a593Smuzhiyun dev_err(device, "unable to request %s\n", name);
1336*4882a593Smuzhiyun return -EBUSY;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun *ptr = devm_ioremap(device, region->start,
1340*4882a593Smuzhiyun resource_size(region));
1341*4882a593Smuzhiyun if (*ptr == NULL) {
1342*4882a593Smuzhiyun dev_err(device, "ioremap of %s failed!", name);
1343*4882a593Smuzhiyun return -ENOMEM;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* Probe Altera TSE MAC device
1350*4882a593Smuzhiyun */
altera_tse_probe(struct platform_device * pdev)1351*4882a593Smuzhiyun static int altera_tse_probe(struct platform_device *pdev)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun struct net_device *ndev;
1354*4882a593Smuzhiyun int ret = -ENODEV;
1355*4882a593Smuzhiyun struct resource *control_port;
1356*4882a593Smuzhiyun struct resource *dma_res;
1357*4882a593Smuzhiyun struct altera_tse_private *priv;
1358*4882a593Smuzhiyun const unsigned char *macaddr;
1359*4882a593Smuzhiyun void __iomem *descmap;
1360*4882a593Smuzhiyun const struct of_device_id *of_id = NULL;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun ndev = alloc_etherdev(sizeof(struct altera_tse_private));
1363*4882a593Smuzhiyun if (!ndev) {
1364*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not allocate network device\n");
1365*4882a593Smuzhiyun return -ENODEV;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &pdev->dev);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun priv = netdev_priv(ndev);
1371*4882a593Smuzhiyun priv->device = &pdev->dev;
1372*4882a593Smuzhiyun priv->dev = ndev;
1373*4882a593Smuzhiyun priv->msg_enable = netif_msg_init(debug, default_msg_level);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun of_id = of_match_device(altera_tse_ids, &pdev->dev);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (of_id)
1378*4882a593Smuzhiyun priv->dmaops = (struct altera_dmaops *)of_id->data;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (priv->dmaops &&
1382*4882a593Smuzhiyun priv->dmaops->altera_dtype == ALTERA_DTYPE_SGDMA) {
1383*4882a593Smuzhiyun /* Get the mapped address to the SGDMA descriptor memory */
1384*4882a593Smuzhiyun ret = request_and_map(pdev, "s1", &dma_res, &descmap);
1385*4882a593Smuzhiyun if (ret)
1386*4882a593Smuzhiyun goto err_free_netdev;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* Start of that memory is for transmit descriptors */
1389*4882a593Smuzhiyun priv->tx_dma_desc = descmap;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* First half is for tx descriptors, other half for tx */
1392*4882a593Smuzhiyun priv->txdescmem = resource_size(dma_res)/2;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun priv->txdescmem_busaddr = (dma_addr_t)dma_res->start;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun priv->rx_dma_desc = (void __iomem *)((uintptr_t)(descmap +
1397*4882a593Smuzhiyun priv->txdescmem));
1398*4882a593Smuzhiyun priv->rxdescmem = resource_size(dma_res)/2;
1399*4882a593Smuzhiyun priv->rxdescmem_busaddr = dma_res->start;
1400*4882a593Smuzhiyun priv->rxdescmem_busaddr += priv->txdescmem;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (upper_32_bits(priv->rxdescmem_busaddr)) {
1403*4882a593Smuzhiyun dev_dbg(priv->device,
1404*4882a593Smuzhiyun "SGDMA bus addresses greater than 32-bits\n");
1405*4882a593Smuzhiyun ret = -EINVAL;
1406*4882a593Smuzhiyun goto err_free_netdev;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun if (upper_32_bits(priv->txdescmem_busaddr)) {
1409*4882a593Smuzhiyun dev_dbg(priv->device,
1410*4882a593Smuzhiyun "SGDMA bus addresses greater than 32-bits\n");
1411*4882a593Smuzhiyun ret = -EINVAL;
1412*4882a593Smuzhiyun goto err_free_netdev;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun } else if (priv->dmaops &&
1415*4882a593Smuzhiyun priv->dmaops->altera_dtype == ALTERA_DTYPE_MSGDMA) {
1416*4882a593Smuzhiyun ret = request_and_map(pdev, "rx_resp", &dma_res,
1417*4882a593Smuzhiyun &priv->rx_dma_resp);
1418*4882a593Smuzhiyun if (ret)
1419*4882a593Smuzhiyun goto err_free_netdev;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun ret = request_and_map(pdev, "tx_desc", &dma_res,
1422*4882a593Smuzhiyun &priv->tx_dma_desc);
1423*4882a593Smuzhiyun if (ret)
1424*4882a593Smuzhiyun goto err_free_netdev;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun priv->txdescmem = resource_size(dma_res);
1427*4882a593Smuzhiyun priv->txdescmem_busaddr = dma_res->start;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun ret = request_and_map(pdev, "rx_desc", &dma_res,
1430*4882a593Smuzhiyun &priv->rx_dma_desc);
1431*4882a593Smuzhiyun if (ret)
1432*4882a593Smuzhiyun goto err_free_netdev;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun priv->rxdescmem = resource_size(dma_res);
1435*4882a593Smuzhiyun priv->rxdescmem_busaddr = dma_res->start;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun } else {
1438*4882a593Smuzhiyun ret = -ENODEV;
1439*4882a593Smuzhiyun goto err_free_netdev;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (!dma_set_mask(priv->device, DMA_BIT_MASK(priv->dmaops->dmamask))) {
1443*4882a593Smuzhiyun dma_set_coherent_mask(priv->device,
1444*4882a593Smuzhiyun DMA_BIT_MASK(priv->dmaops->dmamask));
1445*4882a593Smuzhiyun } else if (!dma_set_mask(priv->device, DMA_BIT_MASK(32))) {
1446*4882a593Smuzhiyun dma_set_coherent_mask(priv->device, DMA_BIT_MASK(32));
1447*4882a593Smuzhiyun } else {
1448*4882a593Smuzhiyun ret = -EIO;
1449*4882a593Smuzhiyun goto err_free_netdev;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /* MAC address space */
1453*4882a593Smuzhiyun ret = request_and_map(pdev, "control_port", &control_port,
1454*4882a593Smuzhiyun (void __iomem **)&priv->mac_dev);
1455*4882a593Smuzhiyun if (ret)
1456*4882a593Smuzhiyun goto err_free_netdev;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun /* xSGDMA Rx Dispatcher address space */
1459*4882a593Smuzhiyun ret = request_and_map(pdev, "rx_csr", &dma_res,
1460*4882a593Smuzhiyun &priv->rx_dma_csr);
1461*4882a593Smuzhiyun if (ret)
1462*4882a593Smuzhiyun goto err_free_netdev;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* xSGDMA Tx Dispatcher address space */
1466*4882a593Smuzhiyun ret = request_and_map(pdev, "tx_csr", &dma_res,
1467*4882a593Smuzhiyun &priv->tx_dma_csr);
1468*4882a593Smuzhiyun if (ret)
1469*4882a593Smuzhiyun goto err_free_netdev;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* Rx IRQ */
1473*4882a593Smuzhiyun priv->rx_irq = platform_get_irq_byname(pdev, "rx_irq");
1474*4882a593Smuzhiyun if (priv->rx_irq == -ENXIO) {
1475*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain Rx IRQ\n");
1476*4882a593Smuzhiyun ret = -ENXIO;
1477*4882a593Smuzhiyun goto err_free_netdev;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* Tx IRQ */
1481*4882a593Smuzhiyun priv->tx_irq = platform_get_irq_byname(pdev, "tx_irq");
1482*4882a593Smuzhiyun if (priv->tx_irq == -ENXIO) {
1483*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain Tx IRQ\n");
1484*4882a593Smuzhiyun ret = -ENXIO;
1485*4882a593Smuzhiyun goto err_free_netdev;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* get FIFO depths from device tree */
1489*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "rx-fifo-depth",
1490*4882a593Smuzhiyun &priv->rx_fifo_depth)) {
1491*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain rx-fifo-depth\n");
1492*4882a593Smuzhiyun ret = -ENXIO;
1493*4882a593Smuzhiyun goto err_free_netdev;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (of_property_read_u32(pdev->dev.of_node, "tx-fifo-depth",
1497*4882a593Smuzhiyun &priv->tx_fifo_depth)) {
1498*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain tx-fifo-depth\n");
1499*4882a593Smuzhiyun ret = -ENXIO;
1500*4882a593Smuzhiyun goto err_free_netdev;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* get hash filter settings for this instance */
1504*4882a593Smuzhiyun priv->hash_filter =
1505*4882a593Smuzhiyun of_property_read_bool(pdev->dev.of_node,
1506*4882a593Smuzhiyun "altr,has-hash-multicast-filter");
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* Set hash filter to not set for now until the
1509*4882a593Smuzhiyun * multicast filter receive issue is debugged
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun priv->hash_filter = 0;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun /* get supplemental address settings for this instance */
1514*4882a593Smuzhiyun priv->added_unicast =
1515*4882a593Smuzhiyun of_property_read_bool(pdev->dev.of_node,
1516*4882a593Smuzhiyun "altr,has-supplementary-unicast");
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun priv->dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
1519*4882a593Smuzhiyun /* Max MTU is 1500, ETH_DATA_LEN */
1520*4882a593Smuzhiyun priv->dev->max_mtu = ETH_DATA_LEN;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Get the max mtu from the device tree. Note that the
1523*4882a593Smuzhiyun * "max-frame-size" parameter is actually max mtu. Definition
1524*4882a593Smuzhiyun * in the ePAPR v1.1 spec and usage differ, so go with usage.
1525*4882a593Smuzhiyun */
1526*4882a593Smuzhiyun of_property_read_u32(pdev->dev.of_node, "max-frame-size",
1527*4882a593Smuzhiyun &priv->dev->max_mtu);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* The DMA buffer size already accounts for an alignment bias
1530*4882a593Smuzhiyun * to avoid unaligned access exceptions for the NIOS processor,
1531*4882a593Smuzhiyun */
1532*4882a593Smuzhiyun priv->rx_dma_buf_sz = ALTERA_RXDMABUFFER_SIZE;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* get default MAC address from device tree */
1535*4882a593Smuzhiyun macaddr = of_get_mac_address(pdev->dev.of_node);
1536*4882a593Smuzhiyun if (!IS_ERR(macaddr))
1537*4882a593Smuzhiyun ether_addr_copy(ndev->dev_addr, macaddr);
1538*4882a593Smuzhiyun else
1539*4882a593Smuzhiyun eth_hw_addr_random(ndev);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* get phy addr and create mdio */
1542*4882a593Smuzhiyun ret = altera_tse_phy_get_addr_mdio_create(ndev);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun if (ret)
1545*4882a593Smuzhiyun goto err_free_netdev;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /* initialize netdev */
1548*4882a593Smuzhiyun ndev->mem_start = control_port->start;
1549*4882a593Smuzhiyun ndev->mem_end = control_port->end;
1550*4882a593Smuzhiyun ndev->netdev_ops = &altera_tse_netdev_ops;
1551*4882a593Smuzhiyun altera_tse_set_ethtool_ops(ndev);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun altera_tse_netdev_ops.ndo_set_rx_mode = tse_set_rx_mode;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (priv->hash_filter)
1556*4882a593Smuzhiyun altera_tse_netdev_ops.ndo_set_rx_mode =
1557*4882a593Smuzhiyun tse_set_rx_mode_hashfilter;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun /* Scatter/gather IO is not supported,
1560*4882a593Smuzhiyun * so it is turned off
1561*4882a593Smuzhiyun */
1562*4882a593Smuzhiyun ndev->hw_features &= ~NETIF_F_SG;
1563*4882a593Smuzhiyun ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* VLAN offloading of tagging, stripping and filtering is not
1566*4882a593Smuzhiyun * supported by hardware, but driver will accommodate the
1567*4882a593Smuzhiyun * extra 4-byte VLAN tag for processing by upper layers
1568*4882a593Smuzhiyun */
1569*4882a593Smuzhiyun ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /* setup NAPI interface */
1572*4882a593Smuzhiyun netif_napi_add(ndev, &priv->napi, tse_poll, NAPI_POLL_WEIGHT);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun spin_lock_init(&priv->mac_cfg_lock);
1575*4882a593Smuzhiyun spin_lock_init(&priv->tx_lock);
1576*4882a593Smuzhiyun spin_lock_init(&priv->rxdma_irq_lock);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun netif_carrier_off(ndev);
1579*4882a593Smuzhiyun ret = register_netdev(ndev);
1580*4882a593Smuzhiyun if (ret) {
1581*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register TSE net device\n");
1582*4882a593Smuzhiyun goto err_register_netdev;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun platform_set_drvdata(pdev, ndev);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun priv->revision = ioread32(&priv->mac_dev->megacore_revision);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun if (netif_msg_probe(priv))
1590*4882a593Smuzhiyun dev_info(&pdev->dev, "Altera TSE MAC version %d.%d at 0x%08lx irq %d/%d\n",
1591*4882a593Smuzhiyun (priv->revision >> 8) & 0xff,
1592*4882a593Smuzhiyun priv->revision & 0xff,
1593*4882a593Smuzhiyun (unsigned long) control_port->start, priv->rx_irq,
1594*4882a593Smuzhiyun priv->tx_irq);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun ret = init_phy(ndev);
1597*4882a593Smuzhiyun if (ret != 0) {
1598*4882a593Smuzhiyun netdev_err(ndev, "Cannot attach to PHY (error: %d)\n", ret);
1599*4882a593Smuzhiyun goto err_init_phy;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun return 0;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun err_init_phy:
1604*4882a593Smuzhiyun unregister_netdev(ndev);
1605*4882a593Smuzhiyun err_register_netdev:
1606*4882a593Smuzhiyun netif_napi_del(&priv->napi);
1607*4882a593Smuzhiyun altera_tse_mdio_destroy(ndev);
1608*4882a593Smuzhiyun err_free_netdev:
1609*4882a593Smuzhiyun free_netdev(ndev);
1610*4882a593Smuzhiyun return ret;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* Remove Altera TSE MAC device
1614*4882a593Smuzhiyun */
altera_tse_remove(struct platform_device * pdev)1615*4882a593Smuzhiyun static int altera_tse_remove(struct platform_device *pdev)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
1618*4882a593Smuzhiyun struct altera_tse_private *priv = netdev_priv(ndev);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (ndev->phydev) {
1621*4882a593Smuzhiyun phy_disconnect(ndev->phydev);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (of_phy_is_fixed_link(priv->device->of_node))
1624*4882a593Smuzhiyun of_phy_deregister_fixed_link(priv->device->of_node);
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
1628*4882a593Smuzhiyun altera_tse_mdio_destroy(ndev);
1629*4882a593Smuzhiyun unregister_netdev(ndev);
1630*4882a593Smuzhiyun free_netdev(ndev);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun return 0;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun static const struct altera_dmaops altera_dtype_sgdma = {
1636*4882a593Smuzhiyun .altera_dtype = ALTERA_DTYPE_SGDMA,
1637*4882a593Smuzhiyun .dmamask = 32,
1638*4882a593Smuzhiyun .reset_dma = sgdma_reset,
1639*4882a593Smuzhiyun .enable_txirq = sgdma_enable_txirq,
1640*4882a593Smuzhiyun .enable_rxirq = sgdma_enable_rxirq,
1641*4882a593Smuzhiyun .disable_txirq = sgdma_disable_txirq,
1642*4882a593Smuzhiyun .disable_rxirq = sgdma_disable_rxirq,
1643*4882a593Smuzhiyun .clear_txirq = sgdma_clear_txirq,
1644*4882a593Smuzhiyun .clear_rxirq = sgdma_clear_rxirq,
1645*4882a593Smuzhiyun .tx_buffer = sgdma_tx_buffer,
1646*4882a593Smuzhiyun .tx_completions = sgdma_tx_completions,
1647*4882a593Smuzhiyun .add_rx_desc = sgdma_add_rx_desc,
1648*4882a593Smuzhiyun .get_rx_status = sgdma_rx_status,
1649*4882a593Smuzhiyun .init_dma = sgdma_initialize,
1650*4882a593Smuzhiyun .uninit_dma = sgdma_uninitialize,
1651*4882a593Smuzhiyun .start_rxdma = sgdma_start_rxdma,
1652*4882a593Smuzhiyun };
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static const struct altera_dmaops altera_dtype_msgdma = {
1655*4882a593Smuzhiyun .altera_dtype = ALTERA_DTYPE_MSGDMA,
1656*4882a593Smuzhiyun .dmamask = 64,
1657*4882a593Smuzhiyun .reset_dma = msgdma_reset,
1658*4882a593Smuzhiyun .enable_txirq = msgdma_enable_txirq,
1659*4882a593Smuzhiyun .enable_rxirq = msgdma_enable_rxirq,
1660*4882a593Smuzhiyun .disable_txirq = msgdma_disable_txirq,
1661*4882a593Smuzhiyun .disable_rxirq = msgdma_disable_rxirq,
1662*4882a593Smuzhiyun .clear_txirq = msgdma_clear_txirq,
1663*4882a593Smuzhiyun .clear_rxirq = msgdma_clear_rxirq,
1664*4882a593Smuzhiyun .tx_buffer = msgdma_tx_buffer,
1665*4882a593Smuzhiyun .tx_completions = msgdma_tx_completions,
1666*4882a593Smuzhiyun .add_rx_desc = msgdma_add_rx_desc,
1667*4882a593Smuzhiyun .get_rx_status = msgdma_rx_status,
1668*4882a593Smuzhiyun .init_dma = msgdma_initialize,
1669*4882a593Smuzhiyun .uninit_dma = msgdma_uninitialize,
1670*4882a593Smuzhiyun .start_rxdma = msgdma_start_rxdma,
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun static const struct of_device_id altera_tse_ids[] = {
1674*4882a593Smuzhiyun { .compatible = "altr,tse-msgdma-1.0", .data = &altera_dtype_msgdma, },
1675*4882a593Smuzhiyun { .compatible = "altr,tse-1.0", .data = &altera_dtype_sgdma, },
1676*4882a593Smuzhiyun { .compatible = "ALTR,tse-1.0", .data = &altera_dtype_sgdma, },
1677*4882a593Smuzhiyun {},
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, altera_tse_ids);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun static struct platform_driver altera_tse_driver = {
1682*4882a593Smuzhiyun .probe = altera_tse_probe,
1683*4882a593Smuzhiyun .remove = altera_tse_remove,
1684*4882a593Smuzhiyun .suspend = NULL,
1685*4882a593Smuzhiyun .resume = NULL,
1686*4882a593Smuzhiyun .driver = {
1687*4882a593Smuzhiyun .name = ALTERA_TSE_RESOURCE_NAME,
1688*4882a593Smuzhiyun .of_match_table = altera_tse_ids,
1689*4882a593Smuzhiyun },
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun module_platform_driver(altera_tse_driver);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun MODULE_AUTHOR("Altera Corporation");
1695*4882a593Smuzhiyun MODULE_DESCRIPTION("Altera Triple Speed Ethernet MAC driver");
1696*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1697