1*4882a593Smuzhiyun /* Copyright © 2005 Agere Systems Inc. 2*4882a593Smuzhiyun * All rights reserved. 3*4882a593Smuzhiyun * http://www.agere.com 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SOFTWARE LICENSE 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This software is provided subject to the following terms and conditions, 8*4882a593Smuzhiyun * which you should read carefully before using the software. Using this 9*4882a593Smuzhiyun * software indicates your acceptance of these terms and conditions. If you do 10*4882a593Smuzhiyun * not agree with these terms and conditions, do not use the software. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Copyright © 2005 Agere Systems Inc. 13*4882a593Smuzhiyun * All rights reserved. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * Redistribution and use in source or binary forms, with or without 16*4882a593Smuzhiyun * modifications, are permitted provided that the following conditions are met: 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * . Redistributions of source code must retain the above copyright notice, this 19*4882a593Smuzhiyun * list of conditions and the following Disclaimer as comments in the code as 20*4882a593Smuzhiyun * well as in the documentation and/or other materials provided with the 21*4882a593Smuzhiyun * distribution. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * . Redistributions in binary form must reproduce the above copyright notice, 24*4882a593Smuzhiyun * this list of conditions and the following Disclaimer in the documentation 25*4882a593Smuzhiyun * and/or other materials provided with the distribution. 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * . Neither the name of Agere Systems Inc. nor the names of the contributors 28*4882a593Smuzhiyun * may be used to endorse or promote products derived from this software 29*4882a593Smuzhiyun * without specific prior written permission. 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * Disclaimer 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, 34*4882a593Smuzhiyun * INCLUDING, BUT NOT LIMITED TO, INFRINGEMENT AND THE IMPLIED WARRANTIES OF 35*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. ANY 36*4882a593Smuzhiyun * USE, MODIFICATION OR DISTRIBUTION OF THIS SOFTWARE IS SOLELY AT THE USERS OWN 37*4882a593Smuzhiyun * RISK. IN NO EVENT SHALL AGERE SYSTEMS INC. OR CONTRIBUTORS BE LIABLE FOR ANY 38*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 39*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 40*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 41*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, INCLUDING, BUT NOT LIMITED TO, CONTRACT, STRICT 42*4882a593Smuzhiyun * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 43*4882a593Smuzhiyun * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH 44*4882a593Smuzhiyun * DAMAGE. 45*4882a593Smuzhiyun * 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define DRIVER_NAME "et131x" 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* EEPROM registers */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* LBCIF Register Groups (addressed via 32-bit offsets) */ 53*4882a593Smuzhiyun #define LBCIF_DWORD0_GROUP 0xAC 54*4882a593Smuzhiyun #define LBCIF_DWORD1_GROUP 0xB0 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* LBCIF Registers (addressed via 8-bit offsets) */ 57*4882a593Smuzhiyun #define LBCIF_ADDRESS_REGISTER 0xAC 58*4882a593Smuzhiyun #define LBCIF_DATA_REGISTER 0xB0 59*4882a593Smuzhiyun #define LBCIF_CONTROL_REGISTER 0xB1 60*4882a593Smuzhiyun #define LBCIF_STATUS_REGISTER 0xB2 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* LBCIF Control Register Bits */ 63*4882a593Smuzhiyun #define LBCIF_CONTROL_SEQUENTIAL_READ 0x01 64*4882a593Smuzhiyun #define LBCIF_CONTROL_PAGE_WRITE 0x02 65*4882a593Smuzhiyun #define LBCIF_CONTROL_EEPROM_RELOAD 0x08 66*4882a593Smuzhiyun #define LBCIF_CONTROL_TWO_BYTE_ADDR 0x20 67*4882a593Smuzhiyun #define LBCIF_CONTROL_I2C_WRITE 0x40 68*4882a593Smuzhiyun #define LBCIF_CONTROL_LBCIF_ENABLE 0x80 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* LBCIF Status Register Bits */ 71*4882a593Smuzhiyun #define LBCIF_STATUS_PHY_QUEUE_AVAIL 0x01 72*4882a593Smuzhiyun #define LBCIF_STATUS_I2C_IDLE 0x02 73*4882a593Smuzhiyun #define LBCIF_STATUS_ACK_ERROR 0x04 74*4882a593Smuzhiyun #define LBCIF_STATUS_GENERAL_ERROR 0x08 75*4882a593Smuzhiyun #define LBCIF_STATUS_CHECKSUM_ERROR 0x40 76*4882a593Smuzhiyun #define LBCIF_STATUS_EEPROM_PRESENT 0x80 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* START OF GLOBAL REGISTER ADDRESS MAP */ 79*4882a593Smuzhiyun /* 10bit registers 80*4882a593Smuzhiyun * 81*4882a593Smuzhiyun * Tx queue start address reg in global address map at address 0x0000 82*4882a593Smuzhiyun * tx queue end address reg in global address map at address 0x0004 83*4882a593Smuzhiyun * rx queue start address reg in global address map at address 0x0008 84*4882a593Smuzhiyun * rx queue end address reg in global address map at address 0x000C 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* structure for power management control status reg in global address map 88*4882a593Smuzhiyun * located at address 0x0010 89*4882a593Smuzhiyun * jagcore_rx_rdy bit 9 90*4882a593Smuzhiyun * jagcore_tx_rdy bit 8 91*4882a593Smuzhiyun * phy_lped_en bit 7 92*4882a593Smuzhiyun * phy_sw_coma bit 6 93*4882a593Smuzhiyun * rxclk_gate bit 5 94*4882a593Smuzhiyun * txclk_gate bit 4 95*4882a593Smuzhiyun * sysclk_gate bit 3 96*4882a593Smuzhiyun * jagcore_rx_en bit 2 97*4882a593Smuzhiyun * jagcore_tx_en bit 1 98*4882a593Smuzhiyun * gigephy_en bit 0 99*4882a593Smuzhiyun */ 100*4882a593Smuzhiyun #define ET_PM_PHY_SW_COMA 0x40 101*4882a593Smuzhiyun #define ET_PMCSR_INIT 0x38 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* Interrupt status reg at address 0x0018 104*4882a593Smuzhiyun */ 105*4882a593Smuzhiyun #define ET_INTR_TXDMA_ISR 0x00000008 106*4882a593Smuzhiyun #define ET_INTR_TXDMA_ERR 0x00000010 107*4882a593Smuzhiyun #define ET_INTR_RXDMA_XFR_DONE 0x00000020 108*4882a593Smuzhiyun #define ET_INTR_RXDMA_FB_R0_LOW 0x00000040 109*4882a593Smuzhiyun #define ET_INTR_RXDMA_FB_R1_LOW 0x00000080 110*4882a593Smuzhiyun #define ET_INTR_RXDMA_STAT_LOW 0x00000100 111*4882a593Smuzhiyun #define ET_INTR_RXDMA_ERR 0x00000200 112*4882a593Smuzhiyun #define ET_INTR_WATCHDOG 0x00004000 113*4882a593Smuzhiyun #define ET_INTR_WOL 0x00008000 114*4882a593Smuzhiyun #define ET_INTR_PHY 0x00010000 115*4882a593Smuzhiyun #define ET_INTR_TXMAC 0x00020000 116*4882a593Smuzhiyun #define ET_INTR_RXMAC 0x00040000 117*4882a593Smuzhiyun #define ET_INTR_MAC_STAT 0x00080000 118*4882a593Smuzhiyun #define ET_INTR_SLV_TIMEOUT 0x00100000 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* Interrupt mask register at address 0x001C 121*4882a593Smuzhiyun * Interrupt alias clear mask reg at address 0x0020 122*4882a593Smuzhiyun * Interrupt status alias reg at address 0x0024 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * Same masks as above 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Software reset reg at address 0x0028 128*4882a593Smuzhiyun * 0: txdma_sw_reset 129*4882a593Smuzhiyun * 1: rxdma_sw_reset 130*4882a593Smuzhiyun * 2: txmac_sw_reset 131*4882a593Smuzhiyun * 3: rxmac_sw_reset 132*4882a593Smuzhiyun * 4: mac_sw_reset 133*4882a593Smuzhiyun * 5: mac_stat_sw_reset 134*4882a593Smuzhiyun * 6: mmc_sw_reset 135*4882a593Smuzhiyun *31: selfclr_disable 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define ET_RESET_ALL 0x007F 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* SLV Timer reg at address 0x002C (low 24 bits) 140*4882a593Smuzhiyun */ 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* MSI Configuration reg at address 0x0030 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun #define ET_MSI_VECTOR 0x0000001F 145*4882a593Smuzhiyun #define ET_MSI_TC 0x00070000 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Loopback reg located at address 0x0034 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun #define ET_LOOP_MAC 0x00000001 150*4882a593Smuzhiyun #define ET_LOOP_DMA 0x00000002 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* GLOBAL Module of JAGCore Address Mapping 153*4882a593Smuzhiyun * Located at address 0x0000 154*4882a593Smuzhiyun */ 155*4882a593Smuzhiyun struct global_regs { /* Location: */ 156*4882a593Smuzhiyun u32 txq_start_addr; /* 0x0000 */ 157*4882a593Smuzhiyun u32 txq_end_addr; /* 0x0004 */ 158*4882a593Smuzhiyun u32 rxq_start_addr; /* 0x0008 */ 159*4882a593Smuzhiyun u32 rxq_end_addr; /* 0x000C */ 160*4882a593Smuzhiyun u32 pm_csr; /* 0x0010 */ 161*4882a593Smuzhiyun u32 unused; /* 0x0014 */ 162*4882a593Smuzhiyun u32 int_status; /* 0x0018 */ 163*4882a593Smuzhiyun u32 int_mask; /* 0x001C */ 164*4882a593Smuzhiyun u32 int_alias_clr_en; /* 0x0020 */ 165*4882a593Smuzhiyun u32 int_status_alias; /* 0x0024 */ 166*4882a593Smuzhiyun u32 sw_reset; /* 0x0028 */ 167*4882a593Smuzhiyun u32 slv_timer; /* 0x002C */ 168*4882a593Smuzhiyun u32 msi_config; /* 0x0030 */ 169*4882a593Smuzhiyun u32 loopback; /* 0x0034 */ 170*4882a593Smuzhiyun u32 watchdog_timer; /* 0x0038 */ 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* START OF TXDMA REGISTER ADDRESS MAP */ 174*4882a593Smuzhiyun /* txdma control status reg at address 0x1000 175*4882a593Smuzhiyun */ 176*4882a593Smuzhiyun #define ET_TXDMA_CSR_HALT 0x00000001 177*4882a593Smuzhiyun #define ET_TXDMA_DROP_TLP 0x00000002 178*4882a593Smuzhiyun #define ET_TXDMA_CACHE_THRS 0x000000F0 179*4882a593Smuzhiyun #define ET_TXDMA_CACHE_SHIFT 4 180*4882a593Smuzhiyun #define ET_TXDMA_SNGL_EPKT 0x00000100 181*4882a593Smuzhiyun #define ET_TXDMA_CLASS 0x00001E00 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* structure for txdma packet ring base address hi reg in txdma address map 184*4882a593Smuzhiyun * located at address 0x1004 185*4882a593Smuzhiyun * Defined earlier (u32) 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* structure for txdma packet ring base address low reg in txdma address map 189*4882a593Smuzhiyun * located at address 0x1008 190*4882a593Smuzhiyun * Defined earlier (u32) 191*4882a593Smuzhiyun */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* structure for txdma packet ring number of descriptor reg in txdma address 194*4882a593Smuzhiyun * map. Located at address 0x100C 195*4882a593Smuzhiyun * 196*4882a593Smuzhiyun * 31-10: unused 197*4882a593Smuzhiyun * 9-0: pr ndes 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define ET_DMA12_MASK 0x0FFF /* 12 bit mask for DMA12W types */ 200*4882a593Smuzhiyun #define ET_DMA12_WRAP 0x1000 201*4882a593Smuzhiyun #define ET_DMA10_MASK 0x03FF /* 10 bit mask for DMA10W types */ 202*4882a593Smuzhiyun #define ET_DMA10_WRAP 0x0400 203*4882a593Smuzhiyun #define ET_DMA4_MASK 0x000F /* 4 bit mask for DMA4W types */ 204*4882a593Smuzhiyun #define ET_DMA4_WRAP 0x0010 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define INDEX12(x) ((x) & ET_DMA12_MASK) 207*4882a593Smuzhiyun #define INDEX10(x) ((x) & ET_DMA10_MASK) 208*4882a593Smuzhiyun #define INDEX4(x) ((x) & ET_DMA4_MASK) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 10bit DMA with wrap 211*4882a593Smuzhiyun * txdma tx queue write address reg in txdma address map at 0x1010 212*4882a593Smuzhiyun * txdma tx queue write address external reg in txdma address map at 0x1014 213*4882a593Smuzhiyun * txdma tx queue read address reg in txdma address map at 0x1018 214*4882a593Smuzhiyun * 215*4882a593Smuzhiyun * u32 216*4882a593Smuzhiyun * txdma status writeback address hi reg in txdma address map at0x101C 217*4882a593Smuzhiyun * txdma status writeback address lo reg in txdma address map at 0x1020 218*4882a593Smuzhiyun * 219*4882a593Smuzhiyun * 10bit DMA with wrap 220*4882a593Smuzhiyun * txdma service request reg in txdma address map at 0x1024 221*4882a593Smuzhiyun * structure for txdma service complete reg in txdma address map at 0x1028 222*4882a593Smuzhiyun * 223*4882a593Smuzhiyun * 4bit DMA with wrap 224*4882a593Smuzhiyun * txdma tx descriptor cache read index reg in txdma address map at 0x102C 225*4882a593Smuzhiyun * txdma tx descriptor cache write index reg in txdma address map at 0x1030 226*4882a593Smuzhiyun * 227*4882a593Smuzhiyun * txdma error reg in txdma address map at address 0x1034 228*4882a593Smuzhiyun * 0: PyldResend 229*4882a593Smuzhiyun * 1: PyldRewind 230*4882a593Smuzhiyun * 4: DescrResend 231*4882a593Smuzhiyun * 5: DescrRewind 232*4882a593Smuzhiyun * 8: WrbkResend 233*4882a593Smuzhiyun * 9: WrbkRewind 234*4882a593Smuzhiyun */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* Tx DMA Module of JAGCore Address Mapping 237*4882a593Smuzhiyun * Located at address 0x1000 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun struct txdma_regs { /* Location: */ 240*4882a593Smuzhiyun u32 csr; /* 0x1000 */ 241*4882a593Smuzhiyun u32 pr_base_hi; /* 0x1004 */ 242*4882a593Smuzhiyun u32 pr_base_lo; /* 0x1008 */ 243*4882a593Smuzhiyun u32 pr_num_des; /* 0x100C */ 244*4882a593Smuzhiyun u32 txq_wr_addr; /* 0x1010 */ 245*4882a593Smuzhiyun u32 txq_wr_addr_ext; /* 0x1014 */ 246*4882a593Smuzhiyun u32 txq_rd_addr; /* 0x1018 */ 247*4882a593Smuzhiyun u32 dma_wb_base_hi; /* 0x101C */ 248*4882a593Smuzhiyun u32 dma_wb_base_lo; /* 0x1020 */ 249*4882a593Smuzhiyun u32 service_request; /* 0x1024 */ 250*4882a593Smuzhiyun u32 service_complete; /* 0x1028 */ 251*4882a593Smuzhiyun u32 cache_rd_index; /* 0x102C */ 252*4882a593Smuzhiyun u32 cache_wr_index; /* 0x1030 */ 253*4882a593Smuzhiyun u32 tx_dma_error; /* 0x1034 */ 254*4882a593Smuzhiyun u32 desc_abort_cnt; /* 0x1038 */ 255*4882a593Smuzhiyun u32 payload_abort_cnt; /* 0x103c */ 256*4882a593Smuzhiyun u32 writeback_abort_cnt; /* 0x1040 */ 257*4882a593Smuzhiyun u32 desc_timeout_cnt; /* 0x1044 */ 258*4882a593Smuzhiyun u32 payload_timeout_cnt; /* 0x1048 */ 259*4882a593Smuzhiyun u32 writeback_timeout_cnt; /* 0x104c */ 260*4882a593Smuzhiyun u32 desc_error_cnt; /* 0x1050 */ 261*4882a593Smuzhiyun u32 payload_error_cnt; /* 0x1054 */ 262*4882a593Smuzhiyun u32 writeback_error_cnt; /* 0x1058 */ 263*4882a593Smuzhiyun u32 dropped_tlp_cnt; /* 0x105c */ 264*4882a593Smuzhiyun u32 new_service_complete; /* 0x1060 */ 265*4882a593Smuzhiyun u32 ethernet_packet_cnt; /* 0x1064 */ 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* END OF TXDMA REGISTER ADDRESS MAP */ 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* START OF RXDMA REGISTER ADDRESS MAP */ 271*4882a593Smuzhiyun /* structure for control status reg in rxdma address map 272*4882a593Smuzhiyun * Located at address 0x2000 273*4882a593Smuzhiyun * 274*4882a593Smuzhiyun * CSR 275*4882a593Smuzhiyun * 0: halt 276*4882a593Smuzhiyun * 1-3: tc 277*4882a593Smuzhiyun * 4: fbr_big_endian 278*4882a593Smuzhiyun * 5: psr_big_endian 279*4882a593Smuzhiyun * 6: pkt_big_endian 280*4882a593Smuzhiyun * 7: dma_big_endian 281*4882a593Smuzhiyun * 8-9: fbr0_size 282*4882a593Smuzhiyun * 10: fbr0_enable 283*4882a593Smuzhiyun * 11-12: fbr1_size 284*4882a593Smuzhiyun * 13: fbr1_enable 285*4882a593Smuzhiyun * 14: unused 286*4882a593Smuzhiyun * 15: pkt_drop_disable 287*4882a593Smuzhiyun * 16: pkt_done_flush 288*4882a593Smuzhiyun * 17: halt_status 289*4882a593Smuzhiyun * 18-31: unused 290*4882a593Smuzhiyun */ 291*4882a593Smuzhiyun #define ET_RXDMA_CSR_HALT 0x0001 292*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR0_SIZE_LO 0x0100 293*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR0_SIZE_HI 0x0200 294*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR0_ENABLE 0x0400 295*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR1_SIZE_LO 0x0800 296*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR1_SIZE_HI 0x1000 297*4882a593Smuzhiyun #define ET_RXDMA_CSR_FBR1_ENABLE 0x2000 298*4882a593Smuzhiyun #define ET_RXDMA_CSR_HALT_STATUS 0x00020000 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* structure for dma writeback lo reg in rxdma address map 301*4882a593Smuzhiyun * located at address 0x2004 302*4882a593Smuzhiyun * Defined earlier (u32) 303*4882a593Smuzhiyun */ 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* structure for dma writeback hi reg in rxdma address map 306*4882a593Smuzhiyun * located at address 0x2008 307*4882a593Smuzhiyun * Defined earlier (u32) 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* structure for number of packets done reg in rxdma address map 311*4882a593Smuzhiyun * located at address 0x200C 312*4882a593Smuzhiyun * 313*4882a593Smuzhiyun * 31-8: unused 314*4882a593Smuzhiyun * 7-0: num done 315*4882a593Smuzhiyun */ 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* structure for max packet time reg in rxdma address map 318*4882a593Smuzhiyun * located at address 0x2010 319*4882a593Smuzhiyun * 320*4882a593Smuzhiyun * 31-18: unused 321*4882a593Smuzhiyun * 17-0: time done 322*4882a593Smuzhiyun */ 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* structure for rx queue read address reg in rxdma address map 325*4882a593Smuzhiyun * located at address 0x2014 326*4882a593Smuzhiyun * Defined earlier (u32) 327*4882a593Smuzhiyun */ 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* structure for rx queue read address external reg in rxdma address map 330*4882a593Smuzhiyun * located at address 0x2018 331*4882a593Smuzhiyun * Defined earlier (u32) 332*4882a593Smuzhiyun */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* structure for rx queue write address reg in rxdma address map 335*4882a593Smuzhiyun * located at address 0x201C 336*4882a593Smuzhiyun * Defined earlier (u32) 337*4882a593Smuzhiyun */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* structure for packet status ring base address lo reg in rxdma address map 340*4882a593Smuzhiyun * located at address 0x2020 341*4882a593Smuzhiyun * Defined earlier (u32) 342*4882a593Smuzhiyun */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* structure for packet status ring base address hi reg in rxdma address map 345*4882a593Smuzhiyun * located at address 0x2024 346*4882a593Smuzhiyun * Defined earlier (u32) 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* structure for packet status ring number of descriptors reg in rxdma address 350*4882a593Smuzhiyun * map. Located at address 0x2028 351*4882a593Smuzhiyun * 352*4882a593Smuzhiyun * 31-12: unused 353*4882a593Smuzhiyun * 11-0: psr ndes 354*4882a593Smuzhiyun */ 355*4882a593Smuzhiyun #define ET_RXDMA_PSR_NUM_DES_MASK 0xFFF 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* structure for packet status ring available offset reg in rxdma address map 358*4882a593Smuzhiyun * located at address 0x202C 359*4882a593Smuzhiyun * 360*4882a593Smuzhiyun * 31-13: unused 361*4882a593Smuzhiyun * 12: psr avail wrap 362*4882a593Smuzhiyun * 11-0: psr avail 363*4882a593Smuzhiyun */ 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* structure for packet status ring full offset reg in rxdma address map 366*4882a593Smuzhiyun * located at address 0x2030 367*4882a593Smuzhiyun * 368*4882a593Smuzhiyun * 31-13: unused 369*4882a593Smuzhiyun * 12: psr full wrap 370*4882a593Smuzhiyun * 11-0: psr full 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun /* structure for packet status ring access index reg in rxdma address map 374*4882a593Smuzhiyun * located at address 0x2034 375*4882a593Smuzhiyun * 376*4882a593Smuzhiyun * 31-5: unused 377*4882a593Smuzhiyun * 4-0: psr_ai 378*4882a593Smuzhiyun */ 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* structure for packet status ring minimum descriptors reg in rxdma address 381*4882a593Smuzhiyun * map. Located at address 0x2038 382*4882a593Smuzhiyun * 383*4882a593Smuzhiyun * 31-12: unused 384*4882a593Smuzhiyun * 11-0: psr_min 385*4882a593Smuzhiyun */ 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* structure for free buffer ring base lo address reg in rxdma address map 388*4882a593Smuzhiyun * located at address 0x203C 389*4882a593Smuzhiyun * Defined earlier (u32) 390*4882a593Smuzhiyun */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* structure for free buffer ring base hi address reg in rxdma address map 393*4882a593Smuzhiyun * located at address 0x2040 394*4882a593Smuzhiyun * Defined earlier (u32) 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* structure for free buffer ring number of descriptors reg in rxdma address 398*4882a593Smuzhiyun * map. Located at address 0x2044 399*4882a593Smuzhiyun * 400*4882a593Smuzhiyun * 31-10: unused 401*4882a593Smuzhiyun * 9-0: fbr ndesc 402*4882a593Smuzhiyun */ 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* structure for free buffer ring 0 available offset reg in rxdma address map 405*4882a593Smuzhiyun * located at address 0x2048 406*4882a593Smuzhiyun * Defined earlier (u32) 407*4882a593Smuzhiyun */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* structure for free buffer ring 0 full offset reg in rxdma address map 410*4882a593Smuzhiyun * located at address 0x204C 411*4882a593Smuzhiyun * Defined earlier (u32) 412*4882a593Smuzhiyun */ 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* structure for free buffer cache 0 full offset reg in rxdma address map 415*4882a593Smuzhiyun * located at address 0x2050 416*4882a593Smuzhiyun * 417*4882a593Smuzhiyun * 31-5: unused 418*4882a593Smuzhiyun * 4-0: fbc rdi 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* structure for free buffer ring 0 minimum descriptor reg in rxdma address map 422*4882a593Smuzhiyun * located at address 0x2054 423*4882a593Smuzhiyun * 424*4882a593Smuzhiyun * 31-10: unused 425*4882a593Smuzhiyun * 9-0: fbr min 426*4882a593Smuzhiyun */ 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* structure for free buffer ring 1 base address lo reg in rxdma address map 429*4882a593Smuzhiyun * located at address 0x2058 - 0x205C 430*4882a593Smuzhiyun * Defined earlier (RXDMA_FBR_BASE_LO_t and RXDMA_FBR_BASE_HI_t) 431*4882a593Smuzhiyun */ 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun /* structure for free buffer ring 1 number of descriptors reg in rxdma address 434*4882a593Smuzhiyun * map. Located at address 0x2060 435*4882a593Smuzhiyun * Defined earlier (RXDMA_FBR_NUM_DES_t) 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /* structure for free buffer ring 1 available offset reg in rxdma address map 439*4882a593Smuzhiyun * located at address 0x2064 440*4882a593Smuzhiyun * Defined Earlier (RXDMA_FBR_AVAIL_OFFSET_t) 441*4882a593Smuzhiyun */ 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun /* structure for free buffer ring 1 full offset reg in rxdma address map 444*4882a593Smuzhiyun * located at address 0x2068 445*4882a593Smuzhiyun * Defined Earlier (RXDMA_FBR_FULL_OFFSET_t) 446*4882a593Smuzhiyun */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* structure for free buffer cache 1 read index reg in rxdma address map 449*4882a593Smuzhiyun * located at address 0x206C 450*4882a593Smuzhiyun * Defined Earlier (RXDMA_FBC_RD_INDEX_t) 451*4882a593Smuzhiyun */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* structure for free buffer ring 1 minimum descriptor reg in rxdma address map 454*4882a593Smuzhiyun * located at address 0x2070 455*4882a593Smuzhiyun * Defined Earlier (RXDMA_FBR_MIN_DES_t) 456*4882a593Smuzhiyun */ 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Rx DMA Module of JAGCore Address Mapping 459*4882a593Smuzhiyun * Located at address 0x2000 460*4882a593Smuzhiyun */ 461*4882a593Smuzhiyun struct rxdma_regs { /* Location: */ 462*4882a593Smuzhiyun u32 csr; /* 0x2000 */ 463*4882a593Smuzhiyun u32 dma_wb_base_lo; /* 0x2004 */ 464*4882a593Smuzhiyun u32 dma_wb_base_hi; /* 0x2008 */ 465*4882a593Smuzhiyun u32 num_pkt_done; /* 0x200C */ 466*4882a593Smuzhiyun u32 max_pkt_time; /* 0x2010 */ 467*4882a593Smuzhiyun u32 rxq_rd_addr; /* 0x2014 */ 468*4882a593Smuzhiyun u32 rxq_rd_addr_ext; /* 0x2018 */ 469*4882a593Smuzhiyun u32 rxq_wr_addr; /* 0x201C */ 470*4882a593Smuzhiyun u32 psr_base_lo; /* 0x2020 */ 471*4882a593Smuzhiyun u32 psr_base_hi; /* 0x2024 */ 472*4882a593Smuzhiyun u32 psr_num_des; /* 0x2028 */ 473*4882a593Smuzhiyun u32 psr_avail_offset; /* 0x202C */ 474*4882a593Smuzhiyun u32 psr_full_offset; /* 0x2030 */ 475*4882a593Smuzhiyun u32 psr_access_index; /* 0x2034 */ 476*4882a593Smuzhiyun u32 psr_min_des; /* 0x2038 */ 477*4882a593Smuzhiyun u32 fbr0_base_lo; /* 0x203C */ 478*4882a593Smuzhiyun u32 fbr0_base_hi; /* 0x2040 */ 479*4882a593Smuzhiyun u32 fbr0_num_des; /* 0x2044 */ 480*4882a593Smuzhiyun u32 fbr0_avail_offset; /* 0x2048 */ 481*4882a593Smuzhiyun u32 fbr0_full_offset; /* 0x204C */ 482*4882a593Smuzhiyun u32 fbr0_rd_index; /* 0x2050 */ 483*4882a593Smuzhiyun u32 fbr0_min_des; /* 0x2054 */ 484*4882a593Smuzhiyun u32 fbr1_base_lo; /* 0x2058 */ 485*4882a593Smuzhiyun u32 fbr1_base_hi; /* 0x205C */ 486*4882a593Smuzhiyun u32 fbr1_num_des; /* 0x2060 */ 487*4882a593Smuzhiyun u32 fbr1_avail_offset; /* 0x2064 */ 488*4882a593Smuzhiyun u32 fbr1_full_offset; /* 0x2068 */ 489*4882a593Smuzhiyun u32 fbr1_rd_index; /* 0x206C */ 490*4882a593Smuzhiyun u32 fbr1_min_des; /* 0x2070 */ 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun /* END OF RXDMA REGISTER ADDRESS MAP */ 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /* START OF TXMAC REGISTER ADDRESS MAP */ 496*4882a593Smuzhiyun /* structure for control reg in txmac address map 497*4882a593Smuzhiyun * located at address 0x3000 498*4882a593Smuzhiyun * 499*4882a593Smuzhiyun * bits 500*4882a593Smuzhiyun * 31-8: unused 501*4882a593Smuzhiyun * 7: cklseg_disable 502*4882a593Smuzhiyun * 6: ckbcnt_disable 503*4882a593Smuzhiyun * 5: cksegnum 504*4882a593Smuzhiyun * 4: async_disable 505*4882a593Smuzhiyun * 3: fc_disable 506*4882a593Smuzhiyun * 2: mcif_disable 507*4882a593Smuzhiyun * 1: mif_disable 508*4882a593Smuzhiyun * 0: txmac_en 509*4882a593Smuzhiyun */ 510*4882a593Smuzhiyun #define ET_TX_CTRL_FC_DISABLE 0x0008 511*4882a593Smuzhiyun #define ET_TX_CTRL_TXMAC_ENABLE 0x0001 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* structure for shadow pointer reg in txmac address map 514*4882a593Smuzhiyun * located at address 0x3004 515*4882a593Smuzhiyun * 31-27: reserved 516*4882a593Smuzhiyun * 26-16: txq rd ptr 517*4882a593Smuzhiyun * 15-11: reserved 518*4882a593Smuzhiyun * 10-0: txq wr ptr 519*4882a593Smuzhiyun */ 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* structure for error count reg in txmac address map 522*4882a593Smuzhiyun * located at address 0x3008 523*4882a593Smuzhiyun * 524*4882a593Smuzhiyun * 31-12: unused 525*4882a593Smuzhiyun * 11-8: reserved 526*4882a593Smuzhiyun * 7-4: txq_underrun 527*4882a593Smuzhiyun * 3-0: fifo_underrun 528*4882a593Smuzhiyun */ 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* structure for max fill reg in txmac address map 531*4882a593Smuzhiyun * located at address 0x300C 532*4882a593Smuzhiyun * 31-12: unused 533*4882a593Smuzhiyun * 11-0: max fill 534*4882a593Smuzhiyun */ 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun /* structure for cf parameter reg in txmac address map 537*4882a593Smuzhiyun * located at address 0x3010 538*4882a593Smuzhiyun * 31-16: cfep 539*4882a593Smuzhiyun * 15-0: cfpt 540*4882a593Smuzhiyun */ 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun /* structure for tx test reg in txmac address map 543*4882a593Smuzhiyun * located at address 0x3014 544*4882a593Smuzhiyun * 31-17: unused 545*4882a593Smuzhiyun * 16: reserved 546*4882a593Smuzhiyun * 15: txtest_en 547*4882a593Smuzhiyun * 14-11: unused 548*4882a593Smuzhiyun * 10-0: txq test pointer 549*4882a593Smuzhiyun */ 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun /* structure for error reg in txmac address map 552*4882a593Smuzhiyun * located at address 0x3018 553*4882a593Smuzhiyun * 554*4882a593Smuzhiyun * 31-9: unused 555*4882a593Smuzhiyun * 8: fifo_underrun 556*4882a593Smuzhiyun * 7-6: unused 557*4882a593Smuzhiyun * 5: ctrl2_err 558*4882a593Smuzhiyun * 4: txq_underrun 559*4882a593Smuzhiyun * 3: bcnt_err 560*4882a593Smuzhiyun * 2: lseg_err 561*4882a593Smuzhiyun * 1: segnum_err 562*4882a593Smuzhiyun * 0: seg0_err 563*4882a593Smuzhiyun */ 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun /* structure for error interrupt reg in txmac address map 566*4882a593Smuzhiyun * located at address 0x301C 567*4882a593Smuzhiyun * 568*4882a593Smuzhiyun * 31-9: unused 569*4882a593Smuzhiyun * 8: fifo_underrun 570*4882a593Smuzhiyun * 7-6: unused 571*4882a593Smuzhiyun * 5: ctrl2_err 572*4882a593Smuzhiyun * 4: txq_underrun 573*4882a593Smuzhiyun * 3: bcnt_err 574*4882a593Smuzhiyun * 2: lseg_err 575*4882a593Smuzhiyun * 1: segnum_err 576*4882a593Smuzhiyun * 0: seg0_err 577*4882a593Smuzhiyun */ 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* structure for error interrupt reg in txmac address map 580*4882a593Smuzhiyun * located at address 0x3020 581*4882a593Smuzhiyun * 582*4882a593Smuzhiyun * 31-2: unused 583*4882a593Smuzhiyun * 1: bp_req 584*4882a593Smuzhiyun * 0: bp_xonxoff 585*4882a593Smuzhiyun */ 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* Tx MAC Module of JAGCore Address Mapping 588*4882a593Smuzhiyun */ 589*4882a593Smuzhiyun struct txmac_regs { /* Location: */ 590*4882a593Smuzhiyun u32 ctl; /* 0x3000 */ 591*4882a593Smuzhiyun u32 shadow_ptr; /* 0x3004 */ 592*4882a593Smuzhiyun u32 err_cnt; /* 0x3008 */ 593*4882a593Smuzhiyun u32 max_fill; /* 0x300C */ 594*4882a593Smuzhiyun u32 cf_param; /* 0x3010 */ 595*4882a593Smuzhiyun u32 tx_test; /* 0x3014 */ 596*4882a593Smuzhiyun u32 err; /* 0x3018 */ 597*4882a593Smuzhiyun u32 err_int; /* 0x301C */ 598*4882a593Smuzhiyun u32 bp_ctrl; /* 0x3020 */ 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* END OF TXMAC REGISTER ADDRESS MAP */ 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun /* START OF RXMAC REGISTER ADDRESS MAP */ 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun /* structure for rxmac control reg in rxmac address map 606*4882a593Smuzhiyun * located at address 0x4000 607*4882a593Smuzhiyun * 608*4882a593Smuzhiyun * 31-7: reserved 609*4882a593Smuzhiyun * 6: rxmac_int_disable 610*4882a593Smuzhiyun * 5: async_disable 611*4882a593Smuzhiyun * 4: mif_disable 612*4882a593Smuzhiyun * 3: wol_disable 613*4882a593Smuzhiyun * 2: pkt_filter_disable 614*4882a593Smuzhiyun * 1: mcif_disable 615*4882a593Smuzhiyun * 0: rxmac_en 616*4882a593Smuzhiyun */ 617*4882a593Smuzhiyun #define ET_RX_CTRL_WOL_DISABLE 0x0008 618*4882a593Smuzhiyun #define ET_RX_CTRL_RXMAC_ENABLE 0x0001 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun /* structure for Wake On Lan Control and CRC 0 reg in rxmac address map 621*4882a593Smuzhiyun * located at address 0x4004 622*4882a593Smuzhiyun * 31-16: crc 623*4882a593Smuzhiyun * 15-12: reserved 624*4882a593Smuzhiyun * 11: ignore_pp 625*4882a593Smuzhiyun * 10: ignore_mp 626*4882a593Smuzhiyun * 9: clr_intr 627*4882a593Smuzhiyun * 8: ignore_link_chg 628*4882a593Smuzhiyun * 7: ignore_uni 629*4882a593Smuzhiyun * 6: ignore_multi 630*4882a593Smuzhiyun * 5: ignore_broad 631*4882a593Smuzhiyun * 4-0: valid_crc 4-0 632*4882a593Smuzhiyun */ 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* structure for CRC 1 and CRC 2 reg in rxmac address map 635*4882a593Smuzhiyun * located at address 0x4008 636*4882a593Smuzhiyun * 637*4882a593Smuzhiyun * 31-16: crc2 638*4882a593Smuzhiyun * 15-0: crc1 639*4882a593Smuzhiyun */ 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* structure for CRC 3 and CRC 4 reg in rxmac address map 642*4882a593Smuzhiyun * located at address 0x400C 643*4882a593Smuzhiyun * 644*4882a593Smuzhiyun * 31-16: crc4 645*4882a593Smuzhiyun * 15-0: crc3 646*4882a593Smuzhiyun */ 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun /* structure for Wake On Lan Source Address Lo reg in rxmac address map 649*4882a593Smuzhiyun * located at address 0x4010 650*4882a593Smuzhiyun * 651*4882a593Smuzhiyun * 31-24: sa3 652*4882a593Smuzhiyun * 23-16: sa4 653*4882a593Smuzhiyun * 15-8: sa5 654*4882a593Smuzhiyun * 7-0: sa6 655*4882a593Smuzhiyun */ 656*4882a593Smuzhiyun #define ET_RX_WOL_LO_SA3_SHIFT 24 657*4882a593Smuzhiyun #define ET_RX_WOL_LO_SA4_SHIFT 16 658*4882a593Smuzhiyun #define ET_RX_WOL_LO_SA5_SHIFT 8 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /* structure for Wake On Lan Source Address Hi reg in rxmac address map 661*4882a593Smuzhiyun * located at address 0x4014 662*4882a593Smuzhiyun * 663*4882a593Smuzhiyun * 31-16: reserved 664*4882a593Smuzhiyun * 15-8: sa1 665*4882a593Smuzhiyun * 7-0: sa2 666*4882a593Smuzhiyun */ 667*4882a593Smuzhiyun #define ET_RX_WOL_HI_SA1_SHIFT 8 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun /* structure for Wake On Lan mask reg in rxmac address map 670*4882a593Smuzhiyun * located at address 0x4018 - 0x4064 671*4882a593Smuzhiyun * Defined earlier (u32) 672*4882a593Smuzhiyun */ 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun /* structure for Unicast Packet Filter Address 1 reg in rxmac address map 675*4882a593Smuzhiyun * located at address 0x4068 676*4882a593Smuzhiyun * 677*4882a593Smuzhiyun * 31-24: addr1_3 678*4882a593Smuzhiyun * 23-16: addr1_4 679*4882a593Smuzhiyun * 15-8: addr1_5 680*4882a593Smuzhiyun * 7-0: addr1_6 681*4882a593Smuzhiyun */ 682*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR1_3_SHIFT 24 683*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR1_4_SHIFT 16 684*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR1_5_SHIFT 8 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun /* structure for Unicast Packet Filter Address 2 reg in rxmac address map 687*4882a593Smuzhiyun * located at address 0x406C 688*4882a593Smuzhiyun * 689*4882a593Smuzhiyun * 31-24: addr2_3 690*4882a593Smuzhiyun * 23-16: addr2_4 691*4882a593Smuzhiyun * 15-8: addr2_5 692*4882a593Smuzhiyun * 7-0: addr2_6 693*4882a593Smuzhiyun */ 694*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR2_3_SHIFT 24 695*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR2_4_SHIFT 16 696*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR2_5_SHIFT 8 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun /* structure for Unicast Packet Filter Address 1 & 2 reg in rxmac address map 699*4882a593Smuzhiyun * located at address 0x4070 700*4882a593Smuzhiyun * 701*4882a593Smuzhiyun * 31-24: addr2_1 702*4882a593Smuzhiyun * 23-16: addr2_2 703*4882a593Smuzhiyun * 15-8: addr1_1 704*4882a593Smuzhiyun * 7-0: addr1_2 705*4882a593Smuzhiyun */ 706*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR2_1_SHIFT 24 707*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR2_2_SHIFT 16 708*4882a593Smuzhiyun #define ET_RX_UNI_PF_ADDR1_1_SHIFT 8 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun /* structure for Multicast Hash reg in rxmac address map 711*4882a593Smuzhiyun * located at address 0x4074 - 0x4080 712*4882a593Smuzhiyun * Defined earlier (u32) 713*4882a593Smuzhiyun */ 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun /* structure for Packet Filter Control reg in rxmac address map 716*4882a593Smuzhiyun * located at address 0x4084 717*4882a593Smuzhiyun * 718*4882a593Smuzhiyun * 31-23: unused 719*4882a593Smuzhiyun * 22-16: min_pkt_size 720*4882a593Smuzhiyun * 15-4: unused 721*4882a593Smuzhiyun * 3: filter_frag_en 722*4882a593Smuzhiyun * 2: filter_uni_en 723*4882a593Smuzhiyun * 1: filter_multi_en 724*4882a593Smuzhiyun * 0: filter_broad_en 725*4882a593Smuzhiyun */ 726*4882a593Smuzhiyun #define ET_RX_PFCTRL_MIN_PKT_SZ_SHIFT 16 727*4882a593Smuzhiyun #define ET_RX_PFCTRL_FRAG_FILTER_ENABLE 0x0008 728*4882a593Smuzhiyun #define ET_RX_PFCTRL_UNICST_FILTER_ENABLE 0x0004 729*4882a593Smuzhiyun #define ET_RX_PFCTRL_MLTCST_FILTER_ENABLE 0x0002 730*4882a593Smuzhiyun #define ET_RX_PFCTRL_BRDCST_FILTER_ENABLE 0x0001 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun /* structure for Memory Controller Interface Control Max Segment reg in rxmac 733*4882a593Smuzhiyun * address map. Located at address 0x4088 734*4882a593Smuzhiyun * 735*4882a593Smuzhiyun * 31-10: reserved 736*4882a593Smuzhiyun * 9-2: max_size 737*4882a593Smuzhiyun * 1: fc_en 738*4882a593Smuzhiyun * 0: seg_en 739*4882a593Smuzhiyun */ 740*4882a593Smuzhiyun #define ET_RX_MCIF_CTRL_MAX_SEG_SIZE_SHIFT 2 741*4882a593Smuzhiyun #define ET_RX_MCIF_CTRL_MAX_SEG_FC_ENABLE 0x0002 742*4882a593Smuzhiyun #define ET_RX_MCIF_CTRL_MAX_SEG_ENABLE 0x0001 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun /* structure for Memory Controller Interface Water Mark reg in rxmac address 745*4882a593Smuzhiyun * map. Located at address 0x408C 746*4882a593Smuzhiyun * 747*4882a593Smuzhiyun * 31-26: unused 748*4882a593Smuzhiyun * 25-16: mark_hi 749*4882a593Smuzhiyun * 15-10: unused 750*4882a593Smuzhiyun * 9-0: mark_lo 751*4882a593Smuzhiyun */ 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun /* structure for Rx Queue Dialog reg in rxmac address map. 754*4882a593Smuzhiyun * located at address 0x4090 755*4882a593Smuzhiyun * 756*4882a593Smuzhiyun * 31-26: reserved 757*4882a593Smuzhiyun * 25-16: rd_ptr 758*4882a593Smuzhiyun * 15-10: reserved 759*4882a593Smuzhiyun * 9-0: wr_ptr 760*4882a593Smuzhiyun */ 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun /* structure for space available reg in rxmac address map. 763*4882a593Smuzhiyun * located at address 0x4094 764*4882a593Smuzhiyun * 765*4882a593Smuzhiyun * 31-17: reserved 766*4882a593Smuzhiyun * 16: space_avail_en 767*4882a593Smuzhiyun * 15-10: reserved 768*4882a593Smuzhiyun * 9-0: space_avail 769*4882a593Smuzhiyun */ 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun /* structure for management interface reg in rxmac address map. 772*4882a593Smuzhiyun * located at address 0x4098 773*4882a593Smuzhiyun * 774*4882a593Smuzhiyun * 31-18: reserved 775*4882a593Smuzhiyun * 17: drop_pkt_en 776*4882a593Smuzhiyun * 16-0: drop_pkt_mask 777*4882a593Smuzhiyun */ 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun /* structure for Error reg in rxmac address map. 780*4882a593Smuzhiyun * located at address 0x409C 781*4882a593Smuzhiyun * 782*4882a593Smuzhiyun * 31-4: unused 783*4882a593Smuzhiyun * 3: mif 784*4882a593Smuzhiyun * 2: async 785*4882a593Smuzhiyun * 1: pkt_filter 786*4882a593Smuzhiyun * 0: mcif 787*4882a593Smuzhiyun */ 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun /* Rx MAC Module of JAGCore Address Mapping 790*4882a593Smuzhiyun */ 791*4882a593Smuzhiyun struct rxmac_regs { /* Location: */ 792*4882a593Smuzhiyun u32 ctrl; /* 0x4000 */ 793*4882a593Smuzhiyun u32 crc0; /* 0x4004 */ 794*4882a593Smuzhiyun u32 crc12; /* 0x4008 */ 795*4882a593Smuzhiyun u32 crc34; /* 0x400C */ 796*4882a593Smuzhiyun u32 sa_lo; /* 0x4010 */ 797*4882a593Smuzhiyun u32 sa_hi; /* 0x4014 */ 798*4882a593Smuzhiyun u32 mask0_word0; /* 0x4018 */ 799*4882a593Smuzhiyun u32 mask0_word1; /* 0x401C */ 800*4882a593Smuzhiyun u32 mask0_word2; /* 0x4020 */ 801*4882a593Smuzhiyun u32 mask0_word3; /* 0x4024 */ 802*4882a593Smuzhiyun u32 mask1_word0; /* 0x4028 */ 803*4882a593Smuzhiyun u32 mask1_word1; /* 0x402C */ 804*4882a593Smuzhiyun u32 mask1_word2; /* 0x4030 */ 805*4882a593Smuzhiyun u32 mask1_word3; /* 0x4034 */ 806*4882a593Smuzhiyun u32 mask2_word0; /* 0x4038 */ 807*4882a593Smuzhiyun u32 mask2_word1; /* 0x403C */ 808*4882a593Smuzhiyun u32 mask2_word2; /* 0x4040 */ 809*4882a593Smuzhiyun u32 mask2_word3; /* 0x4044 */ 810*4882a593Smuzhiyun u32 mask3_word0; /* 0x4048 */ 811*4882a593Smuzhiyun u32 mask3_word1; /* 0x404C */ 812*4882a593Smuzhiyun u32 mask3_word2; /* 0x4050 */ 813*4882a593Smuzhiyun u32 mask3_word3; /* 0x4054 */ 814*4882a593Smuzhiyun u32 mask4_word0; /* 0x4058 */ 815*4882a593Smuzhiyun u32 mask4_word1; /* 0x405C */ 816*4882a593Smuzhiyun u32 mask4_word2; /* 0x4060 */ 817*4882a593Smuzhiyun u32 mask4_word3; /* 0x4064 */ 818*4882a593Smuzhiyun u32 uni_pf_addr1; /* 0x4068 */ 819*4882a593Smuzhiyun u32 uni_pf_addr2; /* 0x406C */ 820*4882a593Smuzhiyun u32 uni_pf_addr3; /* 0x4070 */ 821*4882a593Smuzhiyun u32 multi_hash1; /* 0x4074 */ 822*4882a593Smuzhiyun u32 multi_hash2; /* 0x4078 */ 823*4882a593Smuzhiyun u32 multi_hash3; /* 0x407C */ 824*4882a593Smuzhiyun u32 multi_hash4; /* 0x4080 */ 825*4882a593Smuzhiyun u32 pf_ctrl; /* 0x4084 */ 826*4882a593Smuzhiyun u32 mcif_ctrl_max_seg; /* 0x4088 */ 827*4882a593Smuzhiyun u32 mcif_water_mark; /* 0x408C */ 828*4882a593Smuzhiyun u32 rxq_diag; /* 0x4090 */ 829*4882a593Smuzhiyun u32 space_avail; /* 0x4094 */ 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun u32 mif_ctrl; /* 0x4098 */ 832*4882a593Smuzhiyun u32 err_reg; /* 0x409C */ 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun /* END OF RXMAC REGISTER ADDRESS MAP */ 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun /* START OF MAC REGISTER ADDRESS MAP */ 838*4882a593Smuzhiyun /* structure for configuration #1 reg in mac address map. 839*4882a593Smuzhiyun * located at address 0x5000 840*4882a593Smuzhiyun * 841*4882a593Smuzhiyun * 31: soft reset 842*4882a593Smuzhiyun * 30: sim reset 843*4882a593Smuzhiyun * 29-20: reserved 844*4882a593Smuzhiyun * 19: reset rx mc 845*4882a593Smuzhiyun * 18: reset tx mc 846*4882a593Smuzhiyun * 17: reset rx func 847*4882a593Smuzhiyun * 16: reset tx fnc 848*4882a593Smuzhiyun * 15-9: reserved 849*4882a593Smuzhiyun * 8: loopback 850*4882a593Smuzhiyun * 7-6: reserved 851*4882a593Smuzhiyun * 5: rx flow 852*4882a593Smuzhiyun * 4: tx flow 853*4882a593Smuzhiyun * 3: syncd rx en 854*4882a593Smuzhiyun * 2: rx enable 855*4882a593Smuzhiyun * 1: syncd tx en 856*4882a593Smuzhiyun * 0: tx enable 857*4882a593Smuzhiyun */ 858*4882a593Smuzhiyun #define ET_MAC_CFG1_SOFT_RESET 0x80000000 859*4882a593Smuzhiyun #define ET_MAC_CFG1_SIM_RESET 0x40000000 860*4882a593Smuzhiyun #define ET_MAC_CFG1_RESET_RXMC 0x00080000 861*4882a593Smuzhiyun #define ET_MAC_CFG1_RESET_TXMC 0x00040000 862*4882a593Smuzhiyun #define ET_MAC_CFG1_RESET_RXFUNC 0x00020000 863*4882a593Smuzhiyun #define ET_MAC_CFG1_RESET_TXFUNC 0x00010000 864*4882a593Smuzhiyun #define ET_MAC_CFG1_LOOPBACK 0x00000100 865*4882a593Smuzhiyun #define ET_MAC_CFG1_RX_FLOW 0x00000020 866*4882a593Smuzhiyun #define ET_MAC_CFG1_TX_FLOW 0x00000010 867*4882a593Smuzhiyun #define ET_MAC_CFG1_RX_ENABLE 0x00000004 868*4882a593Smuzhiyun #define ET_MAC_CFG1_TX_ENABLE 0x00000001 869*4882a593Smuzhiyun #define ET_MAC_CFG1_WAIT 0x0000000A /* RX & TX syncd */ 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* structure for configuration #2 reg in mac address map. 872*4882a593Smuzhiyun * located at address 0x5004 873*4882a593Smuzhiyun * 31-16: reserved 874*4882a593Smuzhiyun * 15-12: preamble 875*4882a593Smuzhiyun * 11-10: reserved 876*4882a593Smuzhiyun * 9-8: if mode 877*4882a593Smuzhiyun * 7-6: reserved 878*4882a593Smuzhiyun * 5: huge frame 879*4882a593Smuzhiyun * 4: length check 880*4882a593Smuzhiyun * 3: undefined 881*4882a593Smuzhiyun * 2: pad crc 882*4882a593Smuzhiyun * 1: crc enable 883*4882a593Smuzhiyun * 0: full duplex 884*4882a593Smuzhiyun */ 885*4882a593Smuzhiyun #define ET_MAC_CFG2_PREAMBLE_SHIFT 12 886*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_MASK 0x0300 887*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_1000 0x0200 888*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_100 0x0100 889*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_HUGE_FRAME 0x0020 890*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_LEN_CHECK 0x0010 891*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_PAD_CRC 0x0004 892*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_CRC_ENABLE 0x0002 893*4882a593Smuzhiyun #define ET_MAC_CFG2_IFMODE_FULL_DPLX 0x0001 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* structure for Interpacket gap reg in mac address map. 896*4882a593Smuzhiyun * located at address 0x5008 897*4882a593Smuzhiyun * 898*4882a593Smuzhiyun * 31: reserved 899*4882a593Smuzhiyun * 30-24: non B2B ipg 1 900*4882a593Smuzhiyun * 23: undefined 901*4882a593Smuzhiyun * 22-16: non B2B ipg 2 902*4882a593Smuzhiyun * 15-8: Min ifg enforce 903*4882a593Smuzhiyun * 7-0: B2B ipg 904*4882a593Smuzhiyun * 905*4882a593Smuzhiyun * structure for half duplex reg in mac address map. 906*4882a593Smuzhiyun * located at address 0x500C 907*4882a593Smuzhiyun * 31-24: reserved 908*4882a593Smuzhiyun * 23-20: Alt BEB trunc 909*4882a593Smuzhiyun * 19: Alt BEB enable 910*4882a593Smuzhiyun * 18: BP no backoff 911*4882a593Smuzhiyun * 17: no backoff 912*4882a593Smuzhiyun * 16: excess defer 913*4882a593Smuzhiyun * 15-12: re-xmit max 914*4882a593Smuzhiyun * 11-10: reserved 915*4882a593Smuzhiyun * 9-0: collision window 916*4882a593Smuzhiyun */ 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* structure for Maximum Frame Length reg in mac address map. 919*4882a593Smuzhiyun * located at address 0x5010: bits 0-15 hold the length. 920*4882a593Smuzhiyun */ 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun /* structure for Reserve 1 reg in mac address map. 923*4882a593Smuzhiyun * located at address 0x5014 - 0x5018 924*4882a593Smuzhiyun * Defined earlier (u32) 925*4882a593Smuzhiyun */ 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun /* structure for Test reg in mac address map. 928*4882a593Smuzhiyun * located at address 0x501C 929*4882a593Smuzhiyun * test: bits 0-2, rest unused 930*4882a593Smuzhiyun */ 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun /* structure for MII Management Configuration reg in mac address map. 933*4882a593Smuzhiyun * located at address 0x5020 934*4882a593Smuzhiyun * 935*4882a593Smuzhiyun * 31: reset MII mgmt 936*4882a593Smuzhiyun * 30-6: unused 937*4882a593Smuzhiyun * 5: scan auto increment 938*4882a593Smuzhiyun * 4: preamble suppress 939*4882a593Smuzhiyun * 3: undefined 940*4882a593Smuzhiyun * 2-0: mgmt clock reset 941*4882a593Smuzhiyun */ 942*4882a593Smuzhiyun #define ET_MAC_MIIMGMT_CLK_RST 0x0007 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun /* structure for MII Management Command reg in mac address map. 945*4882a593Smuzhiyun * located at address 0x5024 946*4882a593Smuzhiyun * bit 1: scan cycle 947*4882a593Smuzhiyun * bit 0: read cycle 948*4882a593Smuzhiyun */ 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun /* structure for MII Management Address reg in mac address map. 951*4882a593Smuzhiyun * located at address 0x5028 952*4882a593Smuzhiyun * 31-13: reserved 953*4882a593Smuzhiyun * 12-8: phy addr 954*4882a593Smuzhiyun * 7-5: reserved 955*4882a593Smuzhiyun * 4-0: register 956*4882a593Smuzhiyun */ 957*4882a593Smuzhiyun #define ET_MAC_MII_ADDR(phy, reg) ((phy) << 8 | (reg)) 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun /* structure for MII Management Control reg in mac address map. 960*4882a593Smuzhiyun * located at address 0x502C 961*4882a593Smuzhiyun * 31-16: reserved 962*4882a593Smuzhiyun * 15-0: phy control 963*4882a593Smuzhiyun */ 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun /* structure for MII Management Status reg in mac address map. 966*4882a593Smuzhiyun * located at address 0x5030 967*4882a593Smuzhiyun * 31-16: reserved 968*4882a593Smuzhiyun * 15-0: phy control 969*4882a593Smuzhiyun */ 970*4882a593Smuzhiyun #define ET_MAC_MIIMGMT_STAT_PHYCRTL_MASK 0xFFFF 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun /* structure for MII Management Indicators reg in mac address map. 973*4882a593Smuzhiyun * located at address 0x5034 974*4882a593Smuzhiyun * 31-3: reserved 975*4882a593Smuzhiyun * 2: not valid 976*4882a593Smuzhiyun * 1: scanning 977*4882a593Smuzhiyun * 0: busy 978*4882a593Smuzhiyun */ 979*4882a593Smuzhiyun #define ET_MAC_MGMT_BUSY 0x00000001 /* busy */ 980*4882a593Smuzhiyun #define ET_MAC_MGMT_WAIT 0x00000005 /* busy | not valid */ 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun /* structure for Interface Control reg in mac address map. 983*4882a593Smuzhiyun * located at address 0x5038 984*4882a593Smuzhiyun * 985*4882a593Smuzhiyun * 31: reset if module 986*4882a593Smuzhiyun * 30-28: reserved 987*4882a593Smuzhiyun * 27: tbi mode 988*4882a593Smuzhiyun * 26: ghd mode 989*4882a593Smuzhiyun * 25: lhd mode 990*4882a593Smuzhiyun * 24: phy mode 991*4882a593Smuzhiyun * 23: reset per mii 992*4882a593Smuzhiyun * 22-17: reserved 993*4882a593Smuzhiyun * 16: speed 994*4882a593Smuzhiyun * 15: reset pe100x 995*4882a593Smuzhiyun * 14-11: reserved 996*4882a593Smuzhiyun * 10: force quiet 997*4882a593Smuzhiyun * 9: no cipher 998*4882a593Smuzhiyun * 8: disable link fail 999*4882a593Smuzhiyun * 7: reset gpsi 1000*4882a593Smuzhiyun * 6-1: reserved 1001*4882a593Smuzhiyun * 0: enable jabber protection 1002*4882a593Smuzhiyun */ 1003*4882a593Smuzhiyun #define ET_MAC_IFCTRL_GHDMODE (1 << 26) 1004*4882a593Smuzhiyun #define ET_MAC_IFCTRL_PHYMODE (1 << 24) 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun /* structure for Interface Status reg in mac address map. 1007*4882a593Smuzhiyun * located at address 0x503C 1008*4882a593Smuzhiyun * 1009*4882a593Smuzhiyun * 31-10: reserved 1010*4882a593Smuzhiyun * 9: excess_defer 1011*4882a593Smuzhiyun * 8: clash 1012*4882a593Smuzhiyun * 7: phy_jabber 1013*4882a593Smuzhiyun * 6: phy_link_ok 1014*4882a593Smuzhiyun * 5: phy_full_duplex 1015*4882a593Smuzhiyun * 4: phy_speed 1016*4882a593Smuzhiyun * 3: pe100x_link_fail 1017*4882a593Smuzhiyun * 2: pe10t_loss_carrier 1018*4882a593Smuzhiyun * 1: pe10t_sqe_error 1019*4882a593Smuzhiyun * 0: pe10t_jabber 1020*4882a593Smuzhiyun */ 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun /* structure for Mac Station Address, Part 1 reg in mac address map. 1023*4882a593Smuzhiyun * located at address 0x5040 1024*4882a593Smuzhiyun * 1025*4882a593Smuzhiyun * 31-24: Octet6 1026*4882a593Smuzhiyun * 23-16: Octet5 1027*4882a593Smuzhiyun * 15-8: Octet4 1028*4882a593Smuzhiyun * 7-0: Octet3 1029*4882a593Smuzhiyun */ 1030*4882a593Smuzhiyun #define ET_MAC_STATION_ADDR1_OC6_SHIFT 24 1031*4882a593Smuzhiyun #define ET_MAC_STATION_ADDR1_OC5_SHIFT 16 1032*4882a593Smuzhiyun #define ET_MAC_STATION_ADDR1_OC4_SHIFT 8 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun /* structure for Mac Station Address, Part 2 reg in mac address map. 1035*4882a593Smuzhiyun * located at address 0x5044 1036*4882a593Smuzhiyun * 1037*4882a593Smuzhiyun * 31-24: Octet2 1038*4882a593Smuzhiyun * 23-16: Octet1 1039*4882a593Smuzhiyun * 15-0: reserved 1040*4882a593Smuzhiyun */ 1041*4882a593Smuzhiyun #define ET_MAC_STATION_ADDR2_OC2_SHIFT 24 1042*4882a593Smuzhiyun #define ET_MAC_STATION_ADDR2_OC1_SHIFT 16 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun /* MAC Module of JAGCore Address Mapping 1045*4882a593Smuzhiyun */ 1046*4882a593Smuzhiyun struct mac_regs { /* Location: */ 1047*4882a593Smuzhiyun u32 cfg1; /* 0x5000 */ 1048*4882a593Smuzhiyun u32 cfg2; /* 0x5004 */ 1049*4882a593Smuzhiyun u32 ipg; /* 0x5008 */ 1050*4882a593Smuzhiyun u32 hfdp; /* 0x500C */ 1051*4882a593Smuzhiyun u32 max_fm_len; /* 0x5010 */ 1052*4882a593Smuzhiyun u32 rsv1; /* 0x5014 */ 1053*4882a593Smuzhiyun u32 rsv2; /* 0x5018 */ 1054*4882a593Smuzhiyun u32 mac_test; /* 0x501C */ 1055*4882a593Smuzhiyun u32 mii_mgmt_cfg; /* 0x5020 */ 1056*4882a593Smuzhiyun u32 mii_mgmt_cmd; /* 0x5024 */ 1057*4882a593Smuzhiyun u32 mii_mgmt_addr; /* 0x5028 */ 1058*4882a593Smuzhiyun u32 mii_mgmt_ctrl; /* 0x502C */ 1059*4882a593Smuzhiyun u32 mii_mgmt_stat; /* 0x5030 */ 1060*4882a593Smuzhiyun u32 mii_mgmt_indicator; /* 0x5034 */ 1061*4882a593Smuzhiyun u32 if_ctrl; /* 0x5038 */ 1062*4882a593Smuzhiyun u32 if_stat; /* 0x503C */ 1063*4882a593Smuzhiyun u32 station_addr_1; /* 0x5040 */ 1064*4882a593Smuzhiyun u32 station_addr_2; /* 0x5044 */ 1065*4882a593Smuzhiyun }; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun /* END OF MAC REGISTER ADDRESS MAP */ 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun /* START OF MAC STAT REGISTER ADDRESS MAP */ 1070*4882a593Smuzhiyun /* structure for Carry Register One and it's Mask Register reg located in mac 1071*4882a593Smuzhiyun * stat address map address 0x6130 and 0x6138. 1072*4882a593Smuzhiyun * 1073*4882a593Smuzhiyun * 31: tr64 1074*4882a593Smuzhiyun * 30: tr127 1075*4882a593Smuzhiyun * 29: tr255 1076*4882a593Smuzhiyun * 28: tr511 1077*4882a593Smuzhiyun * 27: tr1k 1078*4882a593Smuzhiyun * 26: trmax 1079*4882a593Smuzhiyun * 25: trmgv 1080*4882a593Smuzhiyun * 24-17: unused 1081*4882a593Smuzhiyun * 16: rbyt 1082*4882a593Smuzhiyun * 15: rpkt 1083*4882a593Smuzhiyun * 14: rfcs 1084*4882a593Smuzhiyun * 13: rmca 1085*4882a593Smuzhiyun * 12: rbca 1086*4882a593Smuzhiyun * 11: rxcf 1087*4882a593Smuzhiyun * 10: rxpf 1088*4882a593Smuzhiyun * 9: rxuo 1089*4882a593Smuzhiyun * 8: raln 1090*4882a593Smuzhiyun * 7: rflr 1091*4882a593Smuzhiyun * 6: rcde 1092*4882a593Smuzhiyun * 5: rcse 1093*4882a593Smuzhiyun * 4: rund 1094*4882a593Smuzhiyun * 3: rovr 1095*4882a593Smuzhiyun * 2: rfrg 1096*4882a593Smuzhiyun * 1: rjbr 1097*4882a593Smuzhiyun * 0: rdrp 1098*4882a593Smuzhiyun */ 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun /* structure for Carry Register Two Mask Register reg in mac stat address map. 1101*4882a593Smuzhiyun * located at address 0x613C 1102*4882a593Smuzhiyun * 1103*4882a593Smuzhiyun * 31-20: unused 1104*4882a593Smuzhiyun * 19: tjbr 1105*4882a593Smuzhiyun * 18: tfcs 1106*4882a593Smuzhiyun * 17: txcf 1107*4882a593Smuzhiyun * 16: tovr 1108*4882a593Smuzhiyun * 15: tund 1109*4882a593Smuzhiyun * 14: trfg 1110*4882a593Smuzhiyun * 13: tbyt 1111*4882a593Smuzhiyun * 12: tpkt 1112*4882a593Smuzhiyun * 11: tmca 1113*4882a593Smuzhiyun * 10: tbca 1114*4882a593Smuzhiyun * 9: txpf 1115*4882a593Smuzhiyun * 8: tdfr 1116*4882a593Smuzhiyun * 7: tedf 1117*4882a593Smuzhiyun * 6: tscl 1118*4882a593Smuzhiyun * 5: tmcl 1119*4882a593Smuzhiyun * 4: tlcl 1120*4882a593Smuzhiyun * 3: txcl 1121*4882a593Smuzhiyun * 2: tncl 1122*4882a593Smuzhiyun * 1: tpfh 1123*4882a593Smuzhiyun * 0: tdrp 1124*4882a593Smuzhiyun */ 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* MAC STATS Module of JAGCore Address Mapping 1127*4882a593Smuzhiyun */ 1128*4882a593Smuzhiyun struct macstat_regs { /* Location: */ 1129*4882a593Smuzhiyun u32 pad[32]; /* 0x6000 - 607C */ 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun /* counters */ 1132*4882a593Smuzhiyun u32 txrx_0_64_byte_frames; /* 0x6080 */ 1133*4882a593Smuzhiyun u32 txrx_65_127_byte_frames; /* 0x6084 */ 1134*4882a593Smuzhiyun u32 txrx_128_255_byte_frames; /* 0x6088 */ 1135*4882a593Smuzhiyun u32 txrx_256_511_byte_frames; /* 0x608C */ 1136*4882a593Smuzhiyun u32 txrx_512_1023_byte_frames; /* 0x6090 */ 1137*4882a593Smuzhiyun u32 txrx_1024_1518_byte_frames; /* 0x6094 */ 1138*4882a593Smuzhiyun u32 txrx_1519_1522_gvln_frames; /* 0x6098 */ 1139*4882a593Smuzhiyun u32 rx_bytes; /* 0x609C */ 1140*4882a593Smuzhiyun u32 rx_packets; /* 0x60A0 */ 1141*4882a593Smuzhiyun u32 rx_fcs_errs; /* 0x60A4 */ 1142*4882a593Smuzhiyun u32 rx_multicast_packets; /* 0x60A8 */ 1143*4882a593Smuzhiyun u32 rx_broadcast_packets; /* 0x60AC */ 1144*4882a593Smuzhiyun u32 rx_control_frames; /* 0x60B0 */ 1145*4882a593Smuzhiyun u32 rx_pause_frames; /* 0x60B4 */ 1146*4882a593Smuzhiyun u32 rx_unknown_opcodes; /* 0x60B8 */ 1147*4882a593Smuzhiyun u32 rx_align_errs; /* 0x60BC */ 1148*4882a593Smuzhiyun u32 rx_frame_len_errs; /* 0x60C0 */ 1149*4882a593Smuzhiyun u32 rx_code_errs; /* 0x60C4 */ 1150*4882a593Smuzhiyun u32 rx_carrier_sense_errs; /* 0x60C8 */ 1151*4882a593Smuzhiyun u32 rx_undersize_packets; /* 0x60CC */ 1152*4882a593Smuzhiyun u32 rx_oversize_packets; /* 0x60D0 */ 1153*4882a593Smuzhiyun u32 rx_fragment_packets; /* 0x60D4 */ 1154*4882a593Smuzhiyun u32 rx_jabbers; /* 0x60D8 */ 1155*4882a593Smuzhiyun u32 rx_drops; /* 0x60DC */ 1156*4882a593Smuzhiyun u32 tx_bytes; /* 0x60E0 */ 1157*4882a593Smuzhiyun u32 tx_packets; /* 0x60E4 */ 1158*4882a593Smuzhiyun u32 tx_multicast_packets; /* 0x60E8 */ 1159*4882a593Smuzhiyun u32 tx_broadcast_packets; /* 0x60EC */ 1160*4882a593Smuzhiyun u32 tx_pause_frames; /* 0x60F0 */ 1161*4882a593Smuzhiyun u32 tx_deferred; /* 0x60F4 */ 1162*4882a593Smuzhiyun u32 tx_excessive_deferred; /* 0x60F8 */ 1163*4882a593Smuzhiyun u32 tx_single_collisions; /* 0x60FC */ 1164*4882a593Smuzhiyun u32 tx_multiple_collisions; /* 0x6100 */ 1165*4882a593Smuzhiyun u32 tx_late_collisions; /* 0x6104 */ 1166*4882a593Smuzhiyun u32 tx_excessive_collisions; /* 0x6108 */ 1167*4882a593Smuzhiyun u32 tx_total_collisions; /* 0x610C */ 1168*4882a593Smuzhiyun u32 tx_pause_honored_frames; /* 0x6110 */ 1169*4882a593Smuzhiyun u32 tx_drops; /* 0x6114 */ 1170*4882a593Smuzhiyun u32 tx_jabbers; /* 0x6118 */ 1171*4882a593Smuzhiyun u32 tx_fcs_errs; /* 0x611C */ 1172*4882a593Smuzhiyun u32 tx_control_frames; /* 0x6120 */ 1173*4882a593Smuzhiyun u32 tx_oversize_frames; /* 0x6124 */ 1174*4882a593Smuzhiyun u32 tx_undersize_frames; /* 0x6128 */ 1175*4882a593Smuzhiyun u32 tx_fragments; /* 0x612C */ 1176*4882a593Smuzhiyun u32 carry_reg1; /* 0x6130 */ 1177*4882a593Smuzhiyun u32 carry_reg2; /* 0x6134 */ 1178*4882a593Smuzhiyun u32 carry_reg1_mask; /* 0x6138 */ 1179*4882a593Smuzhiyun u32 carry_reg2_mask; /* 0x613C */ 1180*4882a593Smuzhiyun }; 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun /* END OF MAC STAT REGISTER ADDRESS MAP */ 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun /* START OF MMC REGISTER ADDRESS MAP */ 1185*4882a593Smuzhiyun /* Main Memory Controller Control reg in mmc address map. 1186*4882a593Smuzhiyun * located at address 0x7000 1187*4882a593Smuzhiyun */ 1188*4882a593Smuzhiyun #define ET_MMC_ENABLE 1 1189*4882a593Smuzhiyun #define ET_MMC_ARB_DISABLE 2 1190*4882a593Smuzhiyun #define ET_MMC_RXMAC_DISABLE 4 1191*4882a593Smuzhiyun #define ET_MMC_TXMAC_DISABLE 8 1192*4882a593Smuzhiyun #define ET_MMC_TXDMA_DISABLE 16 1193*4882a593Smuzhiyun #define ET_MMC_RXDMA_DISABLE 32 1194*4882a593Smuzhiyun #define ET_MMC_FORCE_CE 64 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun /* Main Memory Controller Host Memory Access Address reg in mmc 1197*4882a593Smuzhiyun * address map. Located at address 0x7004. Top 16 bits hold the address bits 1198*4882a593Smuzhiyun */ 1199*4882a593Smuzhiyun #define ET_SRAM_REQ_ACCESS 1 1200*4882a593Smuzhiyun #define ET_SRAM_WR_ACCESS 2 1201*4882a593Smuzhiyun #define ET_SRAM_IS_CTRL 4 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun /* structure for Main Memory Controller Host Memory Access Data reg in mmc 1204*4882a593Smuzhiyun * address map. Located at address 0x7008 - 0x7014 1205*4882a593Smuzhiyun * Defined earlier (u32) 1206*4882a593Smuzhiyun */ 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun /* Memory Control Module of JAGCore Address Mapping 1209*4882a593Smuzhiyun */ 1210*4882a593Smuzhiyun struct mmc_regs { /* Location: */ 1211*4882a593Smuzhiyun u32 mmc_ctrl; /* 0x7000 */ 1212*4882a593Smuzhiyun u32 sram_access; /* 0x7004 */ 1213*4882a593Smuzhiyun u32 sram_word1; /* 0x7008 */ 1214*4882a593Smuzhiyun u32 sram_word2; /* 0x700C */ 1215*4882a593Smuzhiyun u32 sram_word3; /* 0x7010 */ 1216*4882a593Smuzhiyun u32 sram_word4; /* 0x7014 */ 1217*4882a593Smuzhiyun }; 1218*4882a593Smuzhiyun 1219*4882a593Smuzhiyun /* END OF MMC REGISTER ADDRESS MAP */ 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun /* JAGCore Address Mapping 1222*4882a593Smuzhiyun */ 1223*4882a593Smuzhiyun struct address_map { 1224*4882a593Smuzhiyun struct global_regs global; 1225*4882a593Smuzhiyun /* unused section of global address map */ 1226*4882a593Smuzhiyun u8 unused_global[4096 - sizeof(struct global_regs)]; 1227*4882a593Smuzhiyun struct txdma_regs txdma; 1228*4882a593Smuzhiyun /* unused section of txdma address map */ 1229*4882a593Smuzhiyun u8 unused_txdma[4096 - sizeof(struct txdma_regs)]; 1230*4882a593Smuzhiyun struct rxdma_regs rxdma; 1231*4882a593Smuzhiyun /* unused section of rxdma address map */ 1232*4882a593Smuzhiyun u8 unused_rxdma[4096 - sizeof(struct rxdma_regs)]; 1233*4882a593Smuzhiyun struct txmac_regs txmac; 1234*4882a593Smuzhiyun /* unused section of txmac address map */ 1235*4882a593Smuzhiyun u8 unused_txmac[4096 - sizeof(struct txmac_regs)]; 1236*4882a593Smuzhiyun struct rxmac_regs rxmac; 1237*4882a593Smuzhiyun /* unused section of rxmac address map */ 1238*4882a593Smuzhiyun u8 unused_rxmac[4096 - sizeof(struct rxmac_regs)]; 1239*4882a593Smuzhiyun struct mac_regs mac; 1240*4882a593Smuzhiyun /* unused section of mac address map */ 1241*4882a593Smuzhiyun u8 unused_mac[4096 - sizeof(struct mac_regs)]; 1242*4882a593Smuzhiyun struct macstat_regs macstat; 1243*4882a593Smuzhiyun /* unused section of mac stat address map */ 1244*4882a593Smuzhiyun u8 unused_mac_stat[4096 - sizeof(struct macstat_regs)]; 1245*4882a593Smuzhiyun struct mmc_regs mmc; 1246*4882a593Smuzhiyun /* unused section of mmc address map */ 1247*4882a593Smuzhiyun u8 unused_mmc[4096 - sizeof(struct mmc_regs)]; 1248*4882a593Smuzhiyun /* unused section of address map */ 1249*4882a593Smuzhiyun u8 unused_[1015808]; 1250*4882a593Smuzhiyun u8 unused_exp_rom[4096]; /* MGS-size TBD */ 1251*4882a593Smuzhiyun u8 unused__[524288]; /* unused section of address map */ 1252*4882a593Smuzhiyun }; 1253*4882a593Smuzhiyun 1254*4882a593Smuzhiyun /* Defines for generic MII registers 0x00 -> 0x0F can be found in 1255*4882a593Smuzhiyun * include/linux/mii.h 1256*4882a593Smuzhiyun */ 1257*4882a593Smuzhiyun /* some defines for modem registers that seem to be 'reserved' */ 1258*4882a593Smuzhiyun #define PHY_INDEX_REG 0x10 1259*4882a593Smuzhiyun #define PHY_DATA_REG 0x11 1260*4882a593Smuzhiyun #define PHY_MPHY_CONTROL_REG 0x12 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun /* defines for specified registers */ 1263*4882a593Smuzhiyun #define PHY_LOOPBACK_CONTROL 0x13 /* TRU_VMI_LOOPBACK_CONTROL_1_REG 19 */ 1264*4882a593Smuzhiyun /* TRU_VMI_LOOPBACK_CONTROL_2_REG 20 */ 1265*4882a593Smuzhiyun #define PHY_REGISTER_MGMT_CONTROL 0x15 /* TRU_VMI_MI_SEQ_CONTROL_REG 21 */ 1266*4882a593Smuzhiyun #define PHY_CONFIG 0x16 /* TRU_VMI_CONFIGURATION_REG 22 */ 1267*4882a593Smuzhiyun #define PHY_PHY_CONTROL 0x17 /* TRU_VMI_PHY_CONTROL_REG 23 */ 1268*4882a593Smuzhiyun #define PHY_INTERRUPT_MASK 0x18 /* TRU_VMI_INTERRUPT_MASK_REG 24 */ 1269*4882a593Smuzhiyun #define PHY_INTERRUPT_STATUS 0x19 /* TRU_VMI_INTERRUPT_STATUS_REG 25 */ 1270*4882a593Smuzhiyun #define PHY_PHY_STATUS 0x1A /* TRU_VMI_PHY_STATUS_REG 26 */ 1271*4882a593Smuzhiyun #define PHY_LED_1 0x1B /* TRU_VMI_LED_CONTROL_1_REG 27 */ 1272*4882a593Smuzhiyun #define PHY_LED_2 0x1C /* TRU_VMI_LED_CONTROL_2_REG 28 */ 1273*4882a593Smuzhiyun /* TRU_VMI_LINK_CONTROL_REG 29 */ 1274*4882a593Smuzhiyun /* TRU_VMI_TIMING_CONTROL_REG */ 1275*4882a593Smuzhiyun 1276*4882a593Smuzhiyun /* MI Register 10: Gigabit basic mode status reg(Reg 0x0A) */ 1277*4882a593Smuzhiyun #define ET_1000BT_MSTR_SLV 0x4000 1278*4882a593Smuzhiyun 1279*4882a593Smuzhiyun /* MI Register 16 - 18: Reserved Reg(0x10-0x12) */ 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun /* MI Register 19: Loopback Control Reg(0x13) 1282*4882a593Smuzhiyun * 15: mii_en 1283*4882a593Smuzhiyun * 14: pcs_en 1284*4882a593Smuzhiyun * 13: pmd_en 1285*4882a593Smuzhiyun * 12: all_digital_en 1286*4882a593Smuzhiyun * 11: replica_en 1287*4882a593Smuzhiyun * 10: line_driver_en 1288*4882a593Smuzhiyun * 9-0: reserved 1289*4882a593Smuzhiyun */ 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun /* MI Register 20: Reserved Reg(0x14) */ 1292*4882a593Smuzhiyun 1293*4882a593Smuzhiyun /* MI Register 21: Management Interface Control Reg(0x15) 1294*4882a593Smuzhiyun * 15-11: reserved 1295*4882a593Smuzhiyun * 10-4: mi_error_count 1296*4882a593Smuzhiyun * 3: reserved 1297*4882a593Smuzhiyun * 2: ignore_10g_fr 1298*4882a593Smuzhiyun * 1: reserved 1299*4882a593Smuzhiyun * 0: preamble_suppress_en 1300*4882a593Smuzhiyun */ 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun /* MI Register 22: PHY Configuration Reg(0x16) 1303*4882a593Smuzhiyun * 15: crs_tx_en 1304*4882a593Smuzhiyun * 14: reserved 1305*4882a593Smuzhiyun * 13-12: tx_fifo_depth 1306*4882a593Smuzhiyun * 11-10: speed_downshift 1307*4882a593Smuzhiyun * 9: pbi_detect 1308*4882a593Smuzhiyun * 8: tbi_rate 1309*4882a593Smuzhiyun * 7: alternate_np 1310*4882a593Smuzhiyun * 6: group_mdio_en 1311*4882a593Smuzhiyun * 5: tx_clock_en 1312*4882a593Smuzhiyun * 4: sys_clock_en 1313*4882a593Smuzhiyun * 3: reserved 1314*4882a593Smuzhiyun * 2-0: mac_if_mode 1315*4882a593Smuzhiyun */ 1316*4882a593Smuzhiyun #define ET_PHY_CONFIG_TX_FIFO_DEPTH 0x3000 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun #define ET_PHY_CONFIG_FIFO_DEPTH_8 0x0000 1319*4882a593Smuzhiyun #define ET_PHY_CONFIG_FIFO_DEPTH_16 0x1000 1320*4882a593Smuzhiyun #define ET_PHY_CONFIG_FIFO_DEPTH_32 0x2000 1321*4882a593Smuzhiyun #define ET_PHY_CONFIG_FIFO_DEPTH_64 0x3000 1322*4882a593Smuzhiyun 1323*4882a593Smuzhiyun /* MI Register 23: PHY CONTROL Reg(0x17) 1324*4882a593Smuzhiyun * 15: reserved 1325*4882a593Smuzhiyun * 14: tdr_en 1326*4882a593Smuzhiyun * 13: reserved 1327*4882a593Smuzhiyun * 12-11: downshift_attempts 1328*4882a593Smuzhiyun * 10-6: reserved 1329*4882a593Smuzhiyun * 5: jabber_10baseT 1330*4882a593Smuzhiyun * 4: sqe_10baseT 1331*4882a593Smuzhiyun * 3: tp_loopback_10baseT 1332*4882a593Smuzhiyun * 2: preamble_gen_en 1333*4882a593Smuzhiyun * 1: reserved 1334*4882a593Smuzhiyun * 0: force_int 1335*4882a593Smuzhiyun */ 1336*4882a593Smuzhiyun 1337*4882a593Smuzhiyun /* MI Register 24: Interrupt Mask Reg(0x18) 1338*4882a593Smuzhiyun * 15-10: reserved 1339*4882a593Smuzhiyun * 9: mdio_sync_lost 1340*4882a593Smuzhiyun * 8: autoneg_status 1341*4882a593Smuzhiyun * 7: hi_bit_err 1342*4882a593Smuzhiyun * 6: np_rx 1343*4882a593Smuzhiyun * 5: err_counter_full 1344*4882a593Smuzhiyun * 4: fifo_over_underflow 1345*4882a593Smuzhiyun * 3: rx_status 1346*4882a593Smuzhiyun * 2: link_status 1347*4882a593Smuzhiyun * 1: automatic_speed 1348*4882a593Smuzhiyun * 0: int_en 1349*4882a593Smuzhiyun */ 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun /* MI Register 25: Interrupt Status Reg(0x19) 1352*4882a593Smuzhiyun * 15-10: reserved 1353*4882a593Smuzhiyun * 9: mdio_sync_lost 1354*4882a593Smuzhiyun * 8: autoneg_status 1355*4882a593Smuzhiyun * 7: hi_bit_err 1356*4882a593Smuzhiyun * 6: np_rx 1357*4882a593Smuzhiyun * 5: err_counter_full 1358*4882a593Smuzhiyun * 4: fifo_over_underflow 1359*4882a593Smuzhiyun * 3: rx_status 1360*4882a593Smuzhiyun * 2: link_status 1361*4882a593Smuzhiyun * 1: automatic_speed 1362*4882a593Smuzhiyun * 0: int_en 1363*4882a593Smuzhiyun */ 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun /* MI Register 26: PHY Status Reg(0x1A) 1366*4882a593Smuzhiyun * 15: reserved 1367*4882a593Smuzhiyun * 14-13: autoneg_fault 1368*4882a593Smuzhiyun * 12: autoneg_status 1369*4882a593Smuzhiyun * 11: mdi_x_status 1370*4882a593Smuzhiyun * 10: polarity_status 1371*4882a593Smuzhiyun * 9-8: speed_status 1372*4882a593Smuzhiyun * 7: duplex_status 1373*4882a593Smuzhiyun * 6: link_status 1374*4882a593Smuzhiyun * 5: tx_status 1375*4882a593Smuzhiyun * 4: rx_status 1376*4882a593Smuzhiyun * 3: collision_status 1377*4882a593Smuzhiyun * 2: autoneg_en 1378*4882a593Smuzhiyun * 1: pause_en 1379*4882a593Smuzhiyun * 0: asymmetric_dir 1380*4882a593Smuzhiyun */ 1381*4882a593Smuzhiyun #define ET_PHY_AUTONEG_STATUS 0x1000 1382*4882a593Smuzhiyun #define ET_PHY_POLARITY_STATUS 0x0400 1383*4882a593Smuzhiyun #define ET_PHY_SPEED_STATUS 0x0300 1384*4882a593Smuzhiyun #define ET_PHY_DUPLEX_STATUS 0x0080 1385*4882a593Smuzhiyun #define ET_PHY_LSTATUS 0x0040 1386*4882a593Smuzhiyun #define ET_PHY_AUTONEG_ENABLE 0x0020 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun /* MI Register 27: LED Control Reg 1(0x1B) 1389*4882a593Smuzhiyun * 15-14: reserved 1390*4882a593Smuzhiyun * 13-12: led_dup_indicate 1391*4882a593Smuzhiyun * 11-10: led_10baseT 1392*4882a593Smuzhiyun * 9-8: led_collision 1393*4882a593Smuzhiyun * 7-4: reserved 1394*4882a593Smuzhiyun * 3-2: pulse_dur 1395*4882a593Smuzhiyun * 1: pulse_stretch1 1396*4882a593Smuzhiyun * 0: pulse_stretch0 1397*4882a593Smuzhiyun */ 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun /* MI Register 28: LED Control Reg 2(0x1C) 1400*4882a593Smuzhiyun * 15-12: led_link 1401*4882a593Smuzhiyun * 11-8: led_tx_rx 1402*4882a593Smuzhiyun * 7-4: led_100BaseTX 1403*4882a593Smuzhiyun * 3-0: led_1000BaseT 1404*4882a593Smuzhiyun */ 1405*4882a593Smuzhiyun #define ET_LED2_LED_LINK 0xF000 1406*4882a593Smuzhiyun #define ET_LED2_LED_TXRX 0x0F00 1407*4882a593Smuzhiyun #define ET_LED2_LED_100TX 0x00F0 1408*4882a593Smuzhiyun #define ET_LED2_LED_1000T 0x000F 1409*4882a593Smuzhiyun 1410*4882a593Smuzhiyun /* defines for LED control reg 2 values */ 1411*4882a593Smuzhiyun #define LED_VAL_1000BT 0x0 1412*4882a593Smuzhiyun #define LED_VAL_100BTX 0x1 1413*4882a593Smuzhiyun #define LED_VAL_10BT 0x2 1414*4882a593Smuzhiyun #define LED_VAL_1000BT_100BTX 0x3 /* 1000BT on, 100BTX blink */ 1415*4882a593Smuzhiyun #define LED_VAL_LINKON 0x4 1416*4882a593Smuzhiyun #define LED_VAL_TX 0x5 1417*4882a593Smuzhiyun #define LED_VAL_RX 0x6 1418*4882a593Smuzhiyun #define LED_VAL_TXRX 0x7 /* TX or RX */ 1419*4882a593Smuzhiyun #define LED_VAL_DUPLEXFULL 0x8 1420*4882a593Smuzhiyun #define LED_VAL_COLLISION 0x9 1421*4882a593Smuzhiyun #define LED_VAL_LINKON_ACTIVE 0xA /* Link on, activity blink */ 1422*4882a593Smuzhiyun #define LED_VAL_LINKON_RECV 0xB /* Link on, receive blink */ 1423*4882a593Smuzhiyun #define LED_VAL_DUPLEXFULL_COLLISION 0xC /* Duplex on, collision blink */ 1424*4882a593Smuzhiyun #define LED_VAL_BLINK 0xD 1425*4882a593Smuzhiyun #define LED_VAL_ON 0xE 1426*4882a593Smuzhiyun #define LED_VAL_OFF 0xF 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun #define LED_LINK_SHIFT 12 1429*4882a593Smuzhiyun #define LED_TXRX_SHIFT 8 1430*4882a593Smuzhiyun #define LED_100TX_SHIFT 4 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun /* MI Register 29 - 31: Reserved Reg(0x1D - 0x1E) */ 1433