1*4882a593Smuzhiyun /* Generic NS8390 register definitions. */
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /* This file is part of Donald Becker's 8390 drivers, and is distributed
4*4882a593Smuzhiyun * under the same license. Auto-loading of 8390.o only in v2.2 - Paul G.
5*4882a593Smuzhiyun * Some of these names and comments originated from the Crynwr
6*4882a593Smuzhiyun * packet drivers, which are distributed under the GPL.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef _8390_h
10*4882a593Smuzhiyun #define _8390_h
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/if_ether.h>
13*4882a593Smuzhiyun #include <linux/ioport.h>
14*4882a593Smuzhiyun #include <linux/irqreturn.h>
15*4882a593Smuzhiyun #include <linux/skbuff.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define TX_PAGES 12 /* Two Tx slots */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* The 8390 specific per-packet-header format. */
20*4882a593Smuzhiyun struct e8390_pkt_hdr {
21*4882a593Smuzhiyun unsigned char status; /* status */
22*4882a593Smuzhiyun unsigned char next; /* pointer to next packet. */
23*4882a593Smuzhiyun unsigned short count; /* header + packet length in bytes */
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
27*4882a593Smuzhiyun void ei_poll(struct net_device *dev);
28*4882a593Smuzhiyun void eip_poll(struct net_device *dev);
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Without I/O delay - non ISA or later chips */
33*4882a593Smuzhiyun void NS8390_init(struct net_device *dev, int startp);
34*4882a593Smuzhiyun int ei_open(struct net_device *dev);
35*4882a593Smuzhiyun int ei_close(struct net_device *dev);
36*4882a593Smuzhiyun irqreturn_t ei_interrupt(int irq, void *dev_id);
37*4882a593Smuzhiyun void ei_tx_timeout(struct net_device *dev, unsigned int txqueue);
38*4882a593Smuzhiyun netdev_tx_t ei_start_xmit(struct sk_buff *skb, struct net_device *dev);
39*4882a593Smuzhiyun void ei_set_multicast_list(struct net_device *dev);
40*4882a593Smuzhiyun struct net_device_stats *ei_get_stats(struct net_device *dev);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun extern const struct net_device_ops ei_netdev_ops;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct net_device *__alloc_ei_netdev(int size);
alloc_ei_netdev(void)45*4882a593Smuzhiyun static inline struct net_device *alloc_ei_netdev(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun return __alloc_ei_netdev(0);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* With I/O delay form */
51*4882a593Smuzhiyun void NS8390p_init(struct net_device *dev, int startp);
52*4882a593Smuzhiyun int eip_open(struct net_device *dev);
53*4882a593Smuzhiyun int eip_close(struct net_device *dev);
54*4882a593Smuzhiyun irqreturn_t eip_interrupt(int irq, void *dev_id);
55*4882a593Smuzhiyun void eip_tx_timeout(struct net_device *dev, unsigned int txqueue);
56*4882a593Smuzhiyun netdev_tx_t eip_start_xmit(struct sk_buff *skb, struct net_device *dev);
57*4882a593Smuzhiyun void eip_set_multicast_list(struct net_device *dev);
58*4882a593Smuzhiyun struct net_device_stats *eip_get_stats(struct net_device *dev);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun extern const struct net_device_ops eip_netdev_ops;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct net_device *__alloc_eip_netdev(int size);
alloc_eip_netdev(void)63*4882a593Smuzhiyun static inline struct net_device *alloc_eip_netdev(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun return __alloc_eip_netdev(0);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* You have one of these per-board */
69*4882a593Smuzhiyun struct ei_device {
70*4882a593Smuzhiyun const char *name;
71*4882a593Smuzhiyun void (*reset_8390)(struct net_device *dev);
72*4882a593Smuzhiyun void (*get_8390_hdr)(struct net_device *dev,
73*4882a593Smuzhiyun struct e8390_pkt_hdr *hdr, int ring_page);
74*4882a593Smuzhiyun void (*block_output)(struct net_device *dev, int count,
75*4882a593Smuzhiyun const unsigned char *buf, int start_page);
76*4882a593Smuzhiyun void (*block_input)(struct net_device *dev, int count,
77*4882a593Smuzhiyun struct sk_buff *skb, int ring_offset);
78*4882a593Smuzhiyun unsigned long rmem_start;
79*4882a593Smuzhiyun unsigned long rmem_end;
80*4882a593Smuzhiyun void __iomem *mem;
81*4882a593Smuzhiyun unsigned char mcfilter[8];
82*4882a593Smuzhiyun unsigned open:1;
83*4882a593Smuzhiyun unsigned word16:1; /* We have the 16-bit (vs 8-bit)
84*4882a593Smuzhiyun * version of the card.
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun unsigned bigendian:1; /* 16-bit big endian mode. Do NOT
87*4882a593Smuzhiyun * set this on random 8390 clones!
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun unsigned txing:1; /* Transmit Active */
90*4882a593Smuzhiyun unsigned irqlock:1; /* 8390's intrs disabled when '1'. */
91*4882a593Smuzhiyun unsigned dmaing:1; /* Remote DMA Active */
92*4882a593Smuzhiyun unsigned char tx_start_page, rx_start_page, stop_page;
93*4882a593Smuzhiyun unsigned char current_page; /* Read pointer in buffer */
94*4882a593Smuzhiyun unsigned char interface_num; /* Net port (AUI, 10bT.) to use. */
95*4882a593Smuzhiyun unsigned char txqueue; /* Tx Packet buffer queue length. */
96*4882a593Smuzhiyun short tx1, tx2; /* Packet lengths for ping-pong tx. */
97*4882a593Smuzhiyun short lasttx; /* Alpha version consistency check. */
98*4882a593Smuzhiyun unsigned char reg0; /* Register '0' in a WD8013 */
99*4882a593Smuzhiyun unsigned char reg5; /* Register '5' in a WD8013 */
100*4882a593Smuzhiyun unsigned char saved_irq; /* Original dev->irq value. */
101*4882a593Smuzhiyun u32 *reg_offset; /* Register mapping table */
102*4882a593Smuzhiyun spinlock_t page_lock; /* Page register locks */
103*4882a593Smuzhiyun unsigned long priv; /* Private field to store bus IDs etc. */
104*4882a593Smuzhiyun u32 msg_enable; /* debug message level */
105*4882a593Smuzhiyun #ifdef AX88796_PLATFORM
106*4882a593Smuzhiyun unsigned char rxcr_base; /* default value for RXCR */
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* The maximum number of 8390 interrupt service routines called per IRQ. */
111*4882a593Smuzhiyun #define MAX_SERVICE 12
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* The maximum time waited (in jiffies) before assuming a Tx failed. (20ms) */
114*4882a593Smuzhiyun #define TX_TIMEOUT (20*HZ/100)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define ei_status (*(struct ei_device *)netdev_priv(dev))
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Some generic ethernet register configurations. */
119*4882a593Smuzhiyun #define E8390_TX_IRQ_MASK 0xa /* For register EN0_ISR */
120*4882a593Smuzhiyun #define E8390_RX_IRQ_MASK 0x5
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #ifdef AX88796_PLATFORM
123*4882a593Smuzhiyun #define E8390_RXCONFIG (ei_status.rxcr_base | 0x04)
124*4882a593Smuzhiyun #define E8390_RXOFF (ei_status.rxcr_base | 0x20)
125*4882a593Smuzhiyun #else
126*4882a593Smuzhiyun /* EN0_RXCR: broadcasts, no multicast,errors */
127*4882a593Smuzhiyun #define E8390_RXCONFIG 0x4
128*4882a593Smuzhiyun /* EN0_RXCR: Accept no packets */
129*4882a593Smuzhiyun #define E8390_RXOFF 0x20
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* EN0_TXCR: Normal transmit mode */
133*4882a593Smuzhiyun #define E8390_TXCONFIG 0x00
134*4882a593Smuzhiyun /* EN0_TXCR: Transmitter off */
135*4882a593Smuzhiyun #define E8390_TXOFF 0x02
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Register accessed at EN_CMD, the 8390 base addr. */
139*4882a593Smuzhiyun #define E8390_STOP 0x01 /* Stop and reset the chip */
140*4882a593Smuzhiyun #define E8390_START 0x02 /* Start the chip, clear reset */
141*4882a593Smuzhiyun #define E8390_TRANS 0x04 /* Transmit a frame */
142*4882a593Smuzhiyun #define E8390_RREAD 0x08 /* Remote read */
143*4882a593Smuzhiyun #define E8390_RWRITE 0x10 /* Remote write */
144*4882a593Smuzhiyun #define E8390_NODMA 0x20 /* Remote DMA */
145*4882a593Smuzhiyun #define E8390_PAGE0 0x00 /* Select page chip registers */
146*4882a593Smuzhiyun #define E8390_PAGE1 0x40 /* using the two high-order bits */
147*4882a593Smuzhiyun #define E8390_PAGE2 0x80 /* Page 3 is invalid. */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Only generate indirect loads given a machine that needs them.
150*4882a593Smuzhiyun * - removed AMIGA_PCMCIA from this list, handled as ISA io now
151*4882a593Smuzhiyun * - the _p for generates no delay by default 8390p.c overrides this.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #ifndef ei_inb
155*4882a593Smuzhiyun #define ei_inb(_p) inb(_p)
156*4882a593Smuzhiyun #define ei_outb(_v, _p) outb(_v, _p)
157*4882a593Smuzhiyun #define ei_inb_p(_p) inb(_p)
158*4882a593Smuzhiyun #define ei_outb_p(_v, _p) outb(_v, _p)
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #ifndef EI_SHIFT
162*4882a593Smuzhiyun #define EI_SHIFT(x) (x)
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define E8390_CMD EI_SHIFT(0x00) /* The command register (for all pages) */
166*4882a593Smuzhiyun /* Page 0 register offsets. */
167*4882a593Smuzhiyun #define EN0_CLDALO EI_SHIFT(0x01) /* Low byte of current local dma addr RD */
168*4882a593Smuzhiyun #define EN0_STARTPG EI_SHIFT(0x01) /* Starting page of ring bfr WR */
169*4882a593Smuzhiyun #define EN0_CLDAHI EI_SHIFT(0x02) /* High byte of current local dma addr RD */
170*4882a593Smuzhiyun #define EN0_STOPPG EI_SHIFT(0x02) /* Ending page +1 of ring bfr WR */
171*4882a593Smuzhiyun #define EN0_BOUNDARY EI_SHIFT(0x03) /* Boundary page of ring bfr RD WR */
172*4882a593Smuzhiyun #define EN0_TSR EI_SHIFT(0x04) /* Transmit status reg RD */
173*4882a593Smuzhiyun #define EN0_TPSR EI_SHIFT(0x04) /* Transmit starting page WR */
174*4882a593Smuzhiyun #define EN0_NCR EI_SHIFT(0x05) /* Number of collision reg RD */
175*4882a593Smuzhiyun #define EN0_TCNTLO EI_SHIFT(0x05) /* Low byte of tx byte count WR */
176*4882a593Smuzhiyun #define EN0_FIFO EI_SHIFT(0x06) /* FIFO RD */
177*4882a593Smuzhiyun #define EN0_TCNTHI EI_SHIFT(0x06) /* High byte of tx byte count WR */
178*4882a593Smuzhiyun #define EN0_ISR EI_SHIFT(0x07) /* Interrupt status reg RD WR */
179*4882a593Smuzhiyun #define EN0_CRDALO EI_SHIFT(0x08) /* low byte of current remote dma address RD */
180*4882a593Smuzhiyun #define EN0_RSARLO EI_SHIFT(0x08) /* Remote start address reg 0 */
181*4882a593Smuzhiyun #define EN0_CRDAHI EI_SHIFT(0x09) /* high byte, current remote dma address RD */
182*4882a593Smuzhiyun #define EN0_RSARHI EI_SHIFT(0x09) /* Remote start address reg 1 */
183*4882a593Smuzhiyun #define EN0_RCNTLO EI_SHIFT(0x0a) /* Remote byte count reg WR */
184*4882a593Smuzhiyun #define EN0_RCNTHI EI_SHIFT(0x0b) /* Remote byte count reg WR */
185*4882a593Smuzhiyun #define EN0_RSR EI_SHIFT(0x0c) /* rx status reg RD */
186*4882a593Smuzhiyun #define EN0_RXCR EI_SHIFT(0x0c) /* RX configuration reg WR */
187*4882a593Smuzhiyun #define EN0_TXCR EI_SHIFT(0x0d) /* TX configuration reg WR */
188*4882a593Smuzhiyun #define EN0_COUNTER0 EI_SHIFT(0x0d) /* Rcv alignment error counter RD */
189*4882a593Smuzhiyun #define EN0_DCFG EI_SHIFT(0x0e) /* Data configuration reg WR */
190*4882a593Smuzhiyun #define EN0_COUNTER1 EI_SHIFT(0x0e) /* Rcv CRC error counter RD */
191*4882a593Smuzhiyun #define EN0_IMR EI_SHIFT(0x0f) /* Interrupt mask reg WR */
192*4882a593Smuzhiyun #define EN0_COUNTER2 EI_SHIFT(0x0f) /* Rcv missed frame error counter RD */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Bits in EN0_ISR - Interrupt status register */
195*4882a593Smuzhiyun #define ENISR_RX 0x01 /* Receiver, no error */
196*4882a593Smuzhiyun #define ENISR_TX 0x02 /* Transmitter, no error */
197*4882a593Smuzhiyun #define ENISR_RX_ERR 0x04 /* Receiver, with error */
198*4882a593Smuzhiyun #define ENISR_TX_ERR 0x08 /* Transmitter, with error */
199*4882a593Smuzhiyun #define ENISR_OVER 0x10 /* Receiver overwrote the ring */
200*4882a593Smuzhiyun #define ENISR_COUNTERS 0x20 /* Counters need emptying */
201*4882a593Smuzhiyun #define ENISR_RDC 0x40 /* remote dma complete */
202*4882a593Smuzhiyun #define ENISR_RESET 0x80 /* Reset completed */
203*4882a593Smuzhiyun #define ENISR_ALL 0x3f /* Interrupts we will enable */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Bits in EN0_DCFG - Data config register */
206*4882a593Smuzhiyun #define ENDCFG_WTS 0x01 /* word transfer mode selection */
207*4882a593Smuzhiyun #define ENDCFG_BOS 0x02 /* byte order selection */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Page 1 register offsets. */
210*4882a593Smuzhiyun #define EN1_PHYS EI_SHIFT(0x01) /* This board's physical enet addr RD WR */
211*4882a593Smuzhiyun #define EN1_PHYS_SHIFT(i) EI_SHIFT(i+1) /* Get and set mac address */
212*4882a593Smuzhiyun #define EN1_CURPAG EI_SHIFT(0x07) /* Current memory page RD WR */
213*4882a593Smuzhiyun #define EN1_MULT EI_SHIFT(0x08) /* Multicast filter mask array (8 bytes) RD WR */
214*4882a593Smuzhiyun #define EN1_MULT_SHIFT(i) EI_SHIFT(8+i) /* Get and set multicast filter */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Bits in received packet status byte and EN0_RSR*/
217*4882a593Smuzhiyun #define ENRSR_RXOK 0x01 /* Received a good packet */
218*4882a593Smuzhiyun #define ENRSR_CRC 0x02 /* CRC error */
219*4882a593Smuzhiyun #define ENRSR_FAE 0x04 /* frame alignment error */
220*4882a593Smuzhiyun #define ENRSR_FO 0x08 /* FIFO overrun */
221*4882a593Smuzhiyun #define ENRSR_MPA 0x10 /* missed pkt */
222*4882a593Smuzhiyun #define ENRSR_PHY 0x20 /* physical/multicast address */
223*4882a593Smuzhiyun #define ENRSR_DIS 0x40 /* receiver disable. set in monitor mode */
224*4882a593Smuzhiyun #define ENRSR_DEF 0x80 /* deferring */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Transmitted packet status, EN0_TSR. */
227*4882a593Smuzhiyun #define ENTSR_PTX 0x01 /* Packet transmitted without error */
228*4882a593Smuzhiyun #define ENTSR_ND 0x02 /* The transmit wasn't deferred. */
229*4882a593Smuzhiyun #define ENTSR_COL 0x04 /* The transmit collided at least once. */
230*4882a593Smuzhiyun #define ENTSR_ABT 0x08 /* The transmit collided 16 times, and was deferred. */
231*4882a593Smuzhiyun #define ENTSR_CRS 0x10 /* The carrier sense was lost. */
232*4882a593Smuzhiyun #define ENTSR_FU 0x20 /* A "FIFO underrun" occurred during transmit. */
233*4882a593Smuzhiyun #define ENTSR_CDH 0x40 /* The collision detect "heartbeat" signal was lost. */
234*4882a593Smuzhiyun #define ENTSR_OWC 0x80 /* There was an out-of-window collision. */
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #endif /* _8390_h */
237