xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/qca8k.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun  * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
5*4882a593Smuzhiyun  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __QCA8K_H
9*4882a593Smuzhiyun #define __QCA8K_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define QCA8K_NUM_PORTS					7
16*4882a593Smuzhiyun #define QCA8K_MAX_MTU					9000
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define PHY_ID_QCA8337					0x004dd036
19*4882a593Smuzhiyun #define QCA8K_ID_QCA8337				0x13
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define QCA8K_NUM_FDB_RECORDS				2048
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define QCA8K_CPU_PORT					0
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define QCA8K_PORT_VID_DEF				1
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Global control registers */
28*4882a593Smuzhiyun #define QCA8K_REG_MASK_CTRL				0x000
29*4882a593Smuzhiyun #define   QCA8K_MASK_CTRL_ID_M				0xff
30*4882a593Smuzhiyun #define   QCA8K_MASK_CTRL_ID_S				8
31*4882a593Smuzhiyun #define QCA8K_REG_PORT0_PAD_CTRL			0x004
32*4882a593Smuzhiyun #define QCA8K_REG_PORT5_PAD_CTRL			0x008
33*4882a593Smuzhiyun #define QCA8K_REG_PORT6_PAD_CTRL			0x00c
34*4882a593Smuzhiyun #define   QCA8K_PORT_PAD_RGMII_EN			BIT(26)
35*4882a593Smuzhiyun #define   QCA8K_PORT_PAD_RGMII_TX_DELAY(x)		\
36*4882a593Smuzhiyun 						((0x8 + (x & 0x3)) << 22)
37*4882a593Smuzhiyun #define   QCA8K_PORT_PAD_RGMII_RX_DELAY(x)		\
38*4882a593Smuzhiyun 						((0x10 + (x & 0x3)) << 20)
39*4882a593Smuzhiyun #define   QCA8K_MAX_DELAY				3
40*4882a593Smuzhiyun #define   QCA8K_PORT_PAD_RGMII_RX_DELAY_EN		BIT(24)
41*4882a593Smuzhiyun #define   QCA8K_PORT_PAD_SGMII_EN			BIT(7)
42*4882a593Smuzhiyun #define QCA8K_REG_PWS					0x010
43*4882a593Smuzhiyun #define   QCA8K_PWS_SERDES_AEN_DIS			BIT(7)
44*4882a593Smuzhiyun #define QCA8K_REG_MODULE_EN				0x030
45*4882a593Smuzhiyun #define   QCA8K_MODULE_EN_MIB				BIT(0)
46*4882a593Smuzhiyun #define QCA8K_REG_MIB					0x034
47*4882a593Smuzhiyun #define   QCA8K_MIB_FLUSH				BIT(24)
48*4882a593Smuzhiyun #define   QCA8K_MIB_CPU_KEEP				BIT(20)
49*4882a593Smuzhiyun #define   QCA8K_MIB_BUSY				BIT(17)
50*4882a593Smuzhiyun #define QCA8K_MDIO_MASTER_CTRL				0x3c
51*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_BUSY			BIT(31)
52*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_EN				BIT(30)
53*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_READ			BIT(27)
54*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_WRITE			0
55*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_SUP_PRE			BIT(26)
56*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_PHY_ADDR(x)			((x) << 21)
57*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_REG_ADDR(x)			((x) << 16)
58*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_DATA(x)			(x)
59*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_DATA_MASK			GENMASK(15, 0)
60*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_MAX_PORTS			5
61*4882a593Smuzhiyun #define   QCA8K_MDIO_MASTER_MAX_REG			32
62*4882a593Smuzhiyun #define QCA8K_GOL_MAC_ADDR0				0x60
63*4882a593Smuzhiyun #define QCA8K_GOL_MAC_ADDR1				0x64
64*4882a593Smuzhiyun #define QCA8K_MAX_FRAME_SIZE				0x78
65*4882a593Smuzhiyun #define QCA8K_REG_PORT_STATUS(_i)			(0x07c + (_i) * 4)
66*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_SPEED			GENMASK(1, 0)
67*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_SPEED_10			0
68*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_SPEED_100			0x1
69*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_SPEED_1000			0x2
70*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_TXMAC			BIT(2)
71*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_RXMAC			BIT(3)
72*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_TXFLOW			BIT(4)
73*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_RXFLOW			BIT(5)
74*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_DUPLEX			BIT(6)
75*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_LINK_UP			BIT(8)
76*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_LINK_AUTO			BIT(9)
77*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_LINK_PAUSE			BIT(10)
78*4882a593Smuzhiyun #define   QCA8K_PORT_STATUS_FLOW_AUTO			BIT(12)
79*4882a593Smuzhiyun #define QCA8K_REG_PORT_HDR_CTRL(_i)			(0x9c + (_i * 4))
80*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_RX_MASK			GENMASK(3, 2)
81*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_RX_S			2
82*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_TX_MASK			GENMASK(1, 0)
83*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_TX_S			0
84*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_ALL			2
85*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_MGMT			1
86*4882a593Smuzhiyun #define   QCA8K_PORT_HDR_CTRL_NONE			0
87*4882a593Smuzhiyun #define QCA8K_REG_SGMII_CTRL				0x0e0
88*4882a593Smuzhiyun #define   QCA8K_SGMII_EN_PLL				BIT(1)
89*4882a593Smuzhiyun #define   QCA8K_SGMII_EN_RX				BIT(2)
90*4882a593Smuzhiyun #define   QCA8K_SGMII_EN_TX				BIT(3)
91*4882a593Smuzhiyun #define   QCA8K_SGMII_EN_SD				BIT(4)
92*4882a593Smuzhiyun #define   QCA8K_SGMII_CLK125M_DELAY			BIT(7)
93*4882a593Smuzhiyun #define   QCA8K_SGMII_MODE_CTRL_MASK			(BIT(22) | BIT(23))
94*4882a593Smuzhiyun #define   QCA8K_SGMII_MODE_CTRL_BASEX			(0 << 22)
95*4882a593Smuzhiyun #define   QCA8K_SGMII_MODE_CTRL_PHY			(1 << 22)
96*4882a593Smuzhiyun #define   QCA8K_SGMII_MODE_CTRL_MAC			(2 << 22)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* EEE control registers */
99*4882a593Smuzhiyun #define QCA8K_REG_EEE_CTRL				0x100
100*4882a593Smuzhiyun #define  QCA8K_REG_EEE_CTRL_LPI_EN(_i)			((_i + 1) * 2)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* ACL registers */
103*4882a593Smuzhiyun #define QCA8K_REG_PORT_VLAN_CTRL0(_i)			(0x420 + (_i * 8))
104*4882a593Smuzhiyun #define   QCA8K_PORT_VLAN_CVID(x)			(x << 16)
105*4882a593Smuzhiyun #define   QCA8K_PORT_VLAN_SVID(x)			x
106*4882a593Smuzhiyun #define QCA8K_REG_PORT_VLAN_CTRL1(_i)			(0x424 + (_i * 8))
107*4882a593Smuzhiyun #define QCA8K_REG_IPV4_PRI_BASE_ADDR			0x470
108*4882a593Smuzhiyun #define QCA8K_REG_IPV4_PRI_ADDR_MASK			0x474
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Lookup registers */
111*4882a593Smuzhiyun #define QCA8K_REG_ATU_DATA0				0x600
112*4882a593Smuzhiyun #define   QCA8K_ATU_ADDR2_S				24
113*4882a593Smuzhiyun #define   QCA8K_ATU_ADDR3_S				16
114*4882a593Smuzhiyun #define   QCA8K_ATU_ADDR4_S				8
115*4882a593Smuzhiyun #define QCA8K_REG_ATU_DATA1				0x604
116*4882a593Smuzhiyun #define   QCA8K_ATU_PORT_M				0x7f
117*4882a593Smuzhiyun #define   QCA8K_ATU_PORT_S				16
118*4882a593Smuzhiyun #define   QCA8K_ATU_ADDR0_S				8
119*4882a593Smuzhiyun #define QCA8K_REG_ATU_DATA2				0x608
120*4882a593Smuzhiyun #define   QCA8K_ATU_VID_M				0xfff
121*4882a593Smuzhiyun #define   QCA8K_ATU_VID_S				8
122*4882a593Smuzhiyun #define   QCA8K_ATU_STATUS_M				0xf
123*4882a593Smuzhiyun #define   QCA8K_ATU_STATUS_STATIC			0xf
124*4882a593Smuzhiyun #define QCA8K_REG_ATU_FUNC				0x60c
125*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_BUSY				BIT(31)
126*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_PORT_EN			BIT(14)
127*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_MULTI_EN			BIT(13)
128*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_FULL				BIT(12)
129*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_PORT_M				0xf
130*4882a593Smuzhiyun #define   QCA8K_ATU_FUNC_PORT_S				8
131*4882a593Smuzhiyun #define QCA8K_REG_VTU_FUNC0				0x610
132*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_VALID				BIT(20)
133*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_IVL_EN			BIT(19)
134*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_S(_i)			(4 + (_i) * 2)
135*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_MASK			3
136*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_UNMOD			0
137*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_UNTAG			1
138*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_TAG			2
139*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC0_EG_MODE_NOT			3
140*4882a593Smuzhiyun #define QCA8K_REG_VTU_FUNC1				0x614
141*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC1_BUSY				BIT(31)
142*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC1_VID_S				16
143*4882a593Smuzhiyun #define   QCA8K_VTU_FUNC1_FULL				BIT(4)
144*4882a593Smuzhiyun #define QCA8K_REG_GLOBAL_FW_CTRL0			0x620
145*4882a593Smuzhiyun #define   QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN		BIT(10)
146*4882a593Smuzhiyun #define QCA8K_REG_GLOBAL_FW_CTRL1			0x624
147*4882a593Smuzhiyun #define   QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S		24
148*4882a593Smuzhiyun #define   QCA8K_GLOBAL_FW_CTRL1_BC_DP_S			16
149*4882a593Smuzhiyun #define   QCA8K_GLOBAL_FW_CTRL1_MC_DP_S			8
150*4882a593Smuzhiyun #define   QCA8K_GLOBAL_FW_CTRL1_UC_DP_S			0
151*4882a593Smuzhiyun #define QCA8K_PORT_LOOKUP_CTRL(_i)			(0x660 + (_i) * 0xc)
152*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_MEMBER			GENMASK(6, 0)
153*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_VLAN_MODE			GENMASK(9, 8)
154*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_VLAN_MODE_NONE		(0 << 8)
155*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_VLAN_MODE_FALLBACK		(1 << 8)
156*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_VLAN_MODE_CHECK		(2 << 8)
157*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_VLAN_MODE_SECURE		(3 << 8)
158*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_MASK			GENMASK(18, 16)
159*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_DISABLED		(0 << 16)
160*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_BLOCKING		(1 << 16)
161*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_LISTENING		(2 << 16)
162*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_LEARNING		(3 << 16)
163*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE_FORWARD		(4 << 16)
164*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_STATE			GENMASK(18, 16)
165*4882a593Smuzhiyun #define   QCA8K_PORT_LOOKUP_LEARN			BIT(20)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Pkt edit registers */
168*4882a593Smuzhiyun #define QCA8K_EGRESS_VLAN(x)				(0x0c70 + (4 * (x / 2)))
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* L3 registers */
171*4882a593Smuzhiyun #define QCA8K_HROUTER_CONTROL				0xe00
172*4882a593Smuzhiyun #define   QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_M		GENMASK(17, 16)
173*4882a593Smuzhiyun #define   QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_S		16
174*4882a593Smuzhiyun #define   QCA8K_HROUTER_CONTROL_ARP_AGE_MODE		1
175*4882a593Smuzhiyun #define QCA8K_HROUTER_PBASED_CONTROL1			0xe08
176*4882a593Smuzhiyun #define QCA8K_HROUTER_PBASED_CONTROL2			0xe0c
177*4882a593Smuzhiyun #define QCA8K_HNAT_CONTROL				0xe38
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* MIB registers */
180*4882a593Smuzhiyun #define QCA8K_PORT_MIB_COUNTER(_i)			(0x1000 + (_i) * 0x100)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* QCA specific MII registers */
183*4882a593Smuzhiyun #define MII_ATH_MMD_ADDR				0x0d
184*4882a593Smuzhiyun #define MII_ATH_MMD_DATA				0x0e
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun enum {
187*4882a593Smuzhiyun 	QCA8K_PORT_SPEED_10M = 0,
188*4882a593Smuzhiyun 	QCA8K_PORT_SPEED_100M = 1,
189*4882a593Smuzhiyun 	QCA8K_PORT_SPEED_1000M = 2,
190*4882a593Smuzhiyun 	QCA8K_PORT_SPEED_ERR = 3,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun enum qca8k_fdb_cmd {
194*4882a593Smuzhiyun 	QCA8K_FDB_FLUSH	= 1,
195*4882a593Smuzhiyun 	QCA8K_FDB_LOAD = 2,
196*4882a593Smuzhiyun 	QCA8K_FDB_PURGE = 3,
197*4882a593Smuzhiyun 	QCA8K_FDB_NEXT = 6,
198*4882a593Smuzhiyun 	QCA8K_FDB_SEARCH = 7,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun enum qca8k_vlan_cmd {
202*4882a593Smuzhiyun 	QCA8K_VLAN_FLUSH = 1,
203*4882a593Smuzhiyun 	QCA8K_VLAN_LOAD = 2,
204*4882a593Smuzhiyun 	QCA8K_VLAN_PURGE = 3,
205*4882a593Smuzhiyun 	QCA8K_VLAN_REMOVE_PORT = 4,
206*4882a593Smuzhiyun 	QCA8K_VLAN_NEXT = 5,
207*4882a593Smuzhiyun 	QCA8K_VLAN_READ = 6,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun struct ar8xxx_port_status {
211*4882a593Smuzhiyun 	int enabled;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun struct qca8k_priv {
215*4882a593Smuzhiyun 	struct regmap *regmap;
216*4882a593Smuzhiyun 	struct mii_bus *bus;
217*4882a593Smuzhiyun 	struct ar8xxx_port_status port_sts[QCA8K_NUM_PORTS];
218*4882a593Smuzhiyun 	struct dsa_switch *ds;
219*4882a593Smuzhiyun 	struct mutex reg_mutex;
220*4882a593Smuzhiyun 	struct device *dev;
221*4882a593Smuzhiyun 	struct dsa_switch_ops ops;
222*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
223*4882a593Smuzhiyun 	unsigned int port_mtu[QCA8K_NUM_PORTS];
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun struct qca8k_mib_desc {
227*4882a593Smuzhiyun 	unsigned int size;
228*4882a593Smuzhiyun 	unsigned int offset;
229*4882a593Smuzhiyun 	const char *name;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct qca8k_fdb {
233*4882a593Smuzhiyun 	u16 vid;
234*4882a593Smuzhiyun 	u8 port_mask;
235*4882a593Smuzhiyun 	u8 aging;
236*4882a593Smuzhiyun 	u8 mac[6];
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #endif /* __QCA8K_H */
240