1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
5*4882a593Smuzhiyun * Copyright (c) 2015, 2019, The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun * Copyright (c) 2016 John Crispin <john@phrozen.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/phy.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <net/dsa.h>
13*4882a593Smuzhiyun #include <linux/of_net.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/if_bridge.h>
16*4882a593Smuzhiyun #include <linux/mdio.h>
17*4882a593Smuzhiyun #include <linux/phylink.h>
18*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
19*4882a593Smuzhiyun #include <linux/etherdevice.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "qca8k.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define MIB_DESC(_s, _o, _n) \
24*4882a593Smuzhiyun { \
25*4882a593Smuzhiyun .size = (_s), \
26*4882a593Smuzhiyun .offset = (_o), \
27*4882a593Smuzhiyun .name = (_n), \
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct qca8k_mib_desc ar8327_mib[] = {
31*4882a593Smuzhiyun MIB_DESC(1, 0x00, "RxBroad"),
32*4882a593Smuzhiyun MIB_DESC(1, 0x04, "RxPause"),
33*4882a593Smuzhiyun MIB_DESC(1, 0x08, "RxMulti"),
34*4882a593Smuzhiyun MIB_DESC(1, 0x0c, "RxFcsErr"),
35*4882a593Smuzhiyun MIB_DESC(1, 0x10, "RxAlignErr"),
36*4882a593Smuzhiyun MIB_DESC(1, 0x14, "RxRunt"),
37*4882a593Smuzhiyun MIB_DESC(1, 0x18, "RxFragment"),
38*4882a593Smuzhiyun MIB_DESC(1, 0x1c, "Rx64Byte"),
39*4882a593Smuzhiyun MIB_DESC(1, 0x20, "Rx128Byte"),
40*4882a593Smuzhiyun MIB_DESC(1, 0x24, "Rx256Byte"),
41*4882a593Smuzhiyun MIB_DESC(1, 0x28, "Rx512Byte"),
42*4882a593Smuzhiyun MIB_DESC(1, 0x2c, "Rx1024Byte"),
43*4882a593Smuzhiyun MIB_DESC(1, 0x30, "Rx1518Byte"),
44*4882a593Smuzhiyun MIB_DESC(1, 0x34, "RxMaxByte"),
45*4882a593Smuzhiyun MIB_DESC(1, 0x38, "RxTooLong"),
46*4882a593Smuzhiyun MIB_DESC(2, 0x3c, "RxGoodByte"),
47*4882a593Smuzhiyun MIB_DESC(2, 0x44, "RxBadByte"),
48*4882a593Smuzhiyun MIB_DESC(1, 0x4c, "RxOverFlow"),
49*4882a593Smuzhiyun MIB_DESC(1, 0x50, "Filtered"),
50*4882a593Smuzhiyun MIB_DESC(1, 0x54, "TxBroad"),
51*4882a593Smuzhiyun MIB_DESC(1, 0x58, "TxPause"),
52*4882a593Smuzhiyun MIB_DESC(1, 0x5c, "TxMulti"),
53*4882a593Smuzhiyun MIB_DESC(1, 0x60, "TxUnderRun"),
54*4882a593Smuzhiyun MIB_DESC(1, 0x64, "Tx64Byte"),
55*4882a593Smuzhiyun MIB_DESC(1, 0x68, "Tx128Byte"),
56*4882a593Smuzhiyun MIB_DESC(1, 0x6c, "Tx256Byte"),
57*4882a593Smuzhiyun MIB_DESC(1, 0x70, "Tx512Byte"),
58*4882a593Smuzhiyun MIB_DESC(1, 0x74, "Tx1024Byte"),
59*4882a593Smuzhiyun MIB_DESC(1, 0x78, "Tx1518Byte"),
60*4882a593Smuzhiyun MIB_DESC(1, 0x7c, "TxMaxByte"),
61*4882a593Smuzhiyun MIB_DESC(1, 0x80, "TxOverSize"),
62*4882a593Smuzhiyun MIB_DESC(2, 0x84, "TxByte"),
63*4882a593Smuzhiyun MIB_DESC(1, 0x8c, "TxCollision"),
64*4882a593Smuzhiyun MIB_DESC(1, 0x90, "TxAbortCol"),
65*4882a593Smuzhiyun MIB_DESC(1, 0x94, "TxMultiCol"),
66*4882a593Smuzhiyun MIB_DESC(1, 0x98, "TxSingleCol"),
67*4882a593Smuzhiyun MIB_DESC(1, 0x9c, "TxExcDefer"),
68*4882a593Smuzhiyun MIB_DESC(1, 0xa0, "TxDefer"),
69*4882a593Smuzhiyun MIB_DESC(1, 0xa4, "TxLateCol"),
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* The 32bit switch registers are accessed indirectly. To achieve this we need
73*4882a593Smuzhiyun * to set the page of the register. Track the last page that was set to reduce
74*4882a593Smuzhiyun * mdio writes
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun static u16 qca8k_current_page = 0xffff;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static void
qca8k_split_addr(u32 regaddr,u16 * r1,u16 * r2,u16 * page)79*4882a593Smuzhiyun qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun regaddr >>= 1;
82*4882a593Smuzhiyun *r1 = regaddr & 0x1e;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun regaddr >>= 5;
85*4882a593Smuzhiyun *r2 = regaddr & 0x7;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun regaddr >>= 3;
88*4882a593Smuzhiyun *page = regaddr & 0x3ff;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static u32
qca8k_mii_read32(struct mii_bus * bus,int phy_id,u32 regnum)92*4882a593Smuzhiyun qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 val;
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun ret = bus->read(bus, phy_id, regnum);
98*4882a593Smuzhiyun if (ret >= 0) {
99*4882a593Smuzhiyun val = ret;
100*4882a593Smuzhiyun ret = bus->read(bus, phy_id, regnum + 1);
101*4882a593Smuzhiyun val |= ret << 16;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (ret < 0) {
105*4882a593Smuzhiyun dev_err_ratelimited(&bus->dev,
106*4882a593Smuzhiyun "failed to read qca8k 32bit register\n");
107*4882a593Smuzhiyun return ret;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return val;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static void
qca8k_mii_write32(struct mii_bus * bus,int phy_id,u32 regnum,u32 val)114*4882a593Smuzhiyun qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun u16 lo, hi;
117*4882a593Smuzhiyun int ret;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun lo = val & 0xffff;
120*4882a593Smuzhiyun hi = (u16)(val >> 16);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ret = bus->write(bus, phy_id, regnum, lo);
123*4882a593Smuzhiyun if (ret >= 0)
124*4882a593Smuzhiyun ret = bus->write(bus, phy_id, regnum + 1, hi);
125*4882a593Smuzhiyun if (ret < 0)
126*4882a593Smuzhiyun dev_err_ratelimited(&bus->dev,
127*4882a593Smuzhiyun "failed to write qca8k 32bit register\n");
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static void
qca8k_set_page(struct mii_bus * bus,u16 page)131*4882a593Smuzhiyun qca8k_set_page(struct mii_bus *bus, u16 page)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun if (page == qca8k_current_page)
134*4882a593Smuzhiyun return;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (bus->write(bus, 0x18, 0, page) < 0)
137*4882a593Smuzhiyun dev_err_ratelimited(&bus->dev,
138*4882a593Smuzhiyun "failed to set qca8k page\n");
139*4882a593Smuzhiyun qca8k_current_page = page;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static u32
qca8k_read(struct qca8k_priv * priv,u32 reg)143*4882a593Smuzhiyun qca8k_read(struct qca8k_priv *priv, u32 reg)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u16 r1, r2, page;
146*4882a593Smuzhiyun u32 val;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun qca8k_split_addr(reg, &r1, &r2, &page);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun qca8k_set_page(priv->bus, page);
153*4882a593Smuzhiyun val = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun mutex_unlock(&priv->bus->mdio_lock);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return val;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static void
qca8k_write(struct qca8k_priv * priv,u32 reg,u32 val)161*4882a593Smuzhiyun qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun u16 r1, r2, page;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun qca8k_split_addr(reg, &r1, &r2, &page);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun qca8k_set_page(priv->bus, page);
170*4882a593Smuzhiyun qca8k_mii_write32(priv->bus, 0x10 | r2, r1, val);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun mutex_unlock(&priv->bus->mdio_lock);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static u32
qca8k_rmw(struct qca8k_priv * priv,u32 reg,u32 mask,u32 val)176*4882a593Smuzhiyun qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 val)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u16 r1, r2, page;
179*4882a593Smuzhiyun u32 ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun qca8k_split_addr(reg, &r1, &r2, &page);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun qca8k_set_page(priv->bus, page);
186*4882a593Smuzhiyun ret = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
187*4882a593Smuzhiyun ret &= ~mask;
188*4882a593Smuzhiyun ret |= val;
189*4882a593Smuzhiyun qca8k_mii_write32(priv->bus, 0x10 | r2, r1, ret);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun mutex_unlock(&priv->bus->mdio_lock);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static void
qca8k_reg_set(struct qca8k_priv * priv,u32 reg,u32 val)197*4882a593Smuzhiyun qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun qca8k_rmw(priv, reg, 0, val);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static void
qca8k_reg_clear(struct qca8k_priv * priv,u32 reg,u32 val)203*4882a593Smuzhiyun qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun qca8k_rmw(priv, reg, val, 0);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static int
qca8k_regmap_read(void * ctx,uint32_t reg,uint32_t * val)209*4882a593Smuzhiyun qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun *val = qca8k_read(priv, reg);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static int
qca8k_regmap_write(void * ctx,uint32_t reg,uint32_t val)219*4882a593Smuzhiyun qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun qca8k_write(priv, reg, val);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct regmap_range qca8k_readable_ranges[] = {
229*4882a593Smuzhiyun regmap_reg_range(0x0000, 0x00e4), /* Global control */
230*4882a593Smuzhiyun regmap_reg_range(0x0100, 0x0168), /* EEE control */
231*4882a593Smuzhiyun regmap_reg_range(0x0200, 0x0270), /* Parser control */
232*4882a593Smuzhiyun regmap_reg_range(0x0400, 0x0454), /* ACL */
233*4882a593Smuzhiyun regmap_reg_range(0x0600, 0x0718), /* Lookup */
234*4882a593Smuzhiyun regmap_reg_range(0x0800, 0x0b70), /* QM */
235*4882a593Smuzhiyun regmap_reg_range(0x0c00, 0x0c80), /* PKT */
236*4882a593Smuzhiyun regmap_reg_range(0x0e00, 0x0e98), /* L3 */
237*4882a593Smuzhiyun regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
238*4882a593Smuzhiyun regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
239*4882a593Smuzhiyun regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
240*4882a593Smuzhiyun regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
241*4882a593Smuzhiyun regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
242*4882a593Smuzhiyun regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
243*4882a593Smuzhiyun regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct regmap_access_table qca8k_readable_table = {
248*4882a593Smuzhiyun .yes_ranges = qca8k_readable_ranges,
249*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static struct regmap_config qca8k_regmap_config = {
253*4882a593Smuzhiyun .reg_bits = 16,
254*4882a593Smuzhiyun .val_bits = 32,
255*4882a593Smuzhiyun .reg_stride = 4,
256*4882a593Smuzhiyun .max_register = 0x16ac, /* end MIB - Port6 range */
257*4882a593Smuzhiyun .reg_read = qca8k_regmap_read,
258*4882a593Smuzhiyun .reg_write = qca8k_regmap_write,
259*4882a593Smuzhiyun .rd_table = &qca8k_readable_table,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static int
qca8k_busy_wait(struct qca8k_priv * priv,u32 reg,u32 mask)263*4882a593Smuzhiyun qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun unsigned long timeout;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(20);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* loop until the busy flag has cleared */
270*4882a593Smuzhiyun do {
271*4882a593Smuzhiyun u32 val = qca8k_read(priv, reg);
272*4882a593Smuzhiyun int busy = val & mask;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (!busy)
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun cond_resched();
277*4882a593Smuzhiyun } while (!time_after_eq(jiffies, timeout));
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return time_after_eq(jiffies, timeout);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static void
qca8k_fdb_read(struct qca8k_priv * priv,struct qca8k_fdb * fdb)283*4882a593Smuzhiyun qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u32 reg[4];
286*4882a593Smuzhiyun int i;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* load the ARL table into an array */
289*4882a593Smuzhiyun for (i = 0; i < 4; i++)
290*4882a593Smuzhiyun reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* vid - 83:72 */
293*4882a593Smuzhiyun fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
294*4882a593Smuzhiyun /* aging - 67:64 */
295*4882a593Smuzhiyun fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
296*4882a593Smuzhiyun /* portmask - 54:48 */
297*4882a593Smuzhiyun fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
298*4882a593Smuzhiyun /* mac - 47:0 */
299*4882a593Smuzhiyun fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
300*4882a593Smuzhiyun fdb->mac[1] = reg[1] & 0xff;
301*4882a593Smuzhiyun fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
302*4882a593Smuzhiyun fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
303*4882a593Smuzhiyun fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
304*4882a593Smuzhiyun fdb->mac[5] = reg[0] & 0xff;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static void
qca8k_fdb_write(struct qca8k_priv * priv,u16 vid,u8 port_mask,const u8 * mac,u8 aging)308*4882a593Smuzhiyun qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
309*4882a593Smuzhiyun u8 aging)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun u32 reg[3] = { 0 };
312*4882a593Smuzhiyun int i;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* vid - 83:72 */
315*4882a593Smuzhiyun reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
316*4882a593Smuzhiyun /* aging - 67:64 */
317*4882a593Smuzhiyun reg[2] |= aging & QCA8K_ATU_STATUS_M;
318*4882a593Smuzhiyun /* portmask - 54:48 */
319*4882a593Smuzhiyun reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
320*4882a593Smuzhiyun /* mac - 47:0 */
321*4882a593Smuzhiyun reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
322*4882a593Smuzhiyun reg[1] |= mac[1];
323*4882a593Smuzhiyun reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
324*4882a593Smuzhiyun reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
325*4882a593Smuzhiyun reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
326*4882a593Smuzhiyun reg[0] |= mac[5];
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* load the array into the ARL table */
329*4882a593Smuzhiyun for (i = 0; i < 3; i++)
330*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static int
qca8k_fdb_access(struct qca8k_priv * priv,enum qca8k_fdb_cmd cmd,int port)334*4882a593Smuzhiyun qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun u32 reg;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Set the command and FDB index */
339*4882a593Smuzhiyun reg = QCA8K_ATU_FUNC_BUSY;
340*4882a593Smuzhiyun reg |= cmd;
341*4882a593Smuzhiyun if (port >= 0) {
342*4882a593Smuzhiyun reg |= QCA8K_ATU_FUNC_PORT_EN;
343*4882a593Smuzhiyun reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Write the function register triggering the table access */
347*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* wait for completion */
350*4882a593Smuzhiyun if (qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY))
351*4882a593Smuzhiyun return -1;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Check for table full violation when adding an entry */
354*4882a593Smuzhiyun if (cmd == QCA8K_FDB_LOAD) {
355*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
356*4882a593Smuzhiyun if (reg & QCA8K_ATU_FUNC_FULL)
357*4882a593Smuzhiyun return -1;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static int
qca8k_fdb_next(struct qca8k_priv * priv,struct qca8k_fdb * fdb,int port)364*4882a593Smuzhiyun qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun int ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
369*4882a593Smuzhiyun ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
370*4882a593Smuzhiyun if (ret >= 0)
371*4882a593Smuzhiyun qca8k_fdb_read(priv, fdb);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static int
qca8k_fdb_add(struct qca8k_priv * priv,const u8 * mac,u16 port_mask,u16 vid,u8 aging)377*4882a593Smuzhiyun qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
378*4882a593Smuzhiyun u16 vid, u8 aging)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun int ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
383*4882a593Smuzhiyun qca8k_fdb_write(priv, vid, port_mask, mac, aging);
384*4882a593Smuzhiyun ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
385*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static int
qca8k_fdb_del(struct qca8k_priv * priv,const u8 * mac,u16 port_mask,u16 vid)391*4882a593Smuzhiyun qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun int ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
396*4882a593Smuzhiyun qca8k_fdb_write(priv, vid, port_mask, mac, 0);
397*4882a593Smuzhiyun ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
398*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static void
qca8k_fdb_flush(struct qca8k_priv * priv)404*4882a593Smuzhiyun qca8k_fdb_flush(struct qca8k_priv *priv)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
407*4882a593Smuzhiyun qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
408*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static int
qca8k_vlan_access(struct qca8k_priv * priv,enum qca8k_vlan_cmd cmd,u16 vid)412*4882a593Smuzhiyun qca8k_vlan_access(struct qca8k_priv *priv, enum qca8k_vlan_cmd cmd, u16 vid)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun u32 reg;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Set the command and VLAN index */
417*4882a593Smuzhiyun reg = QCA8K_VTU_FUNC1_BUSY;
418*4882a593Smuzhiyun reg |= cmd;
419*4882a593Smuzhiyun reg |= vid << QCA8K_VTU_FUNC1_VID_S;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Write the function register triggering the table access */
422*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_VTU_FUNC1, reg);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* wait for completion */
425*4882a593Smuzhiyun if (qca8k_busy_wait(priv, QCA8K_REG_VTU_FUNC1, QCA8K_VTU_FUNC1_BUSY))
426*4882a593Smuzhiyun return -ETIMEDOUT;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Check for table full violation when adding an entry */
429*4882a593Smuzhiyun if (cmd == QCA8K_VLAN_LOAD) {
430*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC1);
431*4882a593Smuzhiyun if (reg & QCA8K_VTU_FUNC1_FULL)
432*4882a593Smuzhiyun return -ENOMEM;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static int
qca8k_vlan_add(struct qca8k_priv * priv,u8 port,u16 vid,bool untagged)439*4882a593Smuzhiyun qca8k_vlan_add(struct qca8k_priv *priv, u8 port, u16 vid, bool untagged)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun u32 reg;
442*4882a593Smuzhiyun int ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun We do the right thing with VLAN 0 and treat it as untagged while
446*4882a593Smuzhiyun preserving the tag on egress.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun if (vid == 0)
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
452*4882a593Smuzhiyun ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid);
453*4882a593Smuzhiyun if (ret < 0)
454*4882a593Smuzhiyun goto out;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC0);
457*4882a593Smuzhiyun reg |= QCA8K_VTU_FUNC0_VALID | QCA8K_VTU_FUNC0_IVL_EN;
458*4882a593Smuzhiyun reg &= ~(QCA8K_VTU_FUNC0_EG_MODE_MASK << QCA8K_VTU_FUNC0_EG_MODE_S(port));
459*4882a593Smuzhiyun if (untagged)
460*4882a593Smuzhiyun reg |= QCA8K_VTU_FUNC0_EG_MODE_UNTAG <<
461*4882a593Smuzhiyun QCA8K_VTU_FUNC0_EG_MODE_S(port);
462*4882a593Smuzhiyun else
463*4882a593Smuzhiyun reg |= QCA8K_VTU_FUNC0_EG_MODE_TAG <<
464*4882a593Smuzhiyun QCA8K_VTU_FUNC0_EG_MODE_S(port);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg);
467*4882a593Smuzhiyun ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun out:
470*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static int
qca8k_vlan_del(struct qca8k_priv * priv,u8 port,u16 vid)476*4882a593Smuzhiyun qca8k_vlan_del(struct qca8k_priv *priv, u8 port, u16 vid)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun u32 reg, mask;
479*4882a593Smuzhiyun int ret, i;
480*4882a593Smuzhiyun bool del;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
483*4882a593Smuzhiyun ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid);
484*4882a593Smuzhiyun if (ret < 0)
485*4882a593Smuzhiyun goto out;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_VTU_FUNC0);
488*4882a593Smuzhiyun reg &= ~(3 << QCA8K_VTU_FUNC0_EG_MODE_S(port));
489*4882a593Smuzhiyun reg |= QCA8K_VTU_FUNC0_EG_MODE_NOT <<
490*4882a593Smuzhiyun QCA8K_VTU_FUNC0_EG_MODE_S(port);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Check if we're the last member to be removed */
493*4882a593Smuzhiyun del = true;
494*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++) {
495*4882a593Smuzhiyun mask = QCA8K_VTU_FUNC0_EG_MODE_NOT;
496*4882a593Smuzhiyun mask <<= QCA8K_VTU_FUNC0_EG_MODE_S(i);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if ((reg & mask) != mask) {
499*4882a593Smuzhiyun del = false;
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (del) {
505*4882a593Smuzhiyun ret = qca8k_vlan_access(priv, QCA8K_VLAN_PURGE, vid);
506*4882a593Smuzhiyun } else {
507*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg);
508*4882a593Smuzhiyun ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun out:
512*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static void
qca8k_mib_init(struct qca8k_priv * priv)518*4882a593Smuzhiyun qca8k_mib_init(struct qca8k_priv *priv)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
521*4882a593Smuzhiyun qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
522*4882a593Smuzhiyun qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
523*4882a593Smuzhiyun qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
524*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
525*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static void
qca8k_port_set_status(struct qca8k_priv * priv,int port,int enable)529*4882a593Smuzhiyun qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun u32 mask = QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Port 0 and 6 have no internal PHY */
534*4882a593Smuzhiyun if (port > 0 && port < 6)
535*4882a593Smuzhiyun mask |= QCA8K_PORT_STATUS_LINK_AUTO;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (enable)
538*4882a593Smuzhiyun qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
539*4882a593Smuzhiyun else
540*4882a593Smuzhiyun qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static u32
qca8k_port_to_phy(int port)544*4882a593Smuzhiyun qca8k_port_to_phy(int port)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun /* From Andrew Lunn:
547*4882a593Smuzhiyun * Port 0 has no internal phy.
548*4882a593Smuzhiyun * Port 1 has an internal PHY at MDIO address 0.
549*4882a593Smuzhiyun * Port 2 has an internal PHY at MDIO address 1.
550*4882a593Smuzhiyun * ...
551*4882a593Smuzhiyun * Port 5 has an internal PHY at MDIO address 4.
552*4882a593Smuzhiyun * Port 6 has no internal PHY.
553*4882a593Smuzhiyun */
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return port - 1;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static int
qca8k_mdio_write(struct qca8k_priv * priv,int port,u32 regnum,u16 data)559*4882a593Smuzhiyun qca8k_mdio_write(struct qca8k_priv *priv, int port, u32 regnum, u16 data)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun u32 phy, val;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
564*4882a593Smuzhiyun return -EINVAL;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* callee is responsible for not passing bad ports,
567*4882a593Smuzhiyun * but we still would like to make spills impossible.
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun phy = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
570*4882a593Smuzhiyun val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
571*4882a593Smuzhiyun QCA8K_MDIO_MASTER_WRITE | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
572*4882a593Smuzhiyun QCA8K_MDIO_MASTER_REG_ADDR(regnum) |
573*4882a593Smuzhiyun QCA8K_MDIO_MASTER_DATA(data);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun qca8k_write(priv, QCA8K_MDIO_MASTER_CTRL, val);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun return qca8k_busy_wait(priv, QCA8K_MDIO_MASTER_CTRL,
578*4882a593Smuzhiyun QCA8K_MDIO_MASTER_BUSY);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static int
qca8k_mdio_read(struct qca8k_priv * priv,int port,u32 regnum)582*4882a593Smuzhiyun qca8k_mdio_read(struct qca8k_priv *priv, int port, u32 regnum)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun u32 phy, val;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
587*4882a593Smuzhiyun return -EINVAL;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* callee is responsible for not passing bad ports,
590*4882a593Smuzhiyun * but we still would like to make spills impossible.
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun phy = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
593*4882a593Smuzhiyun val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
594*4882a593Smuzhiyun QCA8K_MDIO_MASTER_READ | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
595*4882a593Smuzhiyun QCA8K_MDIO_MASTER_REG_ADDR(regnum);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun qca8k_write(priv, QCA8K_MDIO_MASTER_CTRL, val);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (qca8k_busy_wait(priv, QCA8K_MDIO_MASTER_CTRL,
600*4882a593Smuzhiyun QCA8K_MDIO_MASTER_BUSY))
601*4882a593Smuzhiyun return -ETIMEDOUT;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun val = (qca8k_read(priv, QCA8K_MDIO_MASTER_CTRL) &
604*4882a593Smuzhiyun QCA8K_MDIO_MASTER_DATA_MASK);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun return val;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static int
qca8k_phy_write(struct dsa_switch * ds,int port,int regnum,u16 data)610*4882a593Smuzhiyun qca8k_phy_write(struct dsa_switch *ds, int port, int regnum, u16 data)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return qca8k_mdio_write(priv, port, regnum, data);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static int
qca8k_phy_read(struct dsa_switch * ds,int port,int regnum)618*4882a593Smuzhiyun qca8k_phy_read(struct dsa_switch *ds, int port, int regnum)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
621*4882a593Smuzhiyun int ret;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ret = qca8k_mdio_read(priv, port, regnum);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (ret < 0)
626*4882a593Smuzhiyun return 0xffff;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return ret;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static int
qca8k_setup_mdio_bus(struct qca8k_priv * priv)632*4882a593Smuzhiyun qca8k_setup_mdio_bus(struct qca8k_priv *priv)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun u32 internal_mdio_mask = 0, external_mdio_mask = 0, reg;
635*4882a593Smuzhiyun struct device_node *ports, *port;
636*4882a593Smuzhiyun int err;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ports = of_get_child_by_name(priv->dev->of_node, "ports");
639*4882a593Smuzhiyun if (!ports)
640*4882a593Smuzhiyun return -EINVAL;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun for_each_available_child_of_node(ports, port) {
643*4882a593Smuzhiyun err = of_property_read_u32(port, "reg", ®);
644*4882a593Smuzhiyun if (err) {
645*4882a593Smuzhiyun of_node_put(port);
646*4882a593Smuzhiyun of_node_put(ports);
647*4882a593Smuzhiyun return err;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (!dsa_is_user_port(priv->ds, reg))
651*4882a593Smuzhiyun continue;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (of_property_read_bool(port, "phy-handle"))
654*4882a593Smuzhiyun external_mdio_mask |= BIT(reg);
655*4882a593Smuzhiyun else
656*4882a593Smuzhiyun internal_mdio_mask |= BIT(reg);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun of_node_put(ports);
660*4882a593Smuzhiyun if (!external_mdio_mask && !internal_mdio_mask) {
661*4882a593Smuzhiyun dev_err(priv->dev, "no PHYs are defined.\n");
662*4882a593Smuzhiyun return -EINVAL;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* The QCA8K_MDIO_MASTER_EN Bit, which grants access to PHYs through
666*4882a593Smuzhiyun * the MDIO_MASTER register also _disconnects_ the external MDC
667*4882a593Smuzhiyun * passthrough to the internal PHYs. It's not possible to use both
668*4882a593Smuzhiyun * configurations at the same time!
669*4882a593Smuzhiyun *
670*4882a593Smuzhiyun * Because this came up during the review process:
671*4882a593Smuzhiyun * If the external mdio-bus driver is capable magically disabling
672*4882a593Smuzhiyun * the QCA8K_MDIO_MASTER_EN and mutex/spin-locking out the qca8k's
673*4882a593Smuzhiyun * accessors for the time being, it would be possible to pull this
674*4882a593Smuzhiyun * off.
675*4882a593Smuzhiyun */
676*4882a593Smuzhiyun if (!!external_mdio_mask && !!internal_mdio_mask) {
677*4882a593Smuzhiyun dev_err(priv->dev, "either internal or external mdio bus configuration is supported.\n");
678*4882a593Smuzhiyun return -EINVAL;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (external_mdio_mask) {
682*4882a593Smuzhiyun /* Make sure to disable the internal mdio bus in cases
683*4882a593Smuzhiyun * a dt-overlay and driver reload changed the configuration
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun qca8k_reg_clear(priv, QCA8K_MDIO_MASTER_CTRL,
687*4882a593Smuzhiyun QCA8K_MDIO_MASTER_EN);
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun priv->ops.phy_read = qca8k_phy_read;
692*4882a593Smuzhiyun priv->ops.phy_write = qca8k_phy_write;
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static int
qca8k_setup(struct dsa_switch * ds)697*4882a593Smuzhiyun qca8k_setup(struct dsa_switch *ds)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
700*4882a593Smuzhiyun int ret, i;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* Make sure that port 0 is the cpu port */
703*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, 0)) {
704*4882a593Smuzhiyun pr_err("port 0 is not the CPU port\n");
705*4882a593Smuzhiyun return -EINVAL;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun mutex_init(&priv->reg_mutex);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* Start by setting up the register mapping */
711*4882a593Smuzhiyun priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
712*4882a593Smuzhiyun &qca8k_regmap_config);
713*4882a593Smuzhiyun if (IS_ERR(priv->regmap))
714*4882a593Smuzhiyun pr_warn("regmap initialization failed");
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = qca8k_setup_mdio_bus(priv);
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* Enable CPU Port */
721*4882a593Smuzhiyun qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
722*4882a593Smuzhiyun QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Enable MIB counters */
725*4882a593Smuzhiyun qca8k_mib_init(priv);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Enable QCA header mode on the cpu port */
728*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(QCA8K_CPU_PORT),
729*4882a593Smuzhiyun QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
730*4882a593Smuzhiyun QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Disable forwarding by default on all ports */
733*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++)
734*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
735*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_MEMBER, 0);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Disable MAC by default on all ports */
738*4882a593Smuzhiyun for (i = 1; i < QCA8K_NUM_PORTS; i++)
739*4882a593Smuzhiyun qca8k_port_set_status(priv, i, 0);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Forward all unknown frames to CPU port for Linux processing */
742*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
743*4882a593Smuzhiyun BIT(0) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
744*4882a593Smuzhiyun BIT(0) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
745*4882a593Smuzhiyun BIT(0) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
746*4882a593Smuzhiyun BIT(0) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Setup connection between CPU port & user ports */
749*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++) {
750*4882a593Smuzhiyun /* CPU port gets connected to all user ports of the switch */
751*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, i)) {
752*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(QCA8K_CPU_PORT),
753*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds));
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Individual user ports get connected to CPU port only */
757*4882a593Smuzhiyun if (dsa_is_user_port(ds, i)) {
758*4882a593Smuzhiyun int shift = 16 * (i % 2);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
761*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_MEMBER,
762*4882a593Smuzhiyun BIT(QCA8K_CPU_PORT));
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Enable ARP Auto-learning by default */
765*4882a593Smuzhiyun qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
766*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_LEARN);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* For port based vlans to work we need to set the
769*4882a593Smuzhiyun * default egress vid
770*4882a593Smuzhiyun */
771*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
772*4882a593Smuzhiyun 0xfff << shift,
773*4882a593Smuzhiyun QCA8K_PORT_VID_DEF << shift);
774*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
775*4882a593Smuzhiyun QCA8K_PORT_VLAN_CVID(QCA8K_PORT_VID_DEF) |
776*4882a593Smuzhiyun QCA8K_PORT_VLAN_SVID(QCA8K_PORT_VID_DEF));
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Setup our port MTUs to match power on defaults */
781*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++)
782*4882a593Smuzhiyun priv->port_mtu[i] = ETH_FRAME_LEN + ETH_FCS_LEN;
783*4882a593Smuzhiyun qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, ETH_FRAME_LEN + ETH_FCS_LEN);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Flush the FDB table */
786*4882a593Smuzhiyun qca8k_fdb_flush(priv);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* We don't have interrupts for link changes, so we need to poll */
789*4882a593Smuzhiyun ds->pcs_poll = true;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static void
qca8k_phylink_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)795*4882a593Smuzhiyun qca8k_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
796*4882a593Smuzhiyun const struct phylink_link_state *state)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
799*4882a593Smuzhiyun u32 reg, val;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun switch (port) {
802*4882a593Smuzhiyun case 0: /* 1st CPU port */
803*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_RGMII &&
804*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
805*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_SGMII)
806*4882a593Smuzhiyun return;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun reg = QCA8K_REG_PORT0_PAD_CTRL;
809*4882a593Smuzhiyun break;
810*4882a593Smuzhiyun case 1:
811*4882a593Smuzhiyun case 2:
812*4882a593Smuzhiyun case 3:
813*4882a593Smuzhiyun case 4:
814*4882a593Smuzhiyun case 5:
815*4882a593Smuzhiyun /* Internal PHY, nothing to do */
816*4882a593Smuzhiyun return;
817*4882a593Smuzhiyun case 6: /* 2nd CPU port / external PHY */
818*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_RGMII &&
819*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
820*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_SGMII &&
821*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_1000BASEX)
822*4882a593Smuzhiyun return;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun reg = QCA8K_REG_PORT6_PAD_CTRL;
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun default:
827*4882a593Smuzhiyun dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
828*4882a593Smuzhiyun return;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (port != 6 && phylink_autoneg_inband(mode)) {
832*4882a593Smuzhiyun dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
833*4882a593Smuzhiyun __func__);
834*4882a593Smuzhiyun return;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun switch (state->interface) {
838*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
839*4882a593Smuzhiyun /* RGMII mode means no delay so don't enable the delay */
840*4882a593Smuzhiyun qca8k_write(priv, reg, QCA8K_PORT_PAD_RGMII_EN);
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
843*4882a593Smuzhiyun /* RGMII_ID needs internal delay. This is enabled through
844*4882a593Smuzhiyun * PORT5_PAD_CTRL for all ports, rather than individual port
845*4882a593Smuzhiyun * registers
846*4882a593Smuzhiyun */
847*4882a593Smuzhiyun qca8k_write(priv, reg,
848*4882a593Smuzhiyun QCA8K_PORT_PAD_RGMII_EN |
849*4882a593Smuzhiyun QCA8K_PORT_PAD_RGMII_TX_DELAY(QCA8K_MAX_DELAY) |
850*4882a593Smuzhiyun QCA8K_PORT_PAD_RGMII_RX_DELAY(QCA8K_MAX_DELAY));
851*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
852*4882a593Smuzhiyun QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
855*4882a593Smuzhiyun case PHY_INTERFACE_MODE_1000BASEX:
856*4882a593Smuzhiyun /* Enable SGMII on the port */
857*4882a593Smuzhiyun qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* Enable/disable SerDes auto-negotiation as necessary */
860*4882a593Smuzhiyun val = qca8k_read(priv, QCA8K_REG_PWS);
861*4882a593Smuzhiyun if (phylink_autoneg_inband(mode))
862*4882a593Smuzhiyun val &= ~QCA8K_PWS_SERDES_AEN_DIS;
863*4882a593Smuzhiyun else
864*4882a593Smuzhiyun val |= QCA8K_PWS_SERDES_AEN_DIS;
865*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PWS, val);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Configure the SGMII parameters */
868*4882a593Smuzhiyun val = qca8k_read(priv, QCA8K_REG_SGMII_CTRL);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun val |= QCA8K_SGMII_EN_PLL | QCA8K_SGMII_EN_RX |
871*4882a593Smuzhiyun QCA8K_SGMII_EN_TX | QCA8K_SGMII_EN_SD;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, port)) {
874*4882a593Smuzhiyun /* CPU port, we're talking to the CPU MAC, be a PHY */
875*4882a593Smuzhiyun val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
876*4882a593Smuzhiyun val |= QCA8K_SGMII_MODE_CTRL_PHY;
877*4882a593Smuzhiyun } else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
878*4882a593Smuzhiyun val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
879*4882a593Smuzhiyun val |= QCA8K_SGMII_MODE_CTRL_MAC;
880*4882a593Smuzhiyun } else if (state->interface == PHY_INTERFACE_MODE_1000BASEX) {
881*4882a593Smuzhiyun val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
882*4882a593Smuzhiyun val |= QCA8K_SGMII_MODE_CTRL_BASEX;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_SGMII_CTRL, val);
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun default:
888*4882a593Smuzhiyun dev_err(ds->dev, "xMII mode %s not supported for port %d\n",
889*4882a593Smuzhiyun phy_modes(state->interface), port);
890*4882a593Smuzhiyun return;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun static void
qca8k_phylink_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)895*4882a593Smuzhiyun qca8k_phylink_validate(struct dsa_switch *ds, int port,
896*4882a593Smuzhiyun unsigned long *supported,
897*4882a593Smuzhiyun struct phylink_link_state *state)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun switch (port) {
902*4882a593Smuzhiyun case 0: /* 1st CPU port */
903*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_NA &&
904*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII &&
905*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
906*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_SGMII)
907*4882a593Smuzhiyun goto unsupported;
908*4882a593Smuzhiyun break;
909*4882a593Smuzhiyun case 1:
910*4882a593Smuzhiyun case 2:
911*4882a593Smuzhiyun case 3:
912*4882a593Smuzhiyun case 4:
913*4882a593Smuzhiyun case 5:
914*4882a593Smuzhiyun /* Internal PHY */
915*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_NA &&
916*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_GMII)
917*4882a593Smuzhiyun goto unsupported;
918*4882a593Smuzhiyun break;
919*4882a593Smuzhiyun case 6: /* 2nd CPU port / external PHY */
920*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_NA &&
921*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII &&
922*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
923*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_SGMII &&
924*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_1000BASEX)
925*4882a593Smuzhiyun goto unsupported;
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun default:
928*4882a593Smuzhiyun unsupported:
929*4882a593Smuzhiyun linkmode_zero(supported);
930*4882a593Smuzhiyun return;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun phylink_set_port_modes(mask);
934*4882a593Smuzhiyun phylink_set(mask, Autoneg);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Full);
937*4882a593Smuzhiyun phylink_set(mask, 10baseT_Half);
938*4882a593Smuzhiyun phylink_set(mask, 10baseT_Full);
939*4882a593Smuzhiyun phylink_set(mask, 100baseT_Half);
940*4882a593Smuzhiyun phylink_set(mask, 100baseT_Full);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (state->interface == PHY_INTERFACE_MODE_1000BASEX)
943*4882a593Smuzhiyun phylink_set(mask, 1000baseX_Full);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun phylink_set(mask, Pause);
946*4882a593Smuzhiyun phylink_set(mask, Asym_Pause);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun linkmode_and(supported, supported, mask);
949*4882a593Smuzhiyun linkmode_and(state->advertising, state->advertising, mask);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static int
qca8k_phylink_mac_link_state(struct dsa_switch * ds,int port,struct phylink_link_state * state)953*4882a593Smuzhiyun qca8k_phylink_mac_link_state(struct dsa_switch *ds, int port,
954*4882a593Smuzhiyun struct phylink_link_state *state)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
957*4882a593Smuzhiyun u32 reg;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port));
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP);
962*4882a593Smuzhiyun state->an_complete = state->link;
963*4882a593Smuzhiyun state->an_enabled = !!(reg & QCA8K_PORT_STATUS_LINK_AUTO);
964*4882a593Smuzhiyun state->duplex = (reg & QCA8K_PORT_STATUS_DUPLEX) ? DUPLEX_FULL :
965*4882a593Smuzhiyun DUPLEX_HALF;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun switch (reg & QCA8K_PORT_STATUS_SPEED) {
968*4882a593Smuzhiyun case QCA8K_PORT_STATUS_SPEED_10:
969*4882a593Smuzhiyun state->speed = SPEED_10;
970*4882a593Smuzhiyun break;
971*4882a593Smuzhiyun case QCA8K_PORT_STATUS_SPEED_100:
972*4882a593Smuzhiyun state->speed = SPEED_100;
973*4882a593Smuzhiyun break;
974*4882a593Smuzhiyun case QCA8K_PORT_STATUS_SPEED_1000:
975*4882a593Smuzhiyun state->speed = SPEED_1000;
976*4882a593Smuzhiyun break;
977*4882a593Smuzhiyun default:
978*4882a593Smuzhiyun state->speed = SPEED_UNKNOWN;
979*4882a593Smuzhiyun break;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun state->pause = MLO_PAUSE_NONE;
983*4882a593Smuzhiyun if (reg & QCA8K_PORT_STATUS_RXFLOW)
984*4882a593Smuzhiyun state->pause |= MLO_PAUSE_RX;
985*4882a593Smuzhiyun if (reg & QCA8K_PORT_STATUS_TXFLOW)
986*4882a593Smuzhiyun state->pause |= MLO_PAUSE_TX;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return 1;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun static void
qca8k_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)992*4882a593Smuzhiyun qca8k_phylink_mac_link_down(struct dsa_switch *ds, int port, unsigned int mode,
993*4882a593Smuzhiyun phy_interface_t interface)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun qca8k_port_set_status(priv, port, 0);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static void
qca8k_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)1001*4882a593Smuzhiyun qca8k_phylink_mac_link_up(struct dsa_switch *ds, int port, unsigned int mode,
1002*4882a593Smuzhiyun phy_interface_t interface, struct phy_device *phydev,
1003*4882a593Smuzhiyun int speed, int duplex, bool tx_pause, bool rx_pause)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
1006*4882a593Smuzhiyun u32 reg;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (phylink_autoneg_inband(mode)) {
1009*4882a593Smuzhiyun reg = QCA8K_PORT_STATUS_LINK_AUTO;
1010*4882a593Smuzhiyun } else {
1011*4882a593Smuzhiyun switch (speed) {
1012*4882a593Smuzhiyun case SPEED_10:
1013*4882a593Smuzhiyun reg = QCA8K_PORT_STATUS_SPEED_10;
1014*4882a593Smuzhiyun break;
1015*4882a593Smuzhiyun case SPEED_100:
1016*4882a593Smuzhiyun reg = QCA8K_PORT_STATUS_SPEED_100;
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun case SPEED_1000:
1019*4882a593Smuzhiyun reg = QCA8K_PORT_STATUS_SPEED_1000;
1020*4882a593Smuzhiyun break;
1021*4882a593Smuzhiyun default:
1022*4882a593Smuzhiyun reg = QCA8K_PORT_STATUS_LINK_AUTO;
1023*4882a593Smuzhiyun break;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
1027*4882a593Smuzhiyun reg |= QCA8K_PORT_STATUS_DUPLEX;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (rx_pause || dsa_is_cpu_port(ds, port))
1030*4882a593Smuzhiyun reg |= QCA8K_PORT_STATUS_RXFLOW;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun if (tx_pause || dsa_is_cpu_port(ds, port))
1033*4882a593Smuzhiyun reg |= QCA8K_PORT_STATUS_TXFLOW;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun reg |= QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static void
qca8k_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)1042*4882a593Smuzhiyun qca8k_get_strings(struct dsa_switch *ds, int port, u32 stringset, uint8_t *data)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun int i;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (stringset != ETH_SS_STATS)
1047*4882a593Smuzhiyun return;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
1050*4882a593Smuzhiyun strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
1051*4882a593Smuzhiyun ETH_GSTRING_LEN);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun static void
qca8k_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)1055*4882a593Smuzhiyun qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
1056*4882a593Smuzhiyun uint64_t *data)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1059*4882a593Smuzhiyun const struct qca8k_mib_desc *mib;
1060*4882a593Smuzhiyun u32 reg, i;
1061*4882a593Smuzhiyun u64 hi;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
1064*4882a593Smuzhiyun mib = &ar8327_mib[i];
1065*4882a593Smuzhiyun reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun data[i] = qca8k_read(priv, reg);
1068*4882a593Smuzhiyun if (mib->size == 2) {
1069*4882a593Smuzhiyun hi = qca8k_read(priv, reg + 4);
1070*4882a593Smuzhiyun data[i] |= hi << 32;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun static int
qca8k_get_sset_count(struct dsa_switch * ds,int port,int sset)1076*4882a593Smuzhiyun qca8k_get_sset_count(struct dsa_switch *ds, int port, int sset)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun if (sset != ETH_SS_STATS)
1079*4882a593Smuzhiyun return 0;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun return ARRAY_SIZE(ar8327_mib);
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static int
qca8k_set_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * eee)1085*4882a593Smuzhiyun qca8k_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *eee)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1088*4882a593Smuzhiyun u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
1089*4882a593Smuzhiyun u32 reg;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1092*4882a593Smuzhiyun reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
1093*4882a593Smuzhiyun if (eee->eee_enabled)
1094*4882a593Smuzhiyun reg |= lpi_en;
1095*4882a593Smuzhiyun else
1096*4882a593Smuzhiyun reg &= ~lpi_en;
1097*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
1098*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static int
qca8k_get_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)1104*4882a593Smuzhiyun qca8k_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun /* Nothing to do on the port's MAC */
1107*4882a593Smuzhiyun return 0;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static void
qca8k_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)1111*4882a593Smuzhiyun qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1114*4882a593Smuzhiyun u32 stp_state;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun switch (state) {
1117*4882a593Smuzhiyun case BR_STATE_DISABLED:
1118*4882a593Smuzhiyun stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
1119*4882a593Smuzhiyun break;
1120*4882a593Smuzhiyun case BR_STATE_BLOCKING:
1121*4882a593Smuzhiyun stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun case BR_STATE_LISTENING:
1124*4882a593Smuzhiyun stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun case BR_STATE_LEARNING:
1127*4882a593Smuzhiyun stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun case BR_STATE_FORWARDING:
1130*4882a593Smuzhiyun default:
1131*4882a593Smuzhiyun stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1136*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static int
qca8k_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * br)1140*4882a593Smuzhiyun qca8k_port_bridge_join(struct dsa_switch *ds, int port, struct net_device *br)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1143*4882a593Smuzhiyun int port_mask = BIT(QCA8K_CPU_PORT);
1144*4882a593Smuzhiyun int i;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun for (i = 1; i < QCA8K_NUM_PORTS; i++) {
1147*4882a593Smuzhiyun if (dsa_to_port(ds, i)->bridge_dev != br)
1148*4882a593Smuzhiyun continue;
1149*4882a593Smuzhiyun /* Add this port to the portvlan mask of the other ports
1150*4882a593Smuzhiyun * in the bridge
1151*4882a593Smuzhiyun */
1152*4882a593Smuzhiyun qca8k_reg_set(priv,
1153*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_CTRL(i),
1154*4882a593Smuzhiyun BIT(port));
1155*4882a593Smuzhiyun if (i != port)
1156*4882a593Smuzhiyun port_mask |= BIT(i);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun /* Add all other ports to this ports portvlan mask */
1159*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1160*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_MEMBER, port_mask);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun static void
qca8k_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * br)1166*4882a593Smuzhiyun qca8k_port_bridge_leave(struct dsa_switch *ds, int port, struct net_device *br)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1169*4882a593Smuzhiyun int i;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun for (i = 1; i < QCA8K_NUM_PORTS; i++) {
1172*4882a593Smuzhiyun if (dsa_to_port(ds, i)->bridge_dev != br)
1173*4882a593Smuzhiyun continue;
1174*4882a593Smuzhiyun /* Remove this port to the portvlan mask of the other ports
1175*4882a593Smuzhiyun * in the bridge
1176*4882a593Smuzhiyun */
1177*4882a593Smuzhiyun qca8k_reg_clear(priv,
1178*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_CTRL(i),
1179*4882a593Smuzhiyun BIT(port));
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Set the cpu port to be the only one in the portvlan mask of
1183*4882a593Smuzhiyun * this port
1184*4882a593Smuzhiyun */
1185*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1186*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_MEMBER, BIT(QCA8K_CPU_PORT));
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static int
qca8k_port_enable(struct dsa_switch * ds,int port,struct phy_device * phy)1190*4882a593Smuzhiyun qca8k_port_enable(struct dsa_switch *ds, int port,
1191*4882a593Smuzhiyun struct phy_device *phy)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun qca8k_port_set_status(priv, port, 1);
1196*4882a593Smuzhiyun priv->port_sts[port].enabled = 1;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (dsa_is_user_port(ds, port))
1199*4882a593Smuzhiyun phy_support_asym_pause(phy);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static void
qca8k_port_disable(struct dsa_switch * ds,int port)1205*4882a593Smuzhiyun qca8k_port_disable(struct dsa_switch *ds, int port)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun qca8k_port_set_status(priv, port, 0);
1210*4882a593Smuzhiyun priv->port_sts[port].enabled = 0;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun static int
qca8k_port_change_mtu(struct dsa_switch * ds,int port,int new_mtu)1214*4882a593Smuzhiyun qca8k_port_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
1217*4882a593Smuzhiyun int i, mtu = 0;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun priv->port_mtu[port] = new_mtu;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++)
1222*4882a593Smuzhiyun if (priv->port_mtu[i] > mtu)
1223*4882a593Smuzhiyun mtu = priv->port_mtu[i];
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* Include L2 header / FCS length */
1226*4882a593Smuzhiyun qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, mtu + ETH_HLEN + ETH_FCS_LEN);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun static int
qca8k_port_max_mtu(struct dsa_switch * ds,int port)1232*4882a593Smuzhiyun qca8k_port_max_mtu(struct dsa_switch *ds, int port)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun return QCA8K_MAX_MTU;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun static int
qca8k_port_fdb_insert(struct qca8k_priv * priv,const u8 * addr,u16 port_mask,u16 vid)1238*4882a593Smuzhiyun qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
1239*4882a593Smuzhiyun u16 port_mask, u16 vid)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun /* Set the vid to the port vlan id if no vid is set */
1242*4882a593Smuzhiyun if (!vid)
1243*4882a593Smuzhiyun vid = QCA8K_PORT_VID_DEF;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun return qca8k_fdb_add(priv, addr, port_mask, vid,
1246*4882a593Smuzhiyun QCA8K_ATU_STATUS_STATIC);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun static int
qca8k_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1250*4882a593Smuzhiyun qca8k_port_fdb_add(struct dsa_switch *ds, int port,
1251*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1254*4882a593Smuzhiyun u16 port_mask = BIT(port);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun return qca8k_port_fdb_insert(priv, addr, port_mask, vid);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun static int
qca8k_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1260*4882a593Smuzhiyun qca8k_port_fdb_del(struct dsa_switch *ds, int port,
1261*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1264*4882a593Smuzhiyun u16 port_mask = BIT(port);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (!vid)
1267*4882a593Smuzhiyun vid = QCA8K_PORT_VID_DEF;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return qca8k_fdb_del(priv, addr, port_mask, vid);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun static int
qca8k_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)1273*4882a593Smuzhiyun qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
1274*4882a593Smuzhiyun dsa_fdb_dump_cb_t *cb, void *data)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1277*4882a593Smuzhiyun struct qca8k_fdb _fdb = { 0 };
1278*4882a593Smuzhiyun int cnt = QCA8K_NUM_FDB_RECORDS;
1279*4882a593Smuzhiyun bool is_static;
1280*4882a593Smuzhiyun int ret = 0;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1283*4882a593Smuzhiyun while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
1284*4882a593Smuzhiyun if (!_fdb.aging)
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun is_static = (_fdb.aging == QCA8K_ATU_STATUS_STATIC);
1287*4882a593Smuzhiyun ret = cb(_fdb.mac, _fdb.vid, is_static, data);
1288*4882a593Smuzhiyun if (ret)
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun static int
qca8k_port_vlan_filtering(struct dsa_switch * ds,int port,bool vlan_filtering,struct switchdev_trans * trans)1297*4882a593Smuzhiyun qca8k_port_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering,
1298*4882a593Smuzhiyun struct switchdev_trans *trans)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (switchdev_trans_ph_prepare(trans))
1303*4882a593Smuzhiyun return 0;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (vlan_filtering) {
1306*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1307*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_VLAN_MODE,
1308*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_VLAN_MODE_SECURE);
1309*4882a593Smuzhiyun } else {
1310*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1311*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_VLAN_MODE,
1312*4882a593Smuzhiyun QCA8K_PORT_LOOKUP_VLAN_MODE_NONE);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static int
qca8k_port_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1319*4882a593Smuzhiyun qca8k_port_vlan_prepare(struct dsa_switch *ds, int port,
1320*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun return 0;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static void
qca8k_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1326*4882a593Smuzhiyun qca8k_port_vlan_add(struct dsa_switch *ds, int port,
1327*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1330*4882a593Smuzhiyun bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1331*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
1332*4882a593Smuzhiyun int ret = 0;
1333*4882a593Smuzhiyun u16 vid;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end && !ret; ++vid)
1336*4882a593Smuzhiyun ret = qca8k_vlan_add(priv, port, vid, untagged);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun if (ret)
1339*4882a593Smuzhiyun dev_err(priv->dev, "Failed to add VLAN to port %d (%d)", port, ret);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun if (pvid) {
1342*4882a593Smuzhiyun int shift = 16 * (port % 2);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun qca8k_rmw(priv, QCA8K_EGRESS_VLAN(port),
1345*4882a593Smuzhiyun 0xfff << shift,
1346*4882a593Smuzhiyun vlan->vid_end << shift);
1347*4882a593Smuzhiyun qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(port),
1348*4882a593Smuzhiyun QCA8K_PORT_VLAN_CVID(vlan->vid_end) |
1349*4882a593Smuzhiyun QCA8K_PORT_VLAN_SVID(vlan->vid_end));
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun static int
qca8k_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1354*4882a593Smuzhiyun qca8k_port_vlan_del(struct dsa_switch *ds, int port,
1355*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun struct qca8k_priv *priv = ds->priv;
1358*4882a593Smuzhiyun int ret = 0;
1359*4882a593Smuzhiyun u16 vid;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end && !ret; ++vid)
1362*4882a593Smuzhiyun ret = qca8k_vlan_del(priv, port, vid);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (ret)
1365*4882a593Smuzhiyun dev_err(priv->dev, "Failed to delete VLAN from port %d (%d)", port, ret);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun return ret;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun static enum dsa_tag_protocol
qca8k_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)1371*4882a593Smuzhiyun qca8k_get_tag_protocol(struct dsa_switch *ds, int port,
1372*4882a593Smuzhiyun enum dsa_tag_protocol mp)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun return DSA_TAG_PROTO_QCA;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const struct dsa_switch_ops qca8k_switch_ops = {
1378*4882a593Smuzhiyun .get_tag_protocol = qca8k_get_tag_protocol,
1379*4882a593Smuzhiyun .setup = qca8k_setup,
1380*4882a593Smuzhiyun .get_strings = qca8k_get_strings,
1381*4882a593Smuzhiyun .get_ethtool_stats = qca8k_get_ethtool_stats,
1382*4882a593Smuzhiyun .get_sset_count = qca8k_get_sset_count,
1383*4882a593Smuzhiyun .get_mac_eee = qca8k_get_mac_eee,
1384*4882a593Smuzhiyun .set_mac_eee = qca8k_set_mac_eee,
1385*4882a593Smuzhiyun .port_enable = qca8k_port_enable,
1386*4882a593Smuzhiyun .port_disable = qca8k_port_disable,
1387*4882a593Smuzhiyun .port_change_mtu = qca8k_port_change_mtu,
1388*4882a593Smuzhiyun .port_max_mtu = qca8k_port_max_mtu,
1389*4882a593Smuzhiyun .port_stp_state_set = qca8k_port_stp_state_set,
1390*4882a593Smuzhiyun .port_bridge_join = qca8k_port_bridge_join,
1391*4882a593Smuzhiyun .port_bridge_leave = qca8k_port_bridge_leave,
1392*4882a593Smuzhiyun .port_fdb_add = qca8k_port_fdb_add,
1393*4882a593Smuzhiyun .port_fdb_del = qca8k_port_fdb_del,
1394*4882a593Smuzhiyun .port_fdb_dump = qca8k_port_fdb_dump,
1395*4882a593Smuzhiyun .port_vlan_filtering = qca8k_port_vlan_filtering,
1396*4882a593Smuzhiyun .port_vlan_prepare = qca8k_port_vlan_prepare,
1397*4882a593Smuzhiyun .port_vlan_add = qca8k_port_vlan_add,
1398*4882a593Smuzhiyun .port_vlan_del = qca8k_port_vlan_del,
1399*4882a593Smuzhiyun .phylink_validate = qca8k_phylink_validate,
1400*4882a593Smuzhiyun .phylink_mac_link_state = qca8k_phylink_mac_link_state,
1401*4882a593Smuzhiyun .phylink_mac_config = qca8k_phylink_mac_config,
1402*4882a593Smuzhiyun .phylink_mac_link_down = qca8k_phylink_mac_link_down,
1403*4882a593Smuzhiyun .phylink_mac_link_up = qca8k_phylink_mac_link_up,
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static int
qca8k_sw_probe(struct mdio_device * mdiodev)1407*4882a593Smuzhiyun qca8k_sw_probe(struct mdio_device *mdiodev)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun struct qca8k_priv *priv;
1410*4882a593Smuzhiyun u32 id;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* allocate the private data struct so that we can probe the switches
1413*4882a593Smuzhiyun * ID register
1414*4882a593Smuzhiyun */
1415*4882a593Smuzhiyun priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
1416*4882a593Smuzhiyun if (!priv)
1417*4882a593Smuzhiyun return -ENOMEM;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun priv->bus = mdiodev->bus;
1420*4882a593Smuzhiyun priv->dev = &mdiodev->dev;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun priv->reset_gpio = devm_gpiod_get_optional(priv->dev, "reset",
1423*4882a593Smuzhiyun GPIOD_ASIS);
1424*4882a593Smuzhiyun if (IS_ERR(priv->reset_gpio))
1425*4882a593Smuzhiyun return PTR_ERR(priv->reset_gpio);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (priv->reset_gpio) {
1428*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset_gpio, 1);
1429*4882a593Smuzhiyun /* The active low duration must be greater than 10 ms
1430*4882a593Smuzhiyun * and checkpatch.pl wants 20 ms.
1431*4882a593Smuzhiyun */
1432*4882a593Smuzhiyun msleep(20);
1433*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset_gpio, 0);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* read the switches ID register */
1437*4882a593Smuzhiyun id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
1438*4882a593Smuzhiyun id >>= QCA8K_MASK_CTRL_ID_S;
1439*4882a593Smuzhiyun id &= QCA8K_MASK_CTRL_ID_M;
1440*4882a593Smuzhiyun if (id != QCA8K_ID_QCA8337)
1441*4882a593Smuzhiyun return -ENODEV;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
1444*4882a593Smuzhiyun if (!priv->ds)
1445*4882a593Smuzhiyun return -ENOMEM;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun priv->ds->dev = &mdiodev->dev;
1448*4882a593Smuzhiyun priv->ds->num_ports = QCA8K_NUM_PORTS;
1449*4882a593Smuzhiyun priv->ds->configure_vlan_while_not_filtering = true;
1450*4882a593Smuzhiyun priv->ds->priv = priv;
1451*4882a593Smuzhiyun priv->ops = qca8k_switch_ops;
1452*4882a593Smuzhiyun priv->ds->ops = &priv->ops;
1453*4882a593Smuzhiyun mutex_init(&priv->reg_mutex);
1454*4882a593Smuzhiyun dev_set_drvdata(&mdiodev->dev, priv);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun return dsa_register_switch(priv->ds);
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static void
qca8k_sw_remove(struct mdio_device * mdiodev)1460*4882a593Smuzhiyun qca8k_sw_remove(struct mdio_device *mdiodev)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
1463*4882a593Smuzhiyun int i;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++)
1466*4882a593Smuzhiyun qca8k_port_set_status(priv, i, 0);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun dsa_unregister_switch(priv->ds);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1472*4882a593Smuzhiyun static void
qca8k_set_pm(struct qca8k_priv * priv,int enable)1473*4882a593Smuzhiyun qca8k_set_pm(struct qca8k_priv *priv, int enable)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun int i;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun for (i = 0; i < QCA8K_NUM_PORTS; i++) {
1478*4882a593Smuzhiyun if (!priv->port_sts[i].enabled)
1479*4882a593Smuzhiyun continue;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun qca8k_port_set_status(priv, i, enable);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
qca8k_suspend(struct device * dev)1485*4882a593Smuzhiyun static int qca8k_suspend(struct device *dev)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun struct qca8k_priv *priv = dev_get_drvdata(dev);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun qca8k_set_pm(priv, 0);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun return dsa_switch_suspend(priv->ds);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
qca8k_resume(struct device * dev)1494*4882a593Smuzhiyun static int qca8k_resume(struct device *dev)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun struct qca8k_priv *priv = dev_get_drvdata(dev);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun qca8k_set_pm(priv, 1);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun return dsa_switch_resume(priv->ds);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
1505*4882a593Smuzhiyun qca8k_suspend, qca8k_resume);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun static const struct of_device_id qca8k_of_match[] = {
1508*4882a593Smuzhiyun { .compatible = "qca,qca8334" },
1509*4882a593Smuzhiyun { .compatible = "qca,qca8337" },
1510*4882a593Smuzhiyun { /* sentinel */ },
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun static struct mdio_driver qca8kmdio_driver = {
1514*4882a593Smuzhiyun .probe = qca8k_sw_probe,
1515*4882a593Smuzhiyun .remove = qca8k_sw_remove,
1516*4882a593Smuzhiyun .mdiodrv.driver = {
1517*4882a593Smuzhiyun .name = "qca8k",
1518*4882a593Smuzhiyun .of_match_table = qca8k_of_match,
1519*4882a593Smuzhiyun .pm = &qca8k_pm_ops,
1520*4882a593Smuzhiyun },
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun mdio_module_driver(qca8kmdio_driver);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
1526*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
1527*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1528*4882a593Smuzhiyun MODULE_ALIAS("platform:qca8k");
1529