1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun // Copyright (c) 2019 Pengutronix, Oleksij Rempel <kernel@pengutronix.de>
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * +----------------------+
5*4882a593Smuzhiyun * GMAC1----RGMII----|--MAC0 |
6*4882a593Smuzhiyun * \---MDIO1----|--REGs |----MDIO3----\
7*4882a593Smuzhiyun * | | | +------+
8*4882a593Smuzhiyun * | | +--| |
9*4882a593Smuzhiyun * | MAC1-|----RMII--M-----| PHY0 |-o P0
10*4882a593Smuzhiyun * | | | | +------+
11*4882a593Smuzhiyun * | | | +--| |
12*4882a593Smuzhiyun * | MAC2-|----RMII--------| PHY1 |-o P1
13*4882a593Smuzhiyun * | | | | +------+
14*4882a593Smuzhiyun * | | | +--| |
15*4882a593Smuzhiyun * | MAC3-|----RMII--------| PHY2 |-o P2
16*4882a593Smuzhiyun * | | | | +------+
17*4882a593Smuzhiyun * | | | +--| |
18*4882a593Smuzhiyun * | MAC4-|----RMII--------| PHY3 |-o P3
19*4882a593Smuzhiyun * | | | | +------+
20*4882a593Smuzhiyun * | | | +--| |
21*4882a593Smuzhiyun * | MAC5-|--+-RMII--M-----|-PHY4-|-o P4
22*4882a593Smuzhiyun * | | | | +------+
23*4882a593Smuzhiyun * +----------------------+ | \--CFG_SW_PHY_SWAP
24*4882a593Smuzhiyun * GMAC0---------------RMII--------------------/ \-CFG_SW_PHY_ADDR_SWAP
25*4882a593Smuzhiyun * \---MDIO0--NC
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * GMAC0 and MAC5 are connected together and use same PHY. Depending on
28*4882a593Smuzhiyun * configuration it can be PHY4 (default) or PHY0. Only GMAC0 or MAC5 can be
29*4882a593Smuzhiyun * used at same time. If GMAC0 is used (default) then MAC5 should be disabled.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * CFG_SW_PHY_SWAP - swap connections of PHY0 and PHY4. If this bit is not set
32*4882a593Smuzhiyun * PHY4 is connected to GMAC0/MAC5 bundle and PHY0 is connected to MAC1. If this
33*4882a593Smuzhiyun * bit is set, PHY4 is connected to MAC1 and PHY0 is connected to GMAC0/MAC5
34*4882a593Smuzhiyun * bundle.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * CFG_SW_PHY_ADDR_SWAP - swap addresses of PHY0 and PHY4
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * CFG_SW_PHY_SWAP and CFG_SW_PHY_ADDR_SWAP are part of SoC specific register
39*4882a593Smuzhiyun * set and not related to switch internal registers.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include <linux/bitfield.h>
43*4882a593Smuzhiyun #include <linux/module.h>
44*4882a593Smuzhiyun #include <linux/of_irq.h>
45*4882a593Smuzhiyun #include <linux/of_mdio.h>
46*4882a593Smuzhiyun #include <linux/regmap.h>
47*4882a593Smuzhiyun #include <linux/reset.h>
48*4882a593Smuzhiyun #include <net/dsa.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define AR9331_SW_NAME "ar9331_switch"
51*4882a593Smuzhiyun #define AR9331_SW_PORTS 6
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* dummy reg to change page */
54*4882a593Smuzhiyun #define AR9331_SW_REG_PAGE 0x40000
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Global Interrupt */
57*4882a593Smuzhiyun #define AR9331_SW_REG_GINT 0x10
58*4882a593Smuzhiyun #define AR9331_SW_REG_GINT_MASK 0x14
59*4882a593Smuzhiyun #define AR9331_SW_GINT_PHY_INT BIT(2)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define AR9331_SW_REG_FLOOD_MASK 0x2c
62*4882a593Smuzhiyun #define AR9331_SW_FLOOD_MASK_BROAD_TO_CPU BIT(26)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AR9331_SW_REG_GLOBAL_CTRL 0x30
65*4882a593Smuzhiyun #define AR9331_SW_GLOBAL_CTRL_MFS_M GENMASK(13, 0)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define AR9331_SW_REG_MDIO_CTRL 0x98
68*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_BUSY BIT(31)
69*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_MASTER_EN BIT(30)
70*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_CMD_READ BIT(27)
71*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_PHY_ADDR_M GENMASK(25, 21)
72*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_REG_ADDR_M GENMASK(20, 16)
73*4882a593Smuzhiyun #define AR9331_SW_MDIO_CTRL_DATA_M GENMASK(16, 0)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define AR9331_SW_REG_PORT_STATUS(_port) (0x100 + (_port) * 0x100)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* FLOW_LINK_EN - enable mac flow control config auto-neg with phy.
78*4882a593Smuzhiyun * If not set, mac can be config by software.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_FLOW_LINK_EN BIT(12)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* LINK_EN - If set, MAC is configured from PHY link status.
83*4882a593Smuzhiyun * If not set, MAC should be configured by software.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_LINK_EN BIT(9)
86*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_DUPLEX_MODE BIT(6)
87*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_RX_FLOW_EN BIT(5)
88*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_TX_FLOW_EN BIT(4)
89*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_RXMAC BIT(3)
90*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_TXMAC BIT(2)
91*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_SPEED_M GENMASK(1, 0)
92*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_SPEED_1000 2
93*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_SPEED_100 1
94*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_SPEED_10 0
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_MAC_MASK \
97*4882a593Smuzhiyun (AR9331_SW_PORT_STATUS_TXMAC | AR9331_SW_PORT_STATUS_RXMAC)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define AR9331_SW_PORT_STATUS_LINK_MASK \
100*4882a593Smuzhiyun (AR9331_SW_PORT_STATUS_DUPLEX_MODE | \
101*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_RX_FLOW_EN | AR9331_SW_PORT_STATUS_TX_FLOW_EN | \
102*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_SPEED_M)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Phy bypass mode
105*4882a593Smuzhiyun * ------------------------------------------------------------------------
106*4882a593Smuzhiyun * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
107*4882a593Smuzhiyun *
108*4882a593Smuzhiyun * real | start | OP | PhyAddr | Reg Addr | TA |
109*4882a593Smuzhiyun * atheros| start | OP | 2'b00 |PhyAdd[2:0]| Reg Addr[4:0] | TA |
110*4882a593Smuzhiyun *
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
113*4882a593Smuzhiyun * real | Data |
114*4882a593Smuzhiyun * atheros| Data |
115*4882a593Smuzhiyun *
116*4882a593Smuzhiyun * ------------------------------------------------------------------------
117*4882a593Smuzhiyun * Page address mode
118*4882a593Smuzhiyun * ------------------------------------------------------------------------
119*4882a593Smuzhiyun * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
120*4882a593Smuzhiyun * real | start | OP | PhyAddr | Reg Addr | TA |
121*4882a593Smuzhiyun * atheros| start | OP | 2'b11 | 8'b0 | TA |
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
124*4882a593Smuzhiyun * real | Data |
125*4882a593Smuzhiyun * atheros| | Page [9:0] |
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun /* In case of Page Address mode, Bit[18:9] of 32 bit register address should be
128*4882a593Smuzhiyun * written to bits[9:0] of mdio data register.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun #define AR9331_SW_ADDR_PAGE GENMASK(18, 9)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* ------------------------------------------------------------------------
133*4882a593Smuzhiyun * Normal register access mode
134*4882a593Smuzhiyun * ------------------------------------------------------------------------
135*4882a593Smuzhiyun * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
136*4882a593Smuzhiyun * real | start | OP | PhyAddr | Reg Addr | TA |
137*4882a593Smuzhiyun * atheros| start | OP | 2'b10 | low_addr[7:0] | TA |
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
140*4882a593Smuzhiyun * real | Data |
141*4882a593Smuzhiyun * atheros| Data |
142*4882a593Smuzhiyun * ------------------------------------------------------------------------
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun #define AR9331_SW_LOW_ADDR_PHY GENMASK(8, 6)
145*4882a593Smuzhiyun #define AR9331_SW_LOW_ADDR_REG GENMASK(5, 1)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define AR9331_SW_MDIO_PHY_MODE_M GENMASK(4, 3)
148*4882a593Smuzhiyun #define AR9331_SW_MDIO_PHY_MODE_PAGE 3
149*4882a593Smuzhiyun #define AR9331_SW_MDIO_PHY_MODE_REG 2
150*4882a593Smuzhiyun #define AR9331_SW_MDIO_PHY_MODE_BYPASS 0
151*4882a593Smuzhiyun #define AR9331_SW_MDIO_PHY_ADDR_M GENMASK(2, 0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Empirical determined values */
154*4882a593Smuzhiyun #define AR9331_SW_MDIO_POLL_SLEEP_US 1
155*4882a593Smuzhiyun #define AR9331_SW_MDIO_POLL_TIMEOUT_US 20
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct ar9331_sw_priv {
158*4882a593Smuzhiyun struct device *dev;
159*4882a593Smuzhiyun struct dsa_switch ds;
160*4882a593Smuzhiyun struct dsa_switch_ops ops;
161*4882a593Smuzhiyun struct irq_domain *irqdomain;
162*4882a593Smuzhiyun u32 irq_mask;
163*4882a593Smuzhiyun struct mutex lock_irq;
164*4882a593Smuzhiyun struct mii_bus *mbus; /* mdio master */
165*4882a593Smuzhiyun struct mii_bus *sbus; /* mdio slave */
166*4882a593Smuzhiyun struct regmap *regmap;
167*4882a593Smuzhiyun struct reset_control *sw_reset;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Warning: switch reset will reset last AR9331_SW_MDIO_PHY_MODE_PAGE request
171*4882a593Smuzhiyun * If some kind of optimization is used, the request should be repeated.
172*4882a593Smuzhiyun */
ar9331_sw_reset(struct ar9331_sw_priv * priv)173*4882a593Smuzhiyun static int ar9331_sw_reset(struct ar9331_sw_priv *priv)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun int ret;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = reset_control_assert(priv->sw_reset);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun goto error;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* AR9331 doc do not provide any information about proper reset
182*4882a593Smuzhiyun * sequence. The AR8136 (the closes switch to the AR9331) doc says:
183*4882a593Smuzhiyun * reset duration should be greater than 10ms. So, let's use this value
184*4882a593Smuzhiyun * for now.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun usleep_range(10000, 15000);
187*4882a593Smuzhiyun ret = reset_control_deassert(priv->sw_reset);
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun goto error;
190*4882a593Smuzhiyun /* There is no information on how long should we wait after reset.
191*4882a593Smuzhiyun * AR8136 has an EEPROM and there is an Interrupt for EEPROM load
192*4882a593Smuzhiyun * status. AR9331 has no EEPROM support.
193*4882a593Smuzhiyun * For now, do not wait. In case AR8136 will be needed, the after
194*4882a593Smuzhiyun * reset delay can be added as well.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun error:
199*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
ar9331_sw_mbus_write(struct mii_bus * mbus,int port,int regnum,u16 data)203*4882a593Smuzhiyun static int ar9331_sw_mbus_write(struct mii_bus *mbus, int port, int regnum,
204*4882a593Smuzhiyun u16 data)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct ar9331_sw_priv *priv = mbus->priv;
207*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
208*4882a593Smuzhiyun u32 val;
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = regmap_write(regmap, AR9331_SW_REG_MDIO_CTRL,
212*4882a593Smuzhiyun AR9331_SW_MDIO_CTRL_BUSY |
213*4882a593Smuzhiyun AR9331_SW_MDIO_CTRL_MASTER_EN |
214*4882a593Smuzhiyun FIELD_PREP(AR9331_SW_MDIO_CTRL_PHY_ADDR_M, port) |
215*4882a593Smuzhiyun FIELD_PREP(AR9331_SW_MDIO_CTRL_REG_ADDR_M, regnum) |
216*4882a593Smuzhiyun FIELD_PREP(AR9331_SW_MDIO_CTRL_DATA_M, data));
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun goto error;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = regmap_read_poll_timeout(regmap, AR9331_SW_REG_MDIO_CTRL, val,
221*4882a593Smuzhiyun !(val & AR9331_SW_MDIO_CTRL_BUSY),
222*4882a593Smuzhiyun AR9331_SW_MDIO_POLL_SLEEP_US,
223*4882a593Smuzhiyun AR9331_SW_MDIO_POLL_TIMEOUT_US);
224*4882a593Smuzhiyun if (ret)
225*4882a593Smuzhiyun goto error;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun error:
229*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "PHY write error: %i\n", ret);
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
ar9331_sw_mbus_read(struct mii_bus * mbus,int port,int regnum)233*4882a593Smuzhiyun static int ar9331_sw_mbus_read(struct mii_bus *mbus, int port, int regnum)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct ar9331_sw_priv *priv = mbus->priv;
236*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
237*4882a593Smuzhiyun u32 val;
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = regmap_write(regmap, AR9331_SW_REG_MDIO_CTRL,
241*4882a593Smuzhiyun AR9331_SW_MDIO_CTRL_BUSY |
242*4882a593Smuzhiyun AR9331_SW_MDIO_CTRL_MASTER_EN |
243*4882a593Smuzhiyun AR9331_SW_MDIO_CTRL_CMD_READ |
244*4882a593Smuzhiyun FIELD_PREP(AR9331_SW_MDIO_CTRL_PHY_ADDR_M, port) |
245*4882a593Smuzhiyun FIELD_PREP(AR9331_SW_MDIO_CTRL_REG_ADDR_M, regnum));
246*4882a593Smuzhiyun if (ret)
247*4882a593Smuzhiyun goto error;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = regmap_read_poll_timeout(regmap, AR9331_SW_REG_MDIO_CTRL, val,
250*4882a593Smuzhiyun !(val & AR9331_SW_MDIO_CTRL_BUSY),
251*4882a593Smuzhiyun AR9331_SW_MDIO_POLL_SLEEP_US,
252*4882a593Smuzhiyun AR9331_SW_MDIO_POLL_TIMEOUT_US);
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun goto error;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ret = regmap_read(regmap, AR9331_SW_REG_MDIO_CTRL, &val);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun goto error;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return FIELD_GET(AR9331_SW_MDIO_CTRL_DATA_M, val);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun error:
263*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "PHY read error: %i\n", ret);
264*4882a593Smuzhiyun return ret;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
ar9331_sw_mbus_init(struct ar9331_sw_priv * priv)267*4882a593Smuzhiyun static int ar9331_sw_mbus_init(struct ar9331_sw_priv *priv)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct device *dev = priv->dev;
270*4882a593Smuzhiyun struct mii_bus *mbus;
271*4882a593Smuzhiyun struct device_node *np, *mnp;
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun np = dev->of_node;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun mbus = devm_mdiobus_alloc(dev);
277*4882a593Smuzhiyun if (!mbus)
278*4882a593Smuzhiyun return -ENOMEM;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun mbus->name = np->full_name;
281*4882a593Smuzhiyun snprintf(mbus->id, MII_BUS_ID_SIZE, "%pOF", np);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mbus->read = ar9331_sw_mbus_read;
284*4882a593Smuzhiyun mbus->write = ar9331_sw_mbus_write;
285*4882a593Smuzhiyun mbus->priv = priv;
286*4882a593Smuzhiyun mbus->parent = dev;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun mnp = of_get_child_by_name(np, "mdio");
289*4882a593Smuzhiyun if (!mnp)
290*4882a593Smuzhiyun return -ENODEV;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = devm_of_mdiobus_register(dev, mbus, mnp);
293*4882a593Smuzhiyun of_node_put(mnp);
294*4882a593Smuzhiyun if (ret)
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun priv->mbus = mbus;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
ar9331_sw_setup(struct dsa_switch * ds)302*4882a593Smuzhiyun static int ar9331_sw_setup(struct dsa_switch *ds)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ds->priv;
305*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
306*4882a593Smuzhiyun int ret;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun ret = ar9331_sw_reset(priv);
309*4882a593Smuzhiyun if (ret)
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Reset will set proper defaults. CPU - Port0 will be enabled and
313*4882a593Smuzhiyun * configured. All other ports (ports 1 - 5) are disabled
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun ret = ar9331_sw_mbus_init(priv);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Do not drop broadcast frames */
320*4882a593Smuzhiyun ret = regmap_write_bits(regmap, AR9331_SW_REG_FLOOD_MASK,
321*4882a593Smuzhiyun AR9331_SW_FLOOD_MASK_BROAD_TO_CPU,
322*4882a593Smuzhiyun AR9331_SW_FLOOD_MASK_BROAD_TO_CPU);
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun goto error;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Set max frame size to the maximum supported value */
327*4882a593Smuzhiyun ret = regmap_write_bits(regmap, AR9331_SW_REG_GLOBAL_CTRL,
328*4882a593Smuzhiyun AR9331_SW_GLOBAL_CTRL_MFS_M,
329*4882a593Smuzhiyun AR9331_SW_GLOBAL_CTRL_MFS_M);
330*4882a593Smuzhiyun if (ret)
331*4882a593Smuzhiyun goto error;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun error:
335*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
ar9331_sw_port_disable(struct dsa_switch * ds,int port)339*4882a593Smuzhiyun static void ar9331_sw_port_disable(struct dsa_switch *ds, int port)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ds->priv;
342*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
343*4882a593Smuzhiyun int ret;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ret = regmap_write(regmap, AR9331_SW_REG_PORT_STATUS(port), 0);
346*4882a593Smuzhiyun if (ret)
347*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
ar9331_sw_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol m)350*4882a593Smuzhiyun static enum dsa_tag_protocol ar9331_sw_get_tag_protocol(struct dsa_switch *ds,
351*4882a593Smuzhiyun int port,
352*4882a593Smuzhiyun enum dsa_tag_protocol m)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return DSA_TAG_PROTO_AR9331;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
ar9331_sw_phylink_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)357*4882a593Smuzhiyun static void ar9331_sw_phylink_validate(struct dsa_switch *ds, int port,
358*4882a593Smuzhiyun unsigned long *supported,
359*4882a593Smuzhiyun struct phylink_link_state *state)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun switch (port) {
364*4882a593Smuzhiyun case 0:
365*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_GMII)
366*4882a593Smuzhiyun goto unsupported;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Full);
369*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Half);
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun case 1:
372*4882a593Smuzhiyun case 2:
373*4882a593Smuzhiyun case 3:
374*4882a593Smuzhiyun case 4:
375*4882a593Smuzhiyun case 5:
376*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_INTERNAL)
377*4882a593Smuzhiyun goto unsupported;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun default:
380*4882a593Smuzhiyun bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
381*4882a593Smuzhiyun dev_err(ds->dev, "Unsupported port: %i\n", port);
382*4882a593Smuzhiyun return;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun phylink_set_port_modes(mask);
386*4882a593Smuzhiyun phylink_set(mask, Pause);
387*4882a593Smuzhiyun phylink_set(mask, Asym_Pause);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun phylink_set(mask, 10baseT_Half);
390*4882a593Smuzhiyun phylink_set(mask, 10baseT_Full);
391*4882a593Smuzhiyun phylink_set(mask, 100baseT_Half);
392*4882a593Smuzhiyun phylink_set(mask, 100baseT_Full);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun bitmap_and(supported, supported, mask,
395*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS);
396*4882a593Smuzhiyun bitmap_and(state->advertising, state->advertising, mask,
397*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun unsupported:
402*4882a593Smuzhiyun bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
403*4882a593Smuzhiyun dev_err(ds->dev, "Unsupported interface: %d, port: %d\n",
404*4882a593Smuzhiyun state->interface, port);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
ar9331_sw_phylink_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)407*4882a593Smuzhiyun static void ar9331_sw_phylink_mac_config(struct dsa_switch *ds, int port,
408*4882a593Smuzhiyun unsigned int mode,
409*4882a593Smuzhiyun const struct phylink_link_state *state)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ds->priv;
412*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
413*4882a593Smuzhiyun int ret;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(port),
416*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_LINK_EN |
417*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_FLOW_LINK_EN, 0);
418*4882a593Smuzhiyun if (ret)
419*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
ar9331_sw_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)422*4882a593Smuzhiyun static void ar9331_sw_phylink_mac_link_down(struct dsa_switch *ds, int port,
423*4882a593Smuzhiyun unsigned int mode,
424*4882a593Smuzhiyun phy_interface_t interface)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ds->priv;
427*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
428*4882a593Smuzhiyun int ret;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(port),
431*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_MAC_MASK, 0);
432*4882a593Smuzhiyun if (ret)
433*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
ar9331_sw_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)436*4882a593Smuzhiyun static void ar9331_sw_phylink_mac_link_up(struct dsa_switch *ds, int port,
437*4882a593Smuzhiyun unsigned int mode,
438*4882a593Smuzhiyun phy_interface_t interface,
439*4882a593Smuzhiyun struct phy_device *phydev,
440*4882a593Smuzhiyun int speed, int duplex,
441*4882a593Smuzhiyun bool tx_pause, bool rx_pause)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ds->priv;
444*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
445*4882a593Smuzhiyun u32 val;
446*4882a593Smuzhiyun int ret;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun val = AR9331_SW_PORT_STATUS_MAC_MASK;
449*4882a593Smuzhiyun switch (speed) {
450*4882a593Smuzhiyun case SPEED_1000:
451*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_SPEED_1000;
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun case SPEED_100:
454*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_SPEED_100;
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun case SPEED_10:
457*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_SPEED_10;
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun default:
460*4882a593Smuzhiyun return;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (duplex)
464*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_DUPLEX_MODE;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (tx_pause)
467*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_TX_FLOW_EN;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (rx_pause)
470*4882a593Smuzhiyun val |= AR9331_SW_PORT_STATUS_RX_FLOW_EN;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(port),
473*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_MAC_MASK |
474*4882a593Smuzhiyun AR9331_SW_PORT_STATUS_LINK_MASK,
475*4882a593Smuzhiyun val);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static const struct dsa_switch_ops ar9331_sw_ops = {
481*4882a593Smuzhiyun .get_tag_protocol = ar9331_sw_get_tag_protocol,
482*4882a593Smuzhiyun .setup = ar9331_sw_setup,
483*4882a593Smuzhiyun .port_disable = ar9331_sw_port_disable,
484*4882a593Smuzhiyun .phylink_validate = ar9331_sw_phylink_validate,
485*4882a593Smuzhiyun .phylink_mac_config = ar9331_sw_phylink_mac_config,
486*4882a593Smuzhiyun .phylink_mac_link_down = ar9331_sw_phylink_mac_link_down,
487*4882a593Smuzhiyun .phylink_mac_link_up = ar9331_sw_phylink_mac_link_up,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
ar9331_sw_irq(int irq,void * data)490*4882a593Smuzhiyun static irqreturn_t ar9331_sw_irq(int irq, void *data)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct ar9331_sw_priv *priv = data;
493*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
494*4882a593Smuzhiyun u32 stat;
495*4882a593Smuzhiyun int ret;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = regmap_read(regmap, AR9331_SW_REG_GINT, &stat);
498*4882a593Smuzhiyun if (ret) {
499*4882a593Smuzhiyun dev_err(priv->dev, "can't read interrupt status\n");
500*4882a593Smuzhiyun return IRQ_NONE;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (!stat)
504*4882a593Smuzhiyun return IRQ_NONE;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (stat & AR9331_SW_GINT_PHY_INT) {
507*4882a593Smuzhiyun int child_irq;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun child_irq = irq_find_mapping(priv->irqdomain, 0);
510*4882a593Smuzhiyun handle_nested_irq(child_irq);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = regmap_write(regmap, AR9331_SW_REG_GINT, stat);
514*4882a593Smuzhiyun if (ret) {
515*4882a593Smuzhiyun dev_err(priv->dev, "can't write interrupt status\n");
516*4882a593Smuzhiyun return IRQ_NONE;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return IRQ_HANDLED;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
ar9331_sw_mask_irq(struct irq_data * d)522*4882a593Smuzhiyun static void ar9331_sw_mask_irq(struct irq_data *d)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun priv->irq_mask = 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
ar9331_sw_unmask_irq(struct irq_data * d)529*4882a593Smuzhiyun static void ar9331_sw_unmask_irq(struct irq_data *d)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun priv->irq_mask = AR9331_SW_GINT_PHY_INT;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
ar9331_sw_irq_bus_lock(struct irq_data * d)536*4882a593Smuzhiyun static void ar9331_sw_irq_bus_lock(struct irq_data *d)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun mutex_lock(&priv->lock_irq);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
ar9331_sw_irq_bus_sync_unlock(struct irq_data * d)543*4882a593Smuzhiyun static void ar9331_sw_irq_bus_sync_unlock(struct irq_data *d)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
546*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
547*4882a593Smuzhiyun int ret;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ret = regmap_update_bits(regmap, AR9331_SW_REG_GINT_MASK,
550*4882a593Smuzhiyun AR9331_SW_GINT_PHY_INT, priv->irq_mask);
551*4882a593Smuzhiyun if (ret)
552*4882a593Smuzhiyun dev_err(priv->dev, "failed to change IRQ mask\n");
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mutex_unlock(&priv->lock_irq);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static struct irq_chip ar9331_sw_irq_chip = {
558*4882a593Smuzhiyun .name = AR9331_SW_NAME,
559*4882a593Smuzhiyun .irq_mask = ar9331_sw_mask_irq,
560*4882a593Smuzhiyun .irq_unmask = ar9331_sw_unmask_irq,
561*4882a593Smuzhiyun .irq_bus_lock = ar9331_sw_irq_bus_lock,
562*4882a593Smuzhiyun .irq_bus_sync_unlock = ar9331_sw_irq_bus_sync_unlock,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
ar9331_sw_irq_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)565*4882a593Smuzhiyun static int ar9331_sw_irq_map(struct irq_domain *domain, unsigned int irq,
566*4882a593Smuzhiyun irq_hw_number_t hwirq)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
569*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ar9331_sw_irq_chip, handle_simple_irq);
570*4882a593Smuzhiyun irq_set_nested_thread(irq, 1);
571*4882a593Smuzhiyun irq_set_noprobe(irq);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
ar9331_sw_irq_unmap(struct irq_domain * d,unsigned int irq)576*4882a593Smuzhiyun static void ar9331_sw_irq_unmap(struct irq_domain *d, unsigned int irq)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun irq_set_nested_thread(irq, 0);
579*4882a593Smuzhiyun irq_set_chip_and_handler(irq, NULL, NULL);
580*4882a593Smuzhiyun irq_set_chip_data(irq, NULL);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct irq_domain_ops ar9331_sw_irqdomain_ops = {
584*4882a593Smuzhiyun .map = ar9331_sw_irq_map,
585*4882a593Smuzhiyun .unmap = ar9331_sw_irq_unmap,
586*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
ar9331_sw_irq_init(struct ar9331_sw_priv * priv)589*4882a593Smuzhiyun static int ar9331_sw_irq_init(struct ar9331_sw_priv *priv)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct device_node *np = priv->dev->of_node;
592*4882a593Smuzhiyun struct device *dev = priv->dev;
593*4882a593Smuzhiyun int ret, irq;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun irq = of_irq_get(np, 0);
596*4882a593Smuzhiyun if (irq <= 0) {
597*4882a593Smuzhiyun dev_err(dev, "failed to get parent IRQ\n");
598*4882a593Smuzhiyun return irq ? irq : -EINVAL;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun mutex_init(&priv->lock_irq);
602*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, NULL, ar9331_sw_irq,
603*4882a593Smuzhiyun IRQF_ONESHOT, AR9331_SW_NAME, priv);
604*4882a593Smuzhiyun if (ret) {
605*4882a593Smuzhiyun dev_err(dev, "unable to request irq: %d\n", ret);
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun priv->irqdomain = irq_domain_add_linear(np, 1, &ar9331_sw_irqdomain_ops,
610*4882a593Smuzhiyun priv);
611*4882a593Smuzhiyun if (!priv->irqdomain) {
612*4882a593Smuzhiyun dev_err(dev, "failed to create IRQ domain\n");
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun irq_set_parent(irq_create_mapping(priv->irqdomain, 0), irq);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
__ar9331_mdio_write(struct mii_bus * sbus,u8 mode,u16 reg,u16 val)621*4882a593Smuzhiyun static int __ar9331_mdio_write(struct mii_bus *sbus, u8 mode, u16 reg, u16 val)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun u8 r, p;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun p = FIELD_PREP(AR9331_SW_MDIO_PHY_MODE_M, mode) |
626*4882a593Smuzhiyun FIELD_GET(AR9331_SW_LOW_ADDR_PHY, reg);
627*4882a593Smuzhiyun r = FIELD_GET(AR9331_SW_LOW_ADDR_REG, reg);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return mdiobus_write(sbus, p, r, val);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
__ar9331_mdio_read(struct mii_bus * sbus,u16 reg)632*4882a593Smuzhiyun static int __ar9331_mdio_read(struct mii_bus *sbus, u16 reg)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun u8 r, p;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun p = FIELD_PREP(AR9331_SW_MDIO_PHY_MODE_M, AR9331_SW_MDIO_PHY_MODE_REG) |
637*4882a593Smuzhiyun FIELD_GET(AR9331_SW_LOW_ADDR_PHY, reg);
638*4882a593Smuzhiyun r = FIELD_GET(AR9331_SW_LOW_ADDR_REG, reg);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return mdiobus_read(sbus, p, r);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
ar9331_mdio_read(void * ctx,const void * reg_buf,size_t reg_len,void * val_buf,size_t val_len)643*4882a593Smuzhiyun static int ar9331_mdio_read(void *ctx, const void *reg_buf, size_t reg_len,
644*4882a593Smuzhiyun void *val_buf, size_t val_len)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun struct ar9331_sw_priv *priv = ctx;
647*4882a593Smuzhiyun struct mii_bus *sbus = priv->sbus;
648*4882a593Smuzhiyun u32 reg = *(u32 *)reg_buf;
649*4882a593Smuzhiyun int ret;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (reg == AR9331_SW_REG_PAGE) {
652*4882a593Smuzhiyun /* We cannot read the page selector register from hardware and
653*4882a593Smuzhiyun * we cache its value in regmap. Return all bits set here,
654*4882a593Smuzhiyun * that regmap will always write the page on first use.
655*4882a593Smuzhiyun */
656*4882a593Smuzhiyun *(u32 *)val_buf = GENMASK(9, 0);
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ret = __ar9331_mdio_read(sbus, reg);
661*4882a593Smuzhiyun if (ret < 0)
662*4882a593Smuzhiyun goto error;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun *(u32 *)val_buf = ret;
665*4882a593Smuzhiyun ret = __ar9331_mdio_read(sbus, reg + 2);
666*4882a593Smuzhiyun if (ret < 0)
667*4882a593Smuzhiyun goto error;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun *(u32 *)val_buf |= ret << 16;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return 0;
672*4882a593Smuzhiyun error:
673*4882a593Smuzhiyun dev_err_ratelimited(&sbus->dev, "Bus error. Failed to read register.\n");
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
ar9331_mdio_write(void * ctx,u32 reg,u32 val)677*4882a593Smuzhiyun static int ar9331_mdio_write(void *ctx, u32 reg, u32 val)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ctx;
680*4882a593Smuzhiyun struct mii_bus *sbus = priv->sbus;
681*4882a593Smuzhiyun int ret;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (reg == AR9331_SW_REG_PAGE) {
684*4882a593Smuzhiyun ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_PAGE,
685*4882a593Smuzhiyun 0, val);
686*4882a593Smuzhiyun if (ret < 0)
687*4882a593Smuzhiyun goto error;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* In case of this switch we work with 32bit registers on top of 16bit
693*4882a593Smuzhiyun * bus. Some registers (for example access to forwarding database) have
694*4882a593Smuzhiyun * trigger bit on the first 16bit half of request, the result and
695*4882a593Smuzhiyun * configuration of request in the second half.
696*4882a593Smuzhiyun * To make it work properly, we should do the second part of transfer
697*4882a593Smuzhiyun * before the first one is done.
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_REG, reg + 2,
700*4882a593Smuzhiyun val >> 16);
701*4882a593Smuzhiyun if (ret < 0)
702*4882a593Smuzhiyun goto error;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_REG, reg, val);
705*4882a593Smuzhiyun if (ret < 0)
706*4882a593Smuzhiyun goto error;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return 0;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun error:
711*4882a593Smuzhiyun dev_err_ratelimited(&sbus->dev, "Bus error. Failed to write register.\n");
712*4882a593Smuzhiyun return ret;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
ar9331_sw_bus_write(void * context,const void * data,size_t count)715*4882a593Smuzhiyun static int ar9331_sw_bus_write(void *context, const void *data, size_t count)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun u32 reg = *(u32 *)data;
718*4882a593Smuzhiyun u32 val = *((u32 *)data + 1);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return ar9331_mdio_write(context, reg, val);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun static const struct regmap_range ar9331_valid_regs[] = {
724*4882a593Smuzhiyun regmap_reg_range(0x0, 0x0),
725*4882a593Smuzhiyun regmap_reg_range(0x10, 0x14),
726*4882a593Smuzhiyun regmap_reg_range(0x20, 0x24),
727*4882a593Smuzhiyun regmap_reg_range(0x2c, 0x30),
728*4882a593Smuzhiyun regmap_reg_range(0x40, 0x44),
729*4882a593Smuzhiyun regmap_reg_range(0x50, 0x78),
730*4882a593Smuzhiyun regmap_reg_range(0x80, 0x98),
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun regmap_reg_range(0x100, 0x120),
733*4882a593Smuzhiyun regmap_reg_range(0x200, 0x220),
734*4882a593Smuzhiyun regmap_reg_range(0x300, 0x320),
735*4882a593Smuzhiyun regmap_reg_range(0x400, 0x420),
736*4882a593Smuzhiyun regmap_reg_range(0x500, 0x520),
737*4882a593Smuzhiyun regmap_reg_range(0x600, 0x620),
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun regmap_reg_range(0x20000, 0x200a4),
740*4882a593Smuzhiyun regmap_reg_range(0x20100, 0x201a4),
741*4882a593Smuzhiyun regmap_reg_range(0x20200, 0x202a4),
742*4882a593Smuzhiyun regmap_reg_range(0x20300, 0x203a4),
743*4882a593Smuzhiyun regmap_reg_range(0x20400, 0x204a4),
744*4882a593Smuzhiyun regmap_reg_range(0x20500, 0x205a4),
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* dummy page selector reg */
747*4882a593Smuzhiyun regmap_reg_range(AR9331_SW_REG_PAGE, AR9331_SW_REG_PAGE),
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const struct regmap_range ar9331_nonvolatile_regs[] = {
751*4882a593Smuzhiyun regmap_reg_range(AR9331_SW_REG_PAGE, AR9331_SW_REG_PAGE),
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const struct regmap_range_cfg ar9331_regmap_range[] = {
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun .selector_reg = AR9331_SW_REG_PAGE,
757*4882a593Smuzhiyun .selector_mask = GENMASK(9, 0),
758*4882a593Smuzhiyun .selector_shift = 0,
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun .window_start = 0,
761*4882a593Smuzhiyun .window_len = 512,
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun .range_min = 0,
764*4882a593Smuzhiyun .range_max = AR9331_SW_REG_PAGE - 4,
765*4882a593Smuzhiyun },
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static const struct regmap_access_table ar9331_register_set = {
769*4882a593Smuzhiyun .yes_ranges = ar9331_valid_regs,
770*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(ar9331_valid_regs),
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static const struct regmap_access_table ar9331_volatile_set = {
774*4882a593Smuzhiyun .no_ranges = ar9331_nonvolatile_regs,
775*4882a593Smuzhiyun .n_no_ranges = ARRAY_SIZE(ar9331_nonvolatile_regs),
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static const struct regmap_config ar9331_mdio_regmap_config = {
779*4882a593Smuzhiyun .reg_bits = 32,
780*4882a593Smuzhiyun .val_bits = 32,
781*4882a593Smuzhiyun .reg_stride = 4,
782*4882a593Smuzhiyun .max_register = AR9331_SW_REG_PAGE,
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun .ranges = ar9331_regmap_range,
785*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(ar9331_regmap_range),
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun .volatile_table = &ar9331_volatile_set,
788*4882a593Smuzhiyun .wr_table = &ar9331_register_set,
789*4882a593Smuzhiyun .rd_table = &ar9331_register_set,
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static struct regmap_bus ar9331_sw_bus = {
795*4882a593Smuzhiyun .reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
796*4882a593Smuzhiyun .val_format_endian_default = REGMAP_ENDIAN_NATIVE,
797*4882a593Smuzhiyun .read = ar9331_mdio_read,
798*4882a593Smuzhiyun .write = ar9331_sw_bus_write,
799*4882a593Smuzhiyun .max_raw_read = 4,
800*4882a593Smuzhiyun .max_raw_write = 4,
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun
ar9331_sw_probe(struct mdio_device * mdiodev)803*4882a593Smuzhiyun static int ar9331_sw_probe(struct mdio_device *mdiodev)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct ar9331_sw_priv *priv;
806*4882a593Smuzhiyun struct dsa_switch *ds;
807*4882a593Smuzhiyun int ret;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
810*4882a593Smuzhiyun if (!priv)
811*4882a593Smuzhiyun return -ENOMEM;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun priv->regmap = devm_regmap_init(&mdiodev->dev, &ar9331_sw_bus, priv,
814*4882a593Smuzhiyun &ar9331_mdio_regmap_config);
815*4882a593Smuzhiyun if (IS_ERR(priv->regmap)) {
816*4882a593Smuzhiyun ret = PTR_ERR(priv->regmap);
817*4882a593Smuzhiyun dev_err(&mdiodev->dev, "regmap init failed: %d\n", ret);
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun priv->sw_reset = devm_reset_control_get(&mdiodev->dev, "switch");
822*4882a593Smuzhiyun if (IS_ERR(priv->sw_reset)) {
823*4882a593Smuzhiyun dev_err(&mdiodev->dev, "missing switch reset\n");
824*4882a593Smuzhiyun return PTR_ERR(priv->sw_reset);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun priv->sbus = mdiodev->bus;
828*4882a593Smuzhiyun priv->dev = &mdiodev->dev;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun ret = ar9331_sw_irq_init(priv);
831*4882a593Smuzhiyun if (ret)
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ds = &priv->ds;
835*4882a593Smuzhiyun ds->dev = &mdiodev->dev;
836*4882a593Smuzhiyun ds->num_ports = AR9331_SW_PORTS;
837*4882a593Smuzhiyun ds->priv = priv;
838*4882a593Smuzhiyun priv->ops = ar9331_sw_ops;
839*4882a593Smuzhiyun ds->ops = &priv->ops;
840*4882a593Smuzhiyun dev_set_drvdata(&mdiodev->dev, priv);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun ret = dsa_register_switch(ds);
843*4882a593Smuzhiyun if (ret)
844*4882a593Smuzhiyun goto err_remove_irq;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return 0;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun err_remove_irq:
849*4882a593Smuzhiyun irq_domain_remove(priv->irqdomain);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
ar9331_sw_remove(struct mdio_device * mdiodev)854*4882a593Smuzhiyun static void ar9331_sw_remove(struct mdio_device *mdiodev)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun struct ar9331_sw_priv *priv = dev_get_drvdata(&mdiodev->dev);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun irq_domain_remove(priv->irqdomain);
859*4882a593Smuzhiyun dsa_unregister_switch(&priv->ds);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun reset_control_assert(priv->sw_reset);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static const struct of_device_id ar9331_sw_of_match[] = {
865*4882a593Smuzhiyun { .compatible = "qca,ar9331-switch" },
866*4882a593Smuzhiyun { },
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun static struct mdio_driver ar9331_sw_mdio_driver = {
870*4882a593Smuzhiyun .probe = ar9331_sw_probe,
871*4882a593Smuzhiyun .remove = ar9331_sw_remove,
872*4882a593Smuzhiyun .mdiodrv.driver = {
873*4882a593Smuzhiyun .name = AR9331_SW_NAME,
874*4882a593Smuzhiyun .of_match_table = ar9331_sw_of_match,
875*4882a593Smuzhiyun },
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun mdio_module_driver(ar9331_sw_mdio_driver);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun MODULE_AUTHOR("Oleksij Rempel <kernel@pengutronix.de>");
881*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Atheros AR9331 switch");
882*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
883