1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx System Management Interface (SMI) support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2019 Vivien Didelot <vivien.didelot@gmail.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "chip.h"
11*4882a593Smuzhiyun #include "smi.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* The switch ADDR[4:1] configuration pins define the chip SMI device address
14*4882a593Smuzhiyun * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
17*4882a593Smuzhiyun * is the only device connected to the SMI master. In this mode it responds to
18*4882a593Smuzhiyun * all 32 possible SMI addresses, and thus maps directly the internal devices.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
21*4882a593Smuzhiyun * multiple devices to share the SMI interface. In this mode it responds to only
22*4882a593Smuzhiyun * 2 registers, used to indirectly access the internal SMI devices.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Some chips use a different scheme: Only the ADDR4 pin is used for
25*4882a593Smuzhiyun * configuration, and the device responds to 16 of the 32 SMI
26*4882a593Smuzhiyun * addresses, allowing two to coexist on the same SMI interface.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
mv88e6xxx_smi_direct_read(struct mv88e6xxx_chip * chip,int dev,int reg,u16 * data)29*4882a593Smuzhiyun static int mv88e6xxx_smi_direct_read(struct mv88e6xxx_chip *chip,
30*4882a593Smuzhiyun int dev, int reg, u16 *data)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun int ret;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun ret = mdiobus_read_nested(chip->bus, dev, reg);
35*4882a593Smuzhiyun if (ret < 0)
36*4882a593Smuzhiyun return ret;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun *data = ret & 0xffff;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
mv88e6xxx_smi_direct_write(struct mv88e6xxx_chip * chip,int dev,int reg,u16 data)43*4882a593Smuzhiyun static int mv88e6xxx_smi_direct_write(struct mv88e6xxx_chip *chip,
44*4882a593Smuzhiyun int dev, int reg, u16 data)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun int ret;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun ret = mdiobus_write_nested(chip->bus, dev, reg, data);
49*4882a593Smuzhiyun if (ret < 0)
50*4882a593Smuzhiyun return ret;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
mv88e6xxx_smi_direct_wait(struct mv88e6xxx_chip * chip,int dev,int reg,int bit,int val)55*4882a593Smuzhiyun static int mv88e6xxx_smi_direct_wait(struct mv88e6xxx_chip *chip,
56*4882a593Smuzhiyun int dev, int reg, int bit, int val)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u16 data;
59*4882a593Smuzhiyun int err;
60*4882a593Smuzhiyun int i;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
63*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_read(chip, dev, reg, &data);
64*4882a593Smuzhiyun if (err)
65*4882a593Smuzhiyun return err;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (!!(data & BIT(bit)) == !!val)
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun usleep_range(1000, 2000);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return -ETIMEDOUT;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_direct_ops = {
77*4882a593Smuzhiyun .read = mv88e6xxx_smi_direct_read,
78*4882a593Smuzhiyun .write = mv88e6xxx_smi_direct_write,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
mv88e6xxx_smi_dual_direct_read(struct mv88e6xxx_chip * chip,int dev,int reg,u16 * data)81*4882a593Smuzhiyun static int mv88e6xxx_smi_dual_direct_read(struct mv88e6xxx_chip *chip,
82*4882a593Smuzhiyun int dev, int reg, u16 *data)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun return mv88e6xxx_smi_direct_read(chip, chip->sw_addr + dev, reg, data);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
mv88e6xxx_smi_dual_direct_write(struct mv88e6xxx_chip * chip,int dev,int reg,u16 data)87*4882a593Smuzhiyun static int mv88e6xxx_smi_dual_direct_write(struct mv88e6xxx_chip *chip,
88*4882a593Smuzhiyun int dev, int reg, u16 data)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return mv88e6xxx_smi_direct_write(chip, chip->sw_addr + dev, reg, data);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_dual_direct_ops = {
94*4882a593Smuzhiyun .read = mv88e6xxx_smi_dual_direct_read,
95*4882a593Smuzhiyun .write = mv88e6xxx_smi_dual_direct_write,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Offset 0x00: SMI Command Register
99*4882a593Smuzhiyun * Offset 0x01: SMI Data Register
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
mv88e6xxx_smi_indirect_read(struct mv88e6xxx_chip * chip,int dev,int reg,u16 * data)102*4882a593Smuzhiyun static int mv88e6xxx_smi_indirect_read(struct mv88e6xxx_chip *chip,
103*4882a593Smuzhiyun int dev, int reg, u16 *data)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int err;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_wait(chip, chip->sw_addr,
108*4882a593Smuzhiyun MV88E6XXX_SMI_CMD, 15, 0);
109*4882a593Smuzhiyun if (err)
110*4882a593Smuzhiyun return err;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_write(chip, chip->sw_addr,
113*4882a593Smuzhiyun MV88E6XXX_SMI_CMD,
114*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_BUSY |
115*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_MODE_22 |
116*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_OP_22_READ |
117*4882a593Smuzhiyun (dev << 5) | reg);
118*4882a593Smuzhiyun if (err)
119*4882a593Smuzhiyun return err;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_wait(chip, chip->sw_addr,
122*4882a593Smuzhiyun MV88E6XXX_SMI_CMD, 15, 0);
123*4882a593Smuzhiyun if (err)
124*4882a593Smuzhiyun return err;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return mv88e6xxx_smi_direct_read(chip, chip->sw_addr,
127*4882a593Smuzhiyun MV88E6XXX_SMI_DATA, data);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
mv88e6xxx_smi_indirect_write(struct mv88e6xxx_chip * chip,int dev,int reg,u16 data)130*4882a593Smuzhiyun static int mv88e6xxx_smi_indirect_write(struct mv88e6xxx_chip *chip,
131*4882a593Smuzhiyun int dev, int reg, u16 data)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun int err;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_wait(chip, chip->sw_addr,
136*4882a593Smuzhiyun MV88E6XXX_SMI_CMD, 15, 0);
137*4882a593Smuzhiyun if (err)
138*4882a593Smuzhiyun return err;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_write(chip, chip->sw_addr,
141*4882a593Smuzhiyun MV88E6XXX_SMI_DATA, data);
142*4882a593Smuzhiyun if (err)
143*4882a593Smuzhiyun return err;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun err = mv88e6xxx_smi_direct_write(chip, chip->sw_addr,
146*4882a593Smuzhiyun MV88E6XXX_SMI_CMD,
147*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_BUSY |
148*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_MODE_22 |
149*4882a593Smuzhiyun MV88E6XXX_SMI_CMD_OP_22_WRITE |
150*4882a593Smuzhiyun (dev << 5) | reg);
151*4882a593Smuzhiyun if (err)
152*4882a593Smuzhiyun return err;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return mv88e6xxx_smi_direct_wait(chip, chip->sw_addr,
155*4882a593Smuzhiyun MV88E6XXX_SMI_CMD, 15, 0);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_indirect_ops = {
159*4882a593Smuzhiyun .read = mv88e6xxx_smi_indirect_read,
160*4882a593Smuzhiyun .write = mv88e6xxx_smi_indirect_write,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
mv88e6xxx_smi_init(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int sw_addr)163*4882a593Smuzhiyun int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
164*4882a593Smuzhiyun struct mii_bus *bus, int sw_addr)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun if (chip->info->dual_chip)
167*4882a593Smuzhiyun chip->smi_ops = &mv88e6xxx_smi_dual_direct_ops;
168*4882a593Smuzhiyun else if (sw_addr == 0)
169*4882a593Smuzhiyun chip->smi_ops = &mv88e6xxx_smi_direct_ops;
170*4882a593Smuzhiyun else if (chip->info->multi_chip)
171*4882a593Smuzhiyun chip->smi_ops = &mv88e6xxx_smi_indirect_ops;
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun return -EINVAL;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun chip->bus = bus;
176*4882a593Smuzhiyun chip->sw_addr = sw_addr;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180