1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx SERDES manipulation, via SMI bus
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef _MV88E6XXX_SERDES_H
11*4882a593Smuzhiyun #define _MV88E6XXX_SERDES_H
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "chip.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MV88E6352_ADDR_SERDES 0x0f
16*4882a593Smuzhiyun #define MV88E6352_SERDES_PAGE_FIBER 0x01
17*4882a593Smuzhiyun #define MV88E6352_SERDES_IRQ 0x0b
18*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_ENABLE 0x12
19*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_SPEED_CHANGE BIT(14)
20*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_DUPLEX_CHANGE BIT(13)
21*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_PAGE_RX BIT(12)
22*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_AN_COMPLETE BIT(11)
23*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_LINK_CHANGE BIT(10)
24*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_SYMBOL_ERROR BIT(9)
25*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_FALSE_CARRIER BIT(8)
26*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_FIFO_OVER_UNDER BIT(7)
27*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_FIBRE_ENERGY BIT(4)
28*4882a593Smuzhiyun #define MV88E6352_SERDES_INT_STATUS 0x13
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MV88E6341_PORT5_LANE 0x15
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MV88E6390_PORT9_LANE0 0x09
34*4882a593Smuzhiyun #define MV88E6390_PORT9_LANE1 0x12
35*4882a593Smuzhiyun #define MV88E6390_PORT9_LANE2 0x13
36*4882a593Smuzhiyun #define MV88E6390_PORT9_LANE3 0x14
37*4882a593Smuzhiyun #define MV88E6390_PORT10_LANE0 0x0a
38*4882a593Smuzhiyun #define MV88E6390_PORT10_LANE1 0x15
39*4882a593Smuzhiyun #define MV88E6390_PORT10_LANE2 0x16
40*4882a593Smuzhiyun #define MV88E6390_PORT10_LANE3 0x17
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* 10GBASE-R and 10GBASE-X4/X2 */
43*4882a593Smuzhiyun #define MV88E6390_10G_CTRL1 (0x1000 + MDIO_CTRL1)
44*4882a593Smuzhiyun #define MV88E6390_10G_STAT1 (0x1000 + MDIO_STAT1)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* 1000BASE-X and SGMII */
47*4882a593Smuzhiyun #define MV88E6390_SGMII_BMCR (0x2000 + MII_BMCR)
48*4882a593Smuzhiyun #define MV88E6390_SGMII_BMSR (0x2000 + MII_BMSR)
49*4882a593Smuzhiyun #define MV88E6390_SGMII_ADVERTISE (0x2000 + MII_ADVERTISE)
50*4882a593Smuzhiyun #define MV88E6390_SGMII_LPA (0x2000 + MII_LPA)
51*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_ENABLE 0xa001
52*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_SPEED_CHANGE BIT(14)
53*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_DUPLEX_CHANGE BIT(13)
54*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_PAGE_RX BIT(12)
55*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_AN_COMPLETE BIT(11)
56*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_LINK_DOWN BIT(10)
57*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_LINK_UP BIT(9)
58*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_SYMBOL_ERROR BIT(8)
59*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_FALSE_CARRIER BIT(7)
60*4882a593Smuzhiyun #define MV88E6390_SGMII_INT_STATUS 0xa002
61*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS 0xa003
62*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_SPEED_MASK GENMASK(15, 14)
63*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_SPEED_1000 0x8000
64*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_SPEED_100 0x4000
65*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_SPEED_10 0x0000
66*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL BIT(13)
67*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID BIT(11)
68*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_LINK BIT(10)
69*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_TX_PAUSE BIT(3)
70*4882a593Smuzhiyun #define MV88E6390_SGMII_PHY_STATUS_RX_PAUSE BIT(2)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Packet generator pad packet checker */
73*4882a593Smuzhiyun #define MV88E6390_PG_CONTROL 0xf010
74*4882a593Smuzhiyun #define MV88E6390_PG_CONTROL_ENABLE_PC BIT(0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun u8 mv88e6341_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
77*4882a593Smuzhiyun u8 mv88e6352_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
78*4882a593Smuzhiyun u8 mv88e6390_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
79*4882a593Smuzhiyun u8 mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
80*4882a593Smuzhiyun int mv88e6352_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
81*4882a593Smuzhiyun u8 lane, unsigned int mode,
82*4882a593Smuzhiyun phy_interface_t interface,
83*4882a593Smuzhiyun const unsigned long *advertise);
84*4882a593Smuzhiyun int mv88e6390_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
85*4882a593Smuzhiyun u8 lane, unsigned int mode,
86*4882a593Smuzhiyun phy_interface_t interface,
87*4882a593Smuzhiyun const unsigned long *advertise);
88*4882a593Smuzhiyun int mv88e6352_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
89*4882a593Smuzhiyun u8 lane, struct phylink_link_state *state);
90*4882a593Smuzhiyun int mv88e6390_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
91*4882a593Smuzhiyun u8 lane, struct phylink_link_state *state);
92*4882a593Smuzhiyun int mv88e6352_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
93*4882a593Smuzhiyun u8 lane);
94*4882a593Smuzhiyun int mv88e6390_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
95*4882a593Smuzhiyun u8 lane);
96*4882a593Smuzhiyun int mv88e6352_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
97*4882a593Smuzhiyun u8 lane, int speed, int duplex);
98*4882a593Smuzhiyun int mv88e6390_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
99*4882a593Smuzhiyun u8 lane, int speed, int duplex);
100*4882a593Smuzhiyun unsigned int mv88e6352_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
101*4882a593Smuzhiyun int port);
102*4882a593Smuzhiyun unsigned int mv88e6390_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
103*4882a593Smuzhiyun int port);
104*4882a593Smuzhiyun int mv88e6352_serdes_power(struct mv88e6xxx_chip *chip, int port, u8 lane,
105*4882a593Smuzhiyun bool on);
106*4882a593Smuzhiyun int mv88e6390_serdes_power(struct mv88e6xxx_chip *chip, int port, u8 lane,
107*4882a593Smuzhiyun bool on);
108*4882a593Smuzhiyun int mv88e6352_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, u8 lane,
109*4882a593Smuzhiyun bool enable);
110*4882a593Smuzhiyun int mv88e6390_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, u8 lane,
111*4882a593Smuzhiyun bool enable);
112*4882a593Smuzhiyun irqreturn_t mv88e6352_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
113*4882a593Smuzhiyun u8 lane);
114*4882a593Smuzhiyun irqreturn_t mv88e6390_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
115*4882a593Smuzhiyun u8 lane);
116*4882a593Smuzhiyun int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
117*4882a593Smuzhiyun int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip,
118*4882a593Smuzhiyun int port, uint8_t *data);
119*4882a593Smuzhiyun int mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
120*4882a593Smuzhiyun uint64_t *data);
121*4882a593Smuzhiyun int mv88e6390_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
122*4882a593Smuzhiyun int mv88e6390_serdes_get_strings(struct mv88e6xxx_chip *chip,
123*4882a593Smuzhiyun int port, uint8_t *data);
124*4882a593Smuzhiyun int mv88e6390_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
125*4882a593Smuzhiyun uint64_t *data);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun int mv88e6352_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
128*4882a593Smuzhiyun void mv88e6352_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
129*4882a593Smuzhiyun int mv88e6390_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
130*4882a593Smuzhiyun void mv88e6390_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Return the (first) SERDES lane address a port is using, 0 otherwise. */
mv88e6xxx_serdes_get_lane(struct mv88e6xxx_chip * chip,int port)133*4882a593Smuzhiyun static inline u8 mv88e6xxx_serdes_get_lane(struct mv88e6xxx_chip *chip,
134*4882a593Smuzhiyun int port)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun if (!chip->info->ops->serdes_get_lane)
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return chip->info->ops->serdes_get_lane(chip, port);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
mv88e6xxx_serdes_power_up(struct mv88e6xxx_chip * chip,int port,u8 lane)142*4882a593Smuzhiyun static inline int mv88e6xxx_serdes_power_up(struct mv88e6xxx_chip *chip,
143*4882a593Smuzhiyun int port, u8 lane)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun if (!chip->info->ops->serdes_power)
146*4882a593Smuzhiyun return -EOPNOTSUPP;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return chip->info->ops->serdes_power(chip, port, lane, true);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
mv88e6xxx_serdes_power_down(struct mv88e6xxx_chip * chip,int port,u8 lane)151*4882a593Smuzhiyun static inline int mv88e6xxx_serdes_power_down(struct mv88e6xxx_chip *chip,
152*4882a593Smuzhiyun int port, u8 lane)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun if (!chip->info->ops->serdes_power)
155*4882a593Smuzhiyun return -EOPNOTSUPP;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return chip->info->ops->serdes_power(chip, port, lane, false);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static inline unsigned int
mv88e6xxx_serdes_irq_mapping(struct mv88e6xxx_chip * chip,int port)161*4882a593Smuzhiyun mv88e6xxx_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun if (!chip->info->ops->serdes_irq_mapping)
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return chip->info->ops->serdes_irq_mapping(chip, port);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
mv88e6xxx_serdes_irq_enable(struct mv88e6xxx_chip * chip,int port,u8 lane)169*4882a593Smuzhiyun static inline int mv88e6xxx_serdes_irq_enable(struct mv88e6xxx_chip *chip,
170*4882a593Smuzhiyun int port, u8 lane)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun if (!chip->info->ops->serdes_irq_enable)
173*4882a593Smuzhiyun return -EOPNOTSUPP;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return chip->info->ops->serdes_irq_enable(chip, port, lane, true);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
mv88e6xxx_serdes_irq_disable(struct mv88e6xxx_chip * chip,int port,u8 lane)178*4882a593Smuzhiyun static inline int mv88e6xxx_serdes_irq_disable(struct mv88e6xxx_chip *chip,
179*4882a593Smuzhiyun int port, u8 lane)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun if (!chip->info->ops->serdes_irq_enable)
182*4882a593Smuzhiyun return -EOPNOTSUPP;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return chip->info->ops->serdes_irq_enable(chip, port, lane, false);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static inline irqreturn_t
mv88e6xxx_serdes_irq_status(struct mv88e6xxx_chip * chip,int port,u8 lane)188*4882a593Smuzhiyun mv88e6xxx_serdes_irq_status(struct mv88e6xxx_chip *chip, int port, u8 lane)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun if (!chip->info->ops->serdes_irq_status)
191*4882a593Smuzhiyun return IRQ_NONE;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return chip->info->ops->serdes_irq_status(chip, port, lane);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #endif
197