xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/ptp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88E6xxx Switch PTP support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2017 National Instruments
8*4882a593Smuzhiyun  *      Erik Hons <erik.hons@ni.com>
9*4882a593Smuzhiyun  *      Brandon Streiff <brandon.streiff@ni.com>
10*4882a593Smuzhiyun  *      Dane Wagner <dane.wagner@ni.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "chip.h"
14*4882a593Smuzhiyun #include "global2.h"
15*4882a593Smuzhiyun #include "hwtstamp.h"
16*4882a593Smuzhiyun #include "ptp.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MV88E6XXX_MAX_ADJ_PPB	1000000
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Family MV88E6250:
21*4882a593Smuzhiyun  * Raw timestamps are in units of 10-ns clock periods.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * clkadj = scaled_ppm * 10*2^28 / (10^6 * 2^16)
24*4882a593Smuzhiyun  * simplifies to
25*4882a593Smuzhiyun  * clkadj = scaled_ppm * 2^7 / 5^5
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define MV88E6250_CC_SHIFT	28
28*4882a593Smuzhiyun #define MV88E6250_CC_MULT	(10 << MV88E6250_CC_SHIFT)
29*4882a593Smuzhiyun #define MV88E6250_CC_MULT_NUM	(1 << 7)
30*4882a593Smuzhiyun #define MV88E6250_CC_MULT_DEM	3125ULL
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Other families:
33*4882a593Smuzhiyun  * Raw timestamps are in units of 8-ns clock periods.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * clkadj = scaled_ppm * 8*2^28 / (10^6 * 2^16)
36*4882a593Smuzhiyun  * simplifies to
37*4882a593Smuzhiyun  * clkadj = scaled_ppm * 2^9 / 5^6
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define MV88E6XXX_CC_SHIFT	28
40*4882a593Smuzhiyun #define MV88E6XXX_CC_MULT	(8 << MV88E6XXX_CC_SHIFT)
41*4882a593Smuzhiyun #define MV88E6XXX_CC_MULT_NUM	(1 << 9)
42*4882a593Smuzhiyun #define MV88E6XXX_CC_MULT_DEM	15625ULL
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define TAI_EVENT_WORK_INTERVAL msecs_to_jiffies(100)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define cc_to_chip(cc) container_of(cc, struct mv88e6xxx_chip, tstamp_cc)
47*4882a593Smuzhiyun #define dw_overflow_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \
48*4882a593Smuzhiyun 					     overflow_work)
49*4882a593Smuzhiyun #define dw_tai_event_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \
50*4882a593Smuzhiyun 					      tai_event_work)
51*4882a593Smuzhiyun 
mv88e6xxx_tai_read(struct mv88e6xxx_chip * chip,int addr,u16 * data,int len)52*4882a593Smuzhiyun static int mv88e6xxx_tai_read(struct mv88e6xxx_chip *chip, int addr,
53*4882a593Smuzhiyun 			      u16 *data, int len)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->tai_read)
56*4882a593Smuzhiyun 		return -EOPNOTSUPP;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->tai_read(chip, addr, data, len);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
mv88e6xxx_tai_write(struct mv88e6xxx_chip * chip,int addr,u16 data)61*4882a593Smuzhiyun static int mv88e6xxx_tai_write(struct mv88e6xxx_chip *chip, int addr, u16 data)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->tai_write)
64*4882a593Smuzhiyun 		return -EOPNOTSUPP;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->tai_write(chip, addr, data);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* TODO: places where this are called should be using pinctrl */
mv88e6352_set_gpio_func(struct mv88e6xxx_chip * chip,int pin,int func,int input)70*4882a593Smuzhiyun static int mv88e6352_set_gpio_func(struct mv88e6xxx_chip *chip, int pin,
71*4882a593Smuzhiyun 				   int func, int input)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	int err;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (!chip->info->ops->gpio_ops)
76*4882a593Smuzhiyun 		return -EOPNOTSUPP;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	err = chip->info->ops->gpio_ops->set_dir(chip, pin, input);
79*4882a593Smuzhiyun 	if (err)
80*4882a593Smuzhiyun 		return err;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return chip->info->ops->gpio_ops->set_pctl(chip, pin, func);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
mv88e6352_ptp_clock_read(const struct cyclecounter * cc)85*4882a593Smuzhiyun static u64 mv88e6352_ptp_clock_read(const struct cyclecounter *cc)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
88*4882a593Smuzhiyun 	u16 phc_time[2];
89*4882a593Smuzhiyun 	int err;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_TIME_LO, phc_time,
92*4882a593Smuzhiyun 				 ARRAY_SIZE(phc_time));
93*4882a593Smuzhiyun 	if (err)
94*4882a593Smuzhiyun 		return 0;
95*4882a593Smuzhiyun 	else
96*4882a593Smuzhiyun 		return ((u32)phc_time[1] << 16) | phc_time[0];
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
mv88e6165_ptp_clock_read(const struct cyclecounter * cc)99*4882a593Smuzhiyun static u64 mv88e6165_ptp_clock_read(const struct cyclecounter *cc)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
102*4882a593Smuzhiyun 	u16 phc_time[2];
103*4882a593Smuzhiyun 	int err;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_PTP_GC_TIME_LO, phc_time,
106*4882a593Smuzhiyun 				 ARRAY_SIZE(phc_time));
107*4882a593Smuzhiyun 	if (err)
108*4882a593Smuzhiyun 		return 0;
109*4882a593Smuzhiyun 	else
110*4882a593Smuzhiyun 		return ((u32)phc_time[1] << 16) | phc_time[0];
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* mv88e6352_config_eventcap - configure TAI event capture
114*4882a593Smuzhiyun  * @event: PTP_CLOCK_PPS (internal) or PTP_CLOCK_EXTTS (external)
115*4882a593Smuzhiyun  * @rising: zero for falling-edge trigger, else rising-edge trigger
116*4882a593Smuzhiyun  *
117*4882a593Smuzhiyun  * This will also reset the capture sequence counter.
118*4882a593Smuzhiyun  */
mv88e6352_config_eventcap(struct mv88e6xxx_chip * chip,int event,int rising)119*4882a593Smuzhiyun static int mv88e6352_config_eventcap(struct mv88e6xxx_chip *chip, int event,
120*4882a593Smuzhiyun 				     int rising)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u16 global_config;
123*4882a593Smuzhiyun 	u16 cap_config;
124*4882a593Smuzhiyun 	int err;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	chip->evcap_config = MV88E6XXX_TAI_CFG_CAP_OVERWRITE |
127*4882a593Smuzhiyun 			     MV88E6XXX_TAI_CFG_CAP_CTR_START;
128*4882a593Smuzhiyun 	if (!rising)
129*4882a593Smuzhiyun 		chip->evcap_config |= MV88E6XXX_TAI_CFG_EVREQ_FALLING;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	global_config = (chip->evcap_config | chip->trig_config);
132*4882a593Smuzhiyun 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_CFG, global_config);
133*4882a593Smuzhiyun 	if (err)
134*4882a593Smuzhiyun 		return err;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (event == PTP_CLOCK_PPS) {
137*4882a593Smuzhiyun 		cap_config = MV88E6XXX_TAI_EVENT_STATUS_CAP_TRIG;
138*4882a593Smuzhiyun 	} else if (event == PTP_CLOCK_EXTTS) {
139*4882a593Smuzhiyun 		/* if STATUS_CAP_TRIG is unset we capture PTP_EVREQ events */
140*4882a593Smuzhiyun 		cap_config = 0;
141*4882a593Smuzhiyun 	} else {
142*4882a593Smuzhiyun 		return -EINVAL;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Write the capture config; this also clears the capture counter */
146*4882a593Smuzhiyun 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS,
147*4882a593Smuzhiyun 				  cap_config);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return err;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
mv88e6352_tai_event_work(struct work_struct * ugly)152*4882a593Smuzhiyun static void mv88e6352_tai_event_work(struct work_struct *ugly)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct delayed_work *dw = to_delayed_work(ugly);
155*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = dw_tai_event_to_chip(dw);
156*4882a593Smuzhiyun 	struct ptp_clock_event ev;
157*4882a593Smuzhiyun 	u16 status[4];
158*4882a593Smuzhiyun 	u32 raw_ts;
159*4882a593Smuzhiyun 	int err;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
162*4882a593Smuzhiyun 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_EVENT_STATUS,
163*4882a593Smuzhiyun 				 status, ARRAY_SIZE(status));
164*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (err) {
167*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to read TAI status register\n");
168*4882a593Smuzhiyun 		return;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	if (status[0] & MV88E6XXX_TAI_EVENT_STATUS_ERROR) {
171*4882a593Smuzhiyun 		dev_warn(chip->dev, "missed event capture\n");
172*4882a593Smuzhiyun 		return;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 	if (!(status[0] & MV88E6XXX_TAI_EVENT_STATUS_VALID))
175*4882a593Smuzhiyun 		goto out;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	raw_ts = ((u32)status[2] << 16) | status[1];
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* Clear the valid bit so the next timestamp can come in */
180*4882a593Smuzhiyun 	status[0] &= ~MV88E6XXX_TAI_EVENT_STATUS_VALID;
181*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
182*4882a593Smuzhiyun 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS, status[0]);
183*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* This is an external timestamp */
186*4882a593Smuzhiyun 	ev.type = PTP_CLOCK_EXTTS;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* We only have one timestamping channel. */
189*4882a593Smuzhiyun 	ev.index = 0;
190*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
191*4882a593Smuzhiyun 	ev.timestamp = timecounter_cyc2time(&chip->tstamp_tc, raw_ts);
192*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ptp_clock_event(chip->ptp_clock, &ev);
195*4882a593Smuzhiyun out:
196*4882a593Smuzhiyun 	schedule_delayed_work(&chip->tai_event_work, TAI_EVENT_WORK_INTERVAL);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
mv88e6xxx_ptp_adjfine(struct ptp_clock_info * ptp,long scaled_ppm)199*4882a593Smuzhiyun static int mv88e6xxx_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
202*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
203*4882a593Smuzhiyun 	int neg_adj = 0;
204*4882a593Smuzhiyun 	u32 diff, mult;
205*4882a593Smuzhiyun 	u64 adj;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (scaled_ppm < 0) {
208*4882a593Smuzhiyun 		neg_adj = 1;
209*4882a593Smuzhiyun 		scaled_ppm = -scaled_ppm;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	mult = ptp_ops->cc_mult;
213*4882a593Smuzhiyun 	adj = ptp_ops->cc_mult_num;
214*4882a593Smuzhiyun 	adj *= scaled_ppm;
215*4882a593Smuzhiyun 	diff = div_u64(adj, ptp_ops->cc_mult_dem);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	timecounter_read(&chip->tstamp_tc);
220*4882a593Smuzhiyun 	chip->tstamp_cc.mult = neg_adj ? mult - diff : mult + diff;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
mv88e6xxx_ptp_adjtime(struct ptp_clock_info * ptp,s64 delta)227*4882a593Smuzhiyun static int mv88e6xxx_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
232*4882a593Smuzhiyun 	timecounter_adjtime(&chip->tstamp_tc, delta);
233*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
mv88e6xxx_ptp_gettime(struct ptp_clock_info * ptp,struct timespec64 * ts)238*4882a593Smuzhiyun static int mv88e6xxx_ptp_gettime(struct ptp_clock_info *ptp,
239*4882a593Smuzhiyun 				 struct timespec64 *ts)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
242*4882a593Smuzhiyun 	u64 ns;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
245*4882a593Smuzhiyun 	ns = timecounter_read(&chip->tstamp_tc);
246*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	*ts = ns_to_timespec64(ns);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
mv88e6xxx_ptp_settime(struct ptp_clock_info * ptp,const struct timespec64 * ts)253*4882a593Smuzhiyun static int mv88e6xxx_ptp_settime(struct ptp_clock_info *ptp,
254*4882a593Smuzhiyun 				 const struct timespec64 *ts)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
257*4882a593Smuzhiyun 	u64 ns;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ns = timespec64_to_ns(ts);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
262*4882a593Smuzhiyun 	timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc, ns);
263*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
mv88e6352_ptp_enable_extts(struct mv88e6xxx_chip * chip,struct ptp_clock_request * rq,int on)268*4882a593Smuzhiyun static int mv88e6352_ptp_enable_extts(struct mv88e6xxx_chip *chip,
269*4882a593Smuzhiyun 				      struct ptp_clock_request *rq, int on)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	int rising = (rq->extts.flags & PTP_RISING_EDGE);
272*4882a593Smuzhiyun 	int func;
273*4882a593Smuzhiyun 	int pin;
274*4882a593Smuzhiyun 	int err;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Reject requests with unsupported flags */
277*4882a593Smuzhiyun 	if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
278*4882a593Smuzhiyun 				PTP_RISING_EDGE |
279*4882a593Smuzhiyun 				PTP_FALLING_EDGE |
280*4882a593Smuzhiyun 				PTP_STRICT_FLAGS))
281*4882a593Smuzhiyun 		return -EOPNOTSUPP;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Reject requests to enable time stamping on both edges. */
284*4882a593Smuzhiyun 	if ((rq->extts.flags & PTP_STRICT_FLAGS) &&
285*4882a593Smuzhiyun 	    (rq->extts.flags & PTP_ENABLE_FEATURE) &&
286*4882a593Smuzhiyun 	    (rq->extts.flags & PTP_EXTTS_EDGES) == PTP_EXTTS_EDGES)
287*4882a593Smuzhiyun 		return -EOPNOTSUPP;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	pin = ptp_find_pin(chip->ptp_clock, PTP_PF_EXTTS, rq->extts.index);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (pin < 0)
292*4882a593Smuzhiyun 		return -EBUSY;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (on) {
297*4882a593Smuzhiyun 		func = MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		err = mv88e6352_set_gpio_func(chip, pin, func, true);
300*4882a593Smuzhiyun 		if (err)
301*4882a593Smuzhiyun 			goto out;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 		schedule_delayed_work(&chip->tai_event_work,
304*4882a593Smuzhiyun 				      TAI_EVENT_WORK_INTERVAL);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		err = mv88e6352_config_eventcap(chip, PTP_CLOCK_EXTTS, rising);
307*4882a593Smuzhiyun 	} else {
308*4882a593Smuzhiyun 		func = MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		err = mv88e6352_set_gpio_func(chip, pin, func, true);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		cancel_delayed_work_sync(&chip->tai_event_work);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun out:
316*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return err;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
mv88e6352_ptp_enable(struct ptp_clock_info * ptp,struct ptp_clock_request * rq,int on)321*4882a593Smuzhiyun static int mv88e6352_ptp_enable(struct ptp_clock_info *ptp,
322*4882a593Smuzhiyun 				struct ptp_clock_request *rq, int on)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	switch (rq->type) {
327*4882a593Smuzhiyun 	case PTP_CLK_REQ_EXTTS:
328*4882a593Smuzhiyun 		return mv88e6352_ptp_enable_extts(chip, rq, on);
329*4882a593Smuzhiyun 	default:
330*4882a593Smuzhiyun 		return -EOPNOTSUPP;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
mv88e6352_ptp_verify(struct ptp_clock_info * ptp,unsigned int pin,enum ptp_pin_function func,unsigned int chan)334*4882a593Smuzhiyun static int mv88e6352_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
335*4882a593Smuzhiyun 				enum ptp_pin_function func, unsigned int chan)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	switch (func) {
338*4882a593Smuzhiyun 	case PTP_PF_NONE:
339*4882a593Smuzhiyun 	case PTP_PF_EXTTS:
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	case PTP_PF_PEROUT:
342*4882a593Smuzhiyun 	case PTP_PF_PHYSYNC:
343*4882a593Smuzhiyun 		return -EOPNOTSUPP;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun const struct mv88e6xxx_ptp_ops mv88e6165_ptp_ops = {
349*4882a593Smuzhiyun 	.clock_read = mv88e6165_ptp_clock_read,
350*4882a593Smuzhiyun 	.global_enable = mv88e6165_global_enable,
351*4882a593Smuzhiyun 	.global_disable = mv88e6165_global_disable,
352*4882a593Smuzhiyun 	.arr0_sts_reg = MV88E6165_PORT_PTP_ARR0_STS,
353*4882a593Smuzhiyun 	.arr1_sts_reg = MV88E6165_PORT_PTP_ARR1_STS,
354*4882a593Smuzhiyun 	.dep_sts_reg = MV88E6165_PORT_PTP_DEP_STS,
355*4882a593Smuzhiyun 	.rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
356*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
357*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
358*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
359*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
360*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
361*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ),
362*4882a593Smuzhiyun 	.cc_shift = MV88E6XXX_CC_SHIFT,
363*4882a593Smuzhiyun 	.cc_mult = MV88E6XXX_CC_MULT,
364*4882a593Smuzhiyun 	.cc_mult_num = MV88E6XXX_CC_MULT_NUM,
365*4882a593Smuzhiyun 	.cc_mult_dem = MV88E6XXX_CC_MULT_DEM,
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun const struct mv88e6xxx_ptp_ops mv88e6250_ptp_ops = {
369*4882a593Smuzhiyun 	.clock_read = mv88e6352_ptp_clock_read,
370*4882a593Smuzhiyun 	.ptp_enable = mv88e6352_ptp_enable,
371*4882a593Smuzhiyun 	.ptp_verify = mv88e6352_ptp_verify,
372*4882a593Smuzhiyun 	.event_work = mv88e6352_tai_event_work,
373*4882a593Smuzhiyun 	.port_enable = mv88e6352_hwtstamp_port_enable,
374*4882a593Smuzhiyun 	.port_disable = mv88e6352_hwtstamp_port_disable,
375*4882a593Smuzhiyun 	.n_ext_ts = 1,
376*4882a593Smuzhiyun 	.arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS,
377*4882a593Smuzhiyun 	.arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS,
378*4882a593Smuzhiyun 	.dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS,
379*4882a593Smuzhiyun 	.rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
380*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
381*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
382*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
383*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
384*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
385*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
386*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
387*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
388*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ),
389*4882a593Smuzhiyun 	.cc_shift = MV88E6250_CC_SHIFT,
390*4882a593Smuzhiyun 	.cc_mult = MV88E6250_CC_MULT,
391*4882a593Smuzhiyun 	.cc_mult_num = MV88E6250_CC_MULT_NUM,
392*4882a593Smuzhiyun 	.cc_mult_dem = MV88E6250_CC_MULT_DEM,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun const struct mv88e6xxx_ptp_ops mv88e6352_ptp_ops = {
396*4882a593Smuzhiyun 	.clock_read = mv88e6352_ptp_clock_read,
397*4882a593Smuzhiyun 	.ptp_enable = mv88e6352_ptp_enable,
398*4882a593Smuzhiyun 	.ptp_verify = mv88e6352_ptp_verify,
399*4882a593Smuzhiyun 	.event_work = mv88e6352_tai_event_work,
400*4882a593Smuzhiyun 	.port_enable = mv88e6352_hwtstamp_port_enable,
401*4882a593Smuzhiyun 	.port_disable = mv88e6352_hwtstamp_port_disable,
402*4882a593Smuzhiyun 	.n_ext_ts = 1,
403*4882a593Smuzhiyun 	.arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS,
404*4882a593Smuzhiyun 	.arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS,
405*4882a593Smuzhiyun 	.dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS,
406*4882a593Smuzhiyun 	.rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
407*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
408*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
409*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
410*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
411*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
412*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
413*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
414*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
415*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ),
416*4882a593Smuzhiyun 	.cc_shift = MV88E6XXX_CC_SHIFT,
417*4882a593Smuzhiyun 	.cc_mult = MV88E6XXX_CC_MULT,
418*4882a593Smuzhiyun 	.cc_mult_num = MV88E6XXX_CC_MULT_NUM,
419*4882a593Smuzhiyun 	.cc_mult_dem = MV88E6XXX_CC_MULT_DEM,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
mv88e6xxx_ptp_clock_read(const struct cyclecounter * cc)422*4882a593Smuzhiyun static u64 mv88e6xxx_ptp_clock_read(const struct cyclecounter *cc)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (chip->info->ops->ptp_ops->clock_read)
427*4882a593Smuzhiyun 		return chip->info->ops->ptp_ops->clock_read(cc);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* With a 125MHz input clock, the 32-bit timestamp counter overflows in ~34.3
433*4882a593Smuzhiyun  * seconds; this task forces periodic reads so that we don't miss any.
434*4882a593Smuzhiyun  */
435*4882a593Smuzhiyun #define MV88E6XXX_TAI_OVERFLOW_PERIOD (HZ * 16)
mv88e6xxx_ptp_overflow_check(struct work_struct * work)436*4882a593Smuzhiyun static void mv88e6xxx_ptp_overflow_check(struct work_struct *work)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct delayed_work *dw = to_delayed_work(work);
439*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = dw_overflow_to_chip(dw);
440*4882a593Smuzhiyun 	struct timespec64 ts;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	mv88e6xxx_ptp_gettime(&chip->ptp_clock_info, &ts);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	schedule_delayed_work(&chip->overflow_work,
445*4882a593Smuzhiyun 			      MV88E6XXX_TAI_OVERFLOW_PERIOD);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
mv88e6xxx_ptp_setup(struct mv88e6xxx_chip * chip)448*4882a593Smuzhiyun int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
451*4882a593Smuzhiyun 	int i;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* Set up the cycle counter */
454*4882a593Smuzhiyun 	memset(&chip->tstamp_cc, 0, sizeof(chip->tstamp_cc));
455*4882a593Smuzhiyun 	chip->tstamp_cc.read	= mv88e6xxx_ptp_clock_read;
456*4882a593Smuzhiyun 	chip->tstamp_cc.mask	= CYCLECOUNTER_MASK(32);
457*4882a593Smuzhiyun 	chip->tstamp_cc.mult	= ptp_ops->cc_mult;
458*4882a593Smuzhiyun 	chip->tstamp_cc.shift	= ptp_ops->cc_shift;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc,
461*4882a593Smuzhiyun 			 ktime_to_ns(ktime_get_real()));
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&chip->overflow_work, mv88e6xxx_ptp_overflow_check);
464*4882a593Smuzhiyun 	if (ptp_ops->event_work)
465*4882a593Smuzhiyun 		INIT_DELAYED_WORK(&chip->tai_event_work, ptp_ops->event_work);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	chip->ptp_clock_info.owner = THIS_MODULE;
468*4882a593Smuzhiyun 	snprintf(chip->ptp_clock_info.name, sizeof(chip->ptp_clock_info.name),
469*4882a593Smuzhiyun 		 "%s", dev_name(chip->dev));
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	chip->ptp_clock_info.n_ext_ts	= ptp_ops->n_ext_ts;
472*4882a593Smuzhiyun 	chip->ptp_clock_info.n_per_out	= 0;
473*4882a593Smuzhiyun 	chip->ptp_clock_info.n_pins	= mv88e6xxx_num_gpio(chip);
474*4882a593Smuzhiyun 	chip->ptp_clock_info.pps	= 0;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	for (i = 0; i < chip->ptp_clock_info.n_pins; ++i) {
477*4882a593Smuzhiyun 		struct ptp_pin_desc *ppd = &chip->pin_config[i];
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		snprintf(ppd->name, sizeof(ppd->name), "mv88e6xxx_gpio%d", i);
480*4882a593Smuzhiyun 		ppd->index = i;
481*4882a593Smuzhiyun 		ppd->func = PTP_PF_NONE;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 	chip->ptp_clock_info.pin_config = chip->pin_config;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	chip->ptp_clock_info.max_adj    = MV88E6XXX_MAX_ADJ_PPB;
486*4882a593Smuzhiyun 	chip->ptp_clock_info.adjfine	= mv88e6xxx_ptp_adjfine;
487*4882a593Smuzhiyun 	chip->ptp_clock_info.adjtime	= mv88e6xxx_ptp_adjtime;
488*4882a593Smuzhiyun 	chip->ptp_clock_info.gettime64	= mv88e6xxx_ptp_gettime;
489*4882a593Smuzhiyun 	chip->ptp_clock_info.settime64	= mv88e6xxx_ptp_settime;
490*4882a593Smuzhiyun 	chip->ptp_clock_info.enable	= ptp_ops->ptp_enable;
491*4882a593Smuzhiyun 	chip->ptp_clock_info.verify	= ptp_ops->ptp_verify;
492*4882a593Smuzhiyun 	chip->ptp_clock_info.do_aux_work = mv88e6xxx_hwtstamp_work;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	chip->ptp_clock = ptp_clock_register(&chip->ptp_clock_info, chip->dev);
495*4882a593Smuzhiyun 	if (IS_ERR(chip->ptp_clock))
496*4882a593Smuzhiyun 		return PTR_ERR(chip->ptp_clock);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	schedule_delayed_work(&chip->overflow_work,
499*4882a593Smuzhiyun 			      MV88E6XXX_TAI_OVERFLOW_PERIOD);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
mv88e6xxx_ptp_free(struct mv88e6xxx_chip * chip)504*4882a593Smuzhiyun void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	if (chip->ptp_clock) {
507*4882a593Smuzhiyun 		cancel_delayed_work_sync(&chip->overflow_work);
508*4882a593Smuzhiyun 		if (chip->info->ops->ptp_ops->event_work)
509*4882a593Smuzhiyun 			cancel_delayed_work_sync(&chip->tai_event_work);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		ptp_clock_unregister(chip->ptp_clock);
512*4882a593Smuzhiyun 		chip->ptp_clock = NULL;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun }
515