xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88e6xxx Ethernet switch PHY and PPU support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2017 Andrew Lunn <andrew@lunn.ch>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/mdio.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "chip.h"
14*4882a593Smuzhiyun #include "phy.h"
15*4882a593Smuzhiyun 
mv88e6165_phy_read(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 * val)16*4882a593Smuzhiyun int mv88e6165_phy_read(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
17*4882a593Smuzhiyun 		       int addr, int reg, u16 *val)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	return mv88e6xxx_read(chip, addr, reg, val);
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun 
mv88e6165_phy_write(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 val)22*4882a593Smuzhiyun int mv88e6165_phy_write(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
23*4882a593Smuzhiyun 			int addr, int reg, u16 val)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	return mv88e6xxx_write(chip, addr, reg, val);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
mv88e6xxx_phy_read(struct mv88e6xxx_chip * chip,int phy,int reg,u16 * val)28*4882a593Smuzhiyun int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy, int reg, u16 *val)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	int addr = phy; /* PHY devices addresses start at 0x0 */
31*4882a593Smuzhiyun 	struct mii_bus *bus;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	bus = mv88e6xxx_default_mdio_bus(chip);
34*4882a593Smuzhiyun 	if (!bus)
35*4882a593Smuzhiyun 		return -EOPNOTSUPP;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (!chip->info->ops->phy_read)
38*4882a593Smuzhiyun 		return -EOPNOTSUPP;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
mv88e6xxx_phy_write(struct mv88e6xxx_chip * chip,int phy,int reg,u16 val)43*4882a593Smuzhiyun int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy, int reg, u16 val)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int addr = phy; /* PHY devices addresses start at 0x0 */
46*4882a593Smuzhiyun 	struct mii_bus *bus;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	bus = mv88e6xxx_default_mdio_bus(chip);
49*4882a593Smuzhiyun 	if (!bus)
50*4882a593Smuzhiyun 		return -EOPNOTSUPP;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (!chip->info->ops->phy_write)
53*4882a593Smuzhiyun 		return -EOPNOTSUPP;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
mv88e6xxx_phy_page_get(struct mv88e6xxx_chip * chip,int phy,u8 page)58*4882a593Smuzhiyun static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return mv88e6xxx_phy_write(chip, phy, MV88E6XXX_PHY_PAGE, page);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
mv88e6xxx_phy_page_put(struct mv88e6xxx_chip * chip,int phy)63*4882a593Smuzhiyun static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	int err;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Restore PHY page Copper 0x0 for access via the registered
68*4882a593Smuzhiyun 	 * MDIO bus
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	err = mv88e6xxx_phy_write(chip, phy, MV88E6XXX_PHY_PAGE,
71*4882a593Smuzhiyun 				  MV88E6XXX_PHY_PAGE_COPPER);
72*4882a593Smuzhiyun 	if (unlikely(err)) {
73*4882a593Smuzhiyun 		dev_err(chip->dev,
74*4882a593Smuzhiyun 			"failed to restore PHY %d page Copper (%d)\n",
75*4882a593Smuzhiyun 			phy, err);
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
mv88e6xxx_phy_page_read(struct mv88e6xxx_chip * chip,int phy,u8 page,int reg,u16 * val)79*4882a593Smuzhiyun int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
80*4882a593Smuzhiyun 			    u8 page, int reg, u16 *val)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	int err;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* There is no paging for registers 22 */
85*4882a593Smuzhiyun 	if (reg == MV88E6XXX_PHY_PAGE)
86*4882a593Smuzhiyun 		return -EINVAL;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	err = mv88e6xxx_phy_page_get(chip, phy, page);
89*4882a593Smuzhiyun 	if (!err) {
90*4882a593Smuzhiyun 		err = mv88e6xxx_phy_read(chip, phy, reg, val);
91*4882a593Smuzhiyun 		mv88e6xxx_phy_page_put(chip, phy);
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return err;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
mv88e6xxx_phy_page_write(struct mv88e6xxx_chip * chip,int phy,u8 page,int reg,u16 val)97*4882a593Smuzhiyun int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
98*4882a593Smuzhiyun 			     u8 page, int reg, u16 val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	int err;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* There is no paging for registers 22 */
103*4882a593Smuzhiyun 	if (reg == MV88E6XXX_PHY_PAGE)
104*4882a593Smuzhiyun 		return -EINVAL;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	err = mv88e6xxx_phy_page_get(chip, phy, page);
107*4882a593Smuzhiyun 	if (!err) {
108*4882a593Smuzhiyun 		err = mv88e6xxx_phy_write(chip, phy, MV88E6XXX_PHY_PAGE, page);
109*4882a593Smuzhiyun 		if (!err)
110*4882a593Smuzhiyun 			err = mv88e6xxx_phy_write(chip, phy, reg, val);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		mv88e6xxx_phy_page_put(chip, phy);
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return err;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_disable(struct mv88e6xxx_chip * chip)118*4882a593Smuzhiyun static int mv88e6xxx_phy_ppu_disable(struct mv88e6xxx_chip *chip)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	if (!chip->info->ops->ppu_disable)
121*4882a593Smuzhiyun 		return 0;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return chip->info->ops->ppu_disable(chip);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_enable(struct mv88e6xxx_chip * chip)126*4882a593Smuzhiyun static int mv88e6xxx_phy_ppu_enable(struct mv88e6xxx_chip *chip)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	if (!chip->info->ops->ppu_enable)
129*4882a593Smuzhiyun 		return 0;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return chip->info->ops->ppu_enable(chip);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_reenable_work(struct work_struct * ugly)134*4882a593Smuzhiyun static void mv88e6xxx_phy_ppu_reenable_work(struct work_struct *ugly)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (mutex_trylock(&chip->ppu_mutex)) {
143*4882a593Smuzhiyun 		if (mv88e6xxx_phy_ppu_enable(chip) == 0)
144*4882a593Smuzhiyun 			chip->ppu_disabled = 0;
145*4882a593Smuzhiyun 		mutex_unlock(&chip->ppu_mutex);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_reenable_timer(struct timer_list * t)151*4882a593Smuzhiyun static void mv88e6xxx_phy_ppu_reenable_timer(struct timer_list *t)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = from_timer(chip, t, ppu_timer);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	schedule_work(&chip->ppu_work);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_access_get(struct mv88e6xxx_chip * chip)158*4882a593Smuzhiyun static int mv88e6xxx_phy_ppu_access_get(struct mv88e6xxx_chip *chip)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	mutex_lock(&chip->ppu_mutex);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* If the PHY polling unit is enabled, disable it so that
165*4882a593Smuzhiyun 	 * we can access the PHY registers.  If it was already
166*4882a593Smuzhiyun 	 * disabled, cancel the timer that is going to re-enable
167*4882a593Smuzhiyun 	 * it.
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	if (!chip->ppu_disabled) {
170*4882a593Smuzhiyun 		ret = mv88e6xxx_phy_ppu_disable(chip);
171*4882a593Smuzhiyun 		if (ret < 0) {
172*4882a593Smuzhiyun 			mutex_unlock(&chip->ppu_mutex);
173*4882a593Smuzhiyun 			return ret;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 		chip->ppu_disabled = 1;
176*4882a593Smuzhiyun 	} else {
177*4882a593Smuzhiyun 		del_timer(&chip->ppu_timer);
178*4882a593Smuzhiyun 		ret = 0;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_access_put(struct mv88e6xxx_chip * chip)184*4882a593Smuzhiyun static void mv88e6xxx_phy_ppu_access_put(struct mv88e6xxx_chip *chip)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	/* Schedule a timer to re-enable the PHY polling unit. */
187*4882a593Smuzhiyun 	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
188*4882a593Smuzhiyun 	mutex_unlock(&chip->ppu_mutex);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_state_init(struct mv88e6xxx_chip * chip)191*4882a593Smuzhiyun static void mv88e6xxx_phy_ppu_state_init(struct mv88e6xxx_chip *chip)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	mutex_init(&chip->ppu_mutex);
194*4882a593Smuzhiyun 	INIT_WORK(&chip->ppu_work, mv88e6xxx_phy_ppu_reenable_work);
195*4882a593Smuzhiyun 	timer_setup(&chip->ppu_timer, mv88e6xxx_phy_ppu_reenable_timer, 0);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
mv88e6xxx_phy_ppu_state_destroy(struct mv88e6xxx_chip * chip)198*4882a593Smuzhiyun static void mv88e6xxx_phy_ppu_state_destroy(struct mv88e6xxx_chip *chip)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	del_timer_sync(&chip->ppu_timer);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
mv88e6185_phy_ppu_read(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 * val)203*4882a593Smuzhiyun int mv88e6185_phy_ppu_read(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
204*4882a593Smuzhiyun 			   int addr, int reg, u16 *val)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	int err;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	err = mv88e6xxx_phy_ppu_access_get(chip);
209*4882a593Smuzhiyun 	if (!err) {
210*4882a593Smuzhiyun 		err = mv88e6xxx_read(chip, addr, reg, val);
211*4882a593Smuzhiyun 		mv88e6xxx_phy_ppu_access_put(chip);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return err;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
mv88e6185_phy_ppu_write(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 val)217*4882a593Smuzhiyun int mv88e6185_phy_ppu_write(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
218*4882a593Smuzhiyun 			    int addr, int reg, u16 val)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	int err;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	err = mv88e6xxx_phy_ppu_access_get(chip);
223*4882a593Smuzhiyun 	if (!err) {
224*4882a593Smuzhiyun 		err = mv88e6xxx_write(chip, addr, reg, val);
225*4882a593Smuzhiyun 		mv88e6xxx_phy_ppu_access_put(chip);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return err;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
mv88e6xxx_phy_init(struct mv88e6xxx_chip * chip)231*4882a593Smuzhiyun void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
234*4882a593Smuzhiyun 		mv88e6xxx_phy_ppu_state_init(chip);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
mv88e6xxx_phy_destroy(struct mv88e6xxx_chip * chip)237*4882a593Smuzhiyun void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
240*4882a593Smuzhiyun 		mv88e6xxx_phy_ppu_state_destroy(chip);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
mv88e6xxx_phy_setup(struct mv88e6xxx_chip * chip)243*4882a593Smuzhiyun int mv88e6xxx_phy_setup(struct mv88e6xxx_chip *chip)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return mv88e6xxx_phy_ppu_enable(chip);
246*4882a593Smuzhiyun }
247