1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx Switch hardware timestamping support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2017 National Instruments
8*4882a593Smuzhiyun * Erik Hons <erik.hons@ni.com>
9*4882a593Smuzhiyun * Brandon Streiff <brandon.streiff@ni.com>
10*4882a593Smuzhiyun * Dane Wagner <dane.wagner@ni.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #ifndef _MV88E6XXX_HWTSTAMP_H
14*4882a593Smuzhiyun #define _MV88E6XXX_HWTSTAMP_H
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "chip.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Global 6352 PTP registers */
19*4882a593Smuzhiyun /* Offset 0x00: PTP EtherType */
20*4882a593Smuzhiyun #define MV88E6XXX_PTP_ETHERTYPE 0x00
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Offset 0x01: Message Type Timestamp Enables */
23*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE 0x01
24*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE_SYNC 0x0001
25*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE_DELAY_REQ 0x0002
26*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE_PDLAY_REQ 0x0004
27*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE_PDLAY_RES 0x0008
28*4882a593Smuzhiyun #define MV88E6XXX_PTP_MSGTYPE_ALL_EVENT 0x000f
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Offset 0x02: Timestamp Arrival Capture Pointers */
31*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_ARRIVAL_PTR 0x02
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Offset 0x05: PTP Global Configuration */
34*4882a593Smuzhiyun #define MV88E6165_PTP_CFG 0x05
35*4882a593Smuzhiyun #define MV88E6165_PTP_CFG_TSPEC_MASK 0xf000
36*4882a593Smuzhiyun #define MV88E6165_PTP_CFG_DISABLE_TS_OVERWRITE BIT(1)
37*4882a593Smuzhiyun #define MV88E6165_PTP_CFG_DISABLE_PTP BIT(0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Offset 0x07: PTP Global Configuration */
40*4882a593Smuzhiyun #define MV88E6341_PTP_CFG 0x07
41*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_UPDATE 0x8000
42*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_IDX_MASK 0x7f00
43*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_DATA_MASK 0x00ff
44*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_MODE_IDX 0x0
45*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_MODE_TS_AT_PHY 0x00
46*4882a593Smuzhiyun #define MV88E6341_PTP_CFG_MODE_TS_AT_MAC 0x80
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Offset 0x08: PTP Interrupt Status */
49*4882a593Smuzhiyun #define MV88E6XXX_PTP_IRQ_STATUS 0x08
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Per-Port 6352 PTP Registers */
52*4882a593Smuzhiyun /* Offset 0x00: PTP Configuration 0 */
53*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0 0x00
54*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_TSPEC_SHIFT 12
55*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_TSPEC_MASK 0xf000
56*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_TSPEC_1588 0x0000
57*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_TSPEC_8021AS 0x1000
58*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_DISABLE_TSPEC_MATCH 0x0800
59*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_DISABLE_OVERWRITE 0x0002
60*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG0_DISABLE_PTP 0x0001
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Offset 0x01: PTP Configuration 1 */
63*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG1 0x01
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Offset 0x02: PTP Configuration 2 */
66*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG2 0x02
67*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG2_EMBED_ARRIVAL 0x1000
68*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG2_DEP_IRQ_EN 0x0002
69*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_CFG2_ARR_IRQ_EN 0x0001
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Offset 0x03: PTP LED Configuration */
72*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_LED_CFG 0x03
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Offset 0x08: PTP Arrival 0 Status */
75*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR0_STS 0x08
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Offset 0x09/0x0A: PTP Arrival 0 Time */
78*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR0_TIME_LO 0x09
79*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR0_TIME_HI 0x0a
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Offset 0x0B: PTP Arrival 0 Sequence ID */
82*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR0_SEQID 0x0b
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Offset 0x0C: PTP Arrival 1 Status */
85*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR1_STS 0x0c
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Offset 0x0D/0x0E: PTP Arrival 1 Time */
88*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR1_TIME_LO 0x0d
89*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR1_TIME_HI 0x0e
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Offset 0x0F: PTP Arrival 1 Sequence ID */
92*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_ARR1_SEQID 0x0f
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Offset 0x10: PTP Departure Status */
95*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_DEP_STS 0x10
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Offset 0x11/0x12: PTP Deperture Time */
98*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_DEP_TIME_LO 0x11
99*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_DEP_TIME_HI 0x12
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Offset 0x13: PTP Departure Sequence ID */
102*4882a593Smuzhiyun #define MV88E6XXX_PORT_PTP_DEP_SEQID 0x13
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Status fields for arrival and depature timestamp status registers */
105*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_STATUS_MASK 0x0006
106*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_STATUS_NORMAL 0x0000
107*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_STATUS_OVERWITTEN 0x0002
108*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_STATUS_DISCARDED 0x0004
109*4882a593Smuzhiyun #define MV88E6XXX_PTP_TS_VALID 0x0001
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #ifdef CONFIG_NET_DSA_MV88E6XXX_PTP
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun int mv88e6xxx_port_hwtstamp_set(struct dsa_switch *ds, int port,
114*4882a593Smuzhiyun struct ifreq *ifr);
115*4882a593Smuzhiyun int mv88e6xxx_port_hwtstamp_get(struct dsa_switch *ds, int port,
116*4882a593Smuzhiyun struct ifreq *ifr);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun bool mv88e6xxx_port_rxtstamp(struct dsa_switch *ds, int port,
119*4882a593Smuzhiyun struct sk_buff *clone, unsigned int type);
120*4882a593Smuzhiyun bool mv88e6xxx_port_txtstamp(struct dsa_switch *ds, int port,
121*4882a593Smuzhiyun struct sk_buff *clone, unsigned int type);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun int mv88e6xxx_get_ts_info(struct dsa_switch *ds, int port,
124*4882a593Smuzhiyun struct ethtool_ts_info *info);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun int mv88e6xxx_hwtstamp_setup(struct mv88e6xxx_chip *chip);
127*4882a593Smuzhiyun void mv88e6xxx_hwtstamp_free(struct mv88e6xxx_chip *chip);
128*4882a593Smuzhiyun int mv88e6352_hwtstamp_port_enable(struct mv88e6xxx_chip *chip, int port);
129*4882a593Smuzhiyun int mv88e6352_hwtstamp_port_disable(struct mv88e6xxx_chip *chip, int port);
130*4882a593Smuzhiyun int mv88e6165_global_enable(struct mv88e6xxx_chip *chip);
131*4882a593Smuzhiyun int mv88e6165_global_disable(struct mv88e6xxx_chip *chip);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #else /* !CONFIG_NET_DSA_MV88E6XXX_PTP */
134*4882a593Smuzhiyun
mv88e6xxx_port_hwtstamp_set(struct dsa_switch * ds,int port,struct ifreq * ifr)135*4882a593Smuzhiyun static inline int mv88e6xxx_port_hwtstamp_set(struct dsa_switch *ds,
136*4882a593Smuzhiyun int port, struct ifreq *ifr)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return -EOPNOTSUPP;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
mv88e6xxx_port_hwtstamp_get(struct dsa_switch * ds,int port,struct ifreq * ifr)141*4882a593Smuzhiyun static inline int mv88e6xxx_port_hwtstamp_get(struct dsa_switch *ds,
142*4882a593Smuzhiyun int port, struct ifreq *ifr)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun return -EOPNOTSUPP;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
mv88e6xxx_port_rxtstamp(struct dsa_switch * ds,int port,struct sk_buff * clone,unsigned int type)147*4882a593Smuzhiyun static inline bool mv88e6xxx_port_rxtstamp(struct dsa_switch *ds, int port,
148*4882a593Smuzhiyun struct sk_buff *clone,
149*4882a593Smuzhiyun unsigned int type)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return false;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
mv88e6xxx_port_txtstamp(struct dsa_switch * ds,int port,struct sk_buff * clone,unsigned int type)154*4882a593Smuzhiyun static inline bool mv88e6xxx_port_txtstamp(struct dsa_switch *ds, int port,
155*4882a593Smuzhiyun struct sk_buff *clone,
156*4882a593Smuzhiyun unsigned int type)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun return false;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
mv88e6xxx_get_ts_info(struct dsa_switch * ds,int port,struct ethtool_ts_info * info)161*4882a593Smuzhiyun static inline int mv88e6xxx_get_ts_info(struct dsa_switch *ds, int port,
162*4882a593Smuzhiyun struct ethtool_ts_info *info)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun return -EOPNOTSUPP;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
mv88e6xxx_hwtstamp_setup(struct mv88e6xxx_chip * chip)167*4882a593Smuzhiyun static inline int mv88e6xxx_hwtstamp_setup(struct mv88e6xxx_chip *chip)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
mv88e6xxx_hwtstamp_free(struct mv88e6xxx_chip * chip)172*4882a593Smuzhiyun static inline void mv88e6xxx_hwtstamp_free(struct mv88e6xxx_chip *chip)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #endif /* CONFIG_NET_DSA_MV88E6XXX_PTP */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #endif /* _MV88E6XXX_HWTSTAMP_H */
179