xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/hwtstamp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88E6xxx Switch hardware timestamping support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2017 National Instruments
8*4882a593Smuzhiyun  *      Erik Hons <erik.hons@ni.com>
9*4882a593Smuzhiyun  *      Brandon Streiff <brandon.streiff@ni.com>
10*4882a593Smuzhiyun  *      Dane Wagner <dane.wagner@ni.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "chip.h"
14*4882a593Smuzhiyun #include "global2.h"
15*4882a593Smuzhiyun #include "hwtstamp.h"
16*4882a593Smuzhiyun #include "ptp.h"
17*4882a593Smuzhiyun #include <linux/ptp_classify.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define SKB_PTP_TYPE(__skb) (*(unsigned int *)((__skb)->cb))
20*4882a593Smuzhiyun 
mv88e6xxx_port_ptp_read(struct mv88e6xxx_chip * chip,int port,int addr,u16 * data,int len)21*4882a593Smuzhiyun static int mv88e6xxx_port_ptp_read(struct mv88e6xxx_chip *chip, int port,
22*4882a593Smuzhiyun 				   int addr, u16 *data, int len)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->port_ptp_read)
25*4882a593Smuzhiyun 		return -EOPNOTSUPP;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->port_ptp_read(chip, port, addr,
28*4882a593Smuzhiyun 						       data, len);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
mv88e6xxx_port_ptp_write(struct mv88e6xxx_chip * chip,int port,int addr,u16 data)31*4882a593Smuzhiyun static int mv88e6xxx_port_ptp_write(struct mv88e6xxx_chip *chip, int port,
32*4882a593Smuzhiyun 				    int addr, u16 data)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->port_ptp_write)
35*4882a593Smuzhiyun 		return -EOPNOTSUPP;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->port_ptp_write(chip, port, addr,
38*4882a593Smuzhiyun 							data);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
mv88e6xxx_ptp_write(struct mv88e6xxx_chip * chip,int addr,u16 data)41*4882a593Smuzhiyun static int mv88e6xxx_ptp_write(struct mv88e6xxx_chip *chip, int addr,
42*4882a593Smuzhiyun 			       u16 data)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->ptp_write)
45*4882a593Smuzhiyun 		return -EOPNOTSUPP;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->ptp_write(chip, addr, data);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
mv88e6xxx_ptp_read(struct mv88e6xxx_chip * chip,int addr,u16 * data)50*4882a593Smuzhiyun static int mv88e6xxx_ptp_read(struct mv88e6xxx_chip *chip, int addr,
51*4882a593Smuzhiyun 			      u16 *data)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	if (!chip->info->ops->avb_ops->ptp_read)
54*4882a593Smuzhiyun 		return -EOPNOTSUPP;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return chip->info->ops->avb_ops->ptp_read(chip, addr, data, 1);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* TX_TSTAMP_TIMEOUT: This limits the time spent polling for a TX
60*4882a593Smuzhiyun  * timestamp. When working properly, hardware will produce a timestamp
61*4882a593Smuzhiyun  * within 1ms. Software may enounter delays due to MDIO contention, so
62*4882a593Smuzhiyun  * the timeout is set accordingly.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define TX_TSTAMP_TIMEOUT	msecs_to_jiffies(40)
65*4882a593Smuzhiyun 
mv88e6xxx_get_ts_info(struct dsa_switch * ds,int port,struct ethtool_ts_info * info)66*4882a593Smuzhiyun int mv88e6xxx_get_ts_info(struct dsa_switch *ds, int port,
67*4882a593Smuzhiyun 			  struct ethtool_ts_info *info)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops;
70*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	chip = ds->priv;
73*4882a593Smuzhiyun 	ptp_ops = chip->info->ops->ptp_ops;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (!chip->info->ptp_support)
76*4882a593Smuzhiyun 		return -EOPNOTSUPP;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	info->so_timestamping =
79*4882a593Smuzhiyun 		SOF_TIMESTAMPING_TX_HARDWARE |
80*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RX_HARDWARE |
81*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RAW_HARDWARE;
82*4882a593Smuzhiyun 	info->phc_index = ptp_clock_index(chip->ptp_clock);
83*4882a593Smuzhiyun 	info->tx_types =
84*4882a593Smuzhiyun 		(1 << HWTSTAMP_TX_OFF) |
85*4882a593Smuzhiyun 		(1 << HWTSTAMP_TX_ON);
86*4882a593Smuzhiyun 	info->rx_filters = ptp_ops->rx_filters;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
mv88e6xxx_set_hwtstamp_config(struct mv88e6xxx_chip * chip,int port,struct hwtstamp_config * config)91*4882a593Smuzhiyun static int mv88e6xxx_set_hwtstamp_config(struct mv88e6xxx_chip *chip, int port,
92*4882a593Smuzhiyun 					 struct hwtstamp_config *config)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
95*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
96*4882a593Smuzhiyun 	bool tstamp_enable = false;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* Prevent the TX/RX paths from trying to interact with the
99*4882a593Smuzhiyun 	 * timestamp hardware while we reconfigure it.
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	clear_bit_unlock(MV88E6XXX_HWTSTAMP_ENABLED, &ps->state);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* reserved for future extensions */
104*4882a593Smuzhiyun 	if (config->flags)
105*4882a593Smuzhiyun 		return -EINVAL;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	switch (config->tx_type) {
108*4882a593Smuzhiyun 	case HWTSTAMP_TX_OFF:
109*4882a593Smuzhiyun 		tstamp_enable = false;
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	case HWTSTAMP_TX_ON:
112*4882a593Smuzhiyun 		tstamp_enable = true;
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	default:
115*4882a593Smuzhiyun 		return -ERANGE;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* The switch supports timestamping both L2 and L4; one cannot be
119*4882a593Smuzhiyun 	 * disabled independently of the other.
120*4882a593Smuzhiyun 	 */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!(BIT(config->rx_filter) & ptp_ops->rx_filters)) {
123*4882a593Smuzhiyun 		config->rx_filter = HWTSTAMP_FILTER_NONE;
124*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Unsupported rx_filter %d\n",
125*4882a593Smuzhiyun 			config->rx_filter);
126*4882a593Smuzhiyun 		return -ERANGE;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (config->rx_filter) {
130*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_NONE:
131*4882a593Smuzhiyun 		tstamp_enable = false;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
134*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
135*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
136*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
137*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
138*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
139*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
140*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
141*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
142*4882a593Smuzhiyun 		config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_ALL:
145*4882a593Smuzhiyun 	default:
146*4882a593Smuzhiyun 		config->rx_filter = HWTSTAMP_FILTER_NONE;
147*4882a593Smuzhiyun 		return -ERANGE;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
151*4882a593Smuzhiyun 	if (tstamp_enable) {
152*4882a593Smuzhiyun 		chip->enable_count += 1;
153*4882a593Smuzhiyun 		if (chip->enable_count == 1 && ptp_ops->global_enable)
154*4882a593Smuzhiyun 			ptp_ops->global_enable(chip);
155*4882a593Smuzhiyun 		if (ptp_ops->port_enable)
156*4882a593Smuzhiyun 			ptp_ops->port_enable(chip, port);
157*4882a593Smuzhiyun 	} else {
158*4882a593Smuzhiyun 		if (ptp_ops->port_disable)
159*4882a593Smuzhiyun 			ptp_ops->port_disable(chip, port);
160*4882a593Smuzhiyun 		chip->enable_count -= 1;
161*4882a593Smuzhiyun 		if (chip->enable_count == 0 && ptp_ops->global_disable)
162*4882a593Smuzhiyun 			ptp_ops->global_disable(chip);
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Once hardware has been configured, enable timestamp checks
167*4882a593Smuzhiyun 	 * in the RX/TX paths.
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	if (tstamp_enable)
170*4882a593Smuzhiyun 		set_bit(MV88E6XXX_HWTSTAMP_ENABLED, &ps->state);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
mv88e6xxx_port_hwtstamp_set(struct dsa_switch * ds,int port,struct ifreq * ifr)175*4882a593Smuzhiyun int mv88e6xxx_port_hwtstamp_set(struct dsa_switch *ds, int port,
176*4882a593Smuzhiyun 				struct ifreq *ifr)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
179*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
180*4882a593Smuzhiyun 	struct hwtstamp_config config;
181*4882a593Smuzhiyun 	int err;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (!chip->info->ptp_support)
184*4882a593Smuzhiyun 		return -EOPNOTSUPP;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
187*4882a593Smuzhiyun 		return -EFAULT;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	err = mv88e6xxx_set_hwtstamp_config(chip, port, &config);
190*4882a593Smuzhiyun 	if (err)
191*4882a593Smuzhiyun 		return err;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Save the chosen configuration to be returned later. */
194*4882a593Smuzhiyun 	memcpy(&ps->tstamp_config, &config, sizeof(config));
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
197*4882a593Smuzhiyun 		-EFAULT : 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
mv88e6xxx_port_hwtstamp_get(struct dsa_switch * ds,int port,struct ifreq * ifr)200*4882a593Smuzhiyun int mv88e6xxx_port_hwtstamp_get(struct dsa_switch *ds, int port,
201*4882a593Smuzhiyun 				struct ifreq *ifr)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
204*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
205*4882a593Smuzhiyun 	struct hwtstamp_config *config = &ps->tstamp_config;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (!chip->info->ptp_support)
208*4882a593Smuzhiyun 		return -EOPNOTSUPP;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
211*4882a593Smuzhiyun 		-EFAULT : 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* Returns a pointer to the PTP header if the caller should time stamp,
215*4882a593Smuzhiyun  * or NULL if the caller should not.
216*4882a593Smuzhiyun  */
mv88e6xxx_should_tstamp(struct mv88e6xxx_chip * chip,int port,struct sk_buff * skb,unsigned int type)217*4882a593Smuzhiyun static struct ptp_header *mv88e6xxx_should_tstamp(struct mv88e6xxx_chip *chip,
218*4882a593Smuzhiyun 						  int port, struct sk_buff *skb,
219*4882a593Smuzhiyun 						  unsigned int type)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
222*4882a593Smuzhiyun 	struct ptp_header *hdr;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (!chip->info->ptp_support)
225*4882a593Smuzhiyun 		return NULL;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	hdr = ptp_parse_header(skb, type);
228*4882a593Smuzhiyun 	if (!hdr)
229*4882a593Smuzhiyun 		return NULL;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (!test_bit(MV88E6XXX_HWTSTAMP_ENABLED, &ps->state))
232*4882a593Smuzhiyun 		return NULL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return hdr;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
mv88e6xxx_ts_valid(u16 status)237*4882a593Smuzhiyun static int mv88e6xxx_ts_valid(u16 status)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (!(status & MV88E6XXX_PTP_TS_VALID))
240*4882a593Smuzhiyun 		return 0;
241*4882a593Smuzhiyun 	if (status & MV88E6XXX_PTP_TS_STATUS_MASK)
242*4882a593Smuzhiyun 		return 0;
243*4882a593Smuzhiyun 	return 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
seq_match(struct sk_buff * skb,u16 ts_seqid)246*4882a593Smuzhiyun static int seq_match(struct sk_buff *skb, u16 ts_seqid)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	unsigned int type = SKB_PTP_TYPE(skb);
249*4882a593Smuzhiyun 	struct ptp_header *hdr;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	hdr = ptp_parse_header(skb, type);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return ts_seqid == ntohs(hdr->sequence_id);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
mv88e6xxx_get_rxts(struct mv88e6xxx_chip * chip,struct mv88e6xxx_port_hwtstamp * ps,struct sk_buff * skb,u16 reg,struct sk_buff_head * rxq)256*4882a593Smuzhiyun static void mv88e6xxx_get_rxts(struct mv88e6xxx_chip *chip,
257*4882a593Smuzhiyun 			       struct mv88e6xxx_port_hwtstamp *ps,
258*4882a593Smuzhiyun 			       struct sk_buff *skb, u16 reg,
259*4882a593Smuzhiyun 			       struct sk_buff_head *rxq)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u16 buf[4] = { 0 }, status, seq_id;
262*4882a593Smuzhiyun 	struct skb_shared_hwtstamps *shwt;
263*4882a593Smuzhiyun 	struct sk_buff_head received;
264*4882a593Smuzhiyun 	u64 ns, timelo, timehi;
265*4882a593Smuzhiyun 	unsigned long flags;
266*4882a593Smuzhiyun 	int err;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* The latched timestamp belongs to one of the received frames. */
269*4882a593Smuzhiyun 	__skb_queue_head_init(&received);
270*4882a593Smuzhiyun 	spin_lock_irqsave(&rxq->lock, flags);
271*4882a593Smuzhiyun 	skb_queue_splice_tail_init(rxq, &received);
272*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rxq->lock, flags);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
275*4882a593Smuzhiyun 	err = mv88e6xxx_port_ptp_read(chip, ps->port_id,
276*4882a593Smuzhiyun 				      reg, buf, ARRAY_SIZE(buf));
277*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
278*4882a593Smuzhiyun 	if (err)
279*4882a593Smuzhiyun 		pr_err("failed to get the receive time stamp\n");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	status = buf[0];
282*4882a593Smuzhiyun 	timelo = buf[1];
283*4882a593Smuzhiyun 	timehi = buf[2];
284*4882a593Smuzhiyun 	seq_id = buf[3];
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (status & MV88E6XXX_PTP_TS_VALID) {
287*4882a593Smuzhiyun 		mv88e6xxx_reg_lock(chip);
288*4882a593Smuzhiyun 		err = mv88e6xxx_port_ptp_write(chip, ps->port_id, reg, 0);
289*4882a593Smuzhiyun 		mv88e6xxx_reg_unlock(chip);
290*4882a593Smuzhiyun 		if (err)
291*4882a593Smuzhiyun 			pr_err("failed to clear the receive status\n");
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	/* Since the device can only handle one time stamp at a time,
294*4882a593Smuzhiyun 	 * we purge any extra frames from the queue.
295*4882a593Smuzhiyun 	 */
296*4882a593Smuzhiyun 	for ( ; skb; skb = __skb_dequeue(&received)) {
297*4882a593Smuzhiyun 		if (mv88e6xxx_ts_valid(status) && seq_match(skb, seq_id)) {
298*4882a593Smuzhiyun 			ns = timehi << 16 | timelo;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 			mv88e6xxx_reg_lock(chip);
301*4882a593Smuzhiyun 			ns = timecounter_cyc2time(&chip->tstamp_tc, ns);
302*4882a593Smuzhiyun 			mv88e6xxx_reg_unlock(chip);
303*4882a593Smuzhiyun 			shwt = skb_hwtstamps(skb);
304*4882a593Smuzhiyun 			memset(shwt, 0, sizeof(*shwt));
305*4882a593Smuzhiyun 			shwt->hwtstamp = ns_to_ktime(ns);
306*4882a593Smuzhiyun 			status &= ~MV88E6XXX_PTP_TS_VALID;
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 		netif_rx_ni(skb);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mv88e6xxx_rxtstamp_work(struct mv88e6xxx_chip * chip,struct mv88e6xxx_port_hwtstamp * ps)312*4882a593Smuzhiyun static void mv88e6xxx_rxtstamp_work(struct mv88e6xxx_chip *chip,
313*4882a593Smuzhiyun 				    struct mv88e6xxx_port_hwtstamp *ps)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
316*4882a593Smuzhiyun 	struct sk_buff *skb;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	skb = skb_dequeue(&ps->rx_queue);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (skb)
321*4882a593Smuzhiyun 		mv88e6xxx_get_rxts(chip, ps, skb, ptp_ops->arr0_sts_reg,
322*4882a593Smuzhiyun 				   &ps->rx_queue);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	skb = skb_dequeue(&ps->rx_queue2);
325*4882a593Smuzhiyun 	if (skb)
326*4882a593Smuzhiyun 		mv88e6xxx_get_rxts(chip, ps, skb, ptp_ops->arr1_sts_reg,
327*4882a593Smuzhiyun 				   &ps->rx_queue2);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
is_pdelay_resp(const struct ptp_header * hdr)330*4882a593Smuzhiyun static int is_pdelay_resp(const struct ptp_header *hdr)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return (hdr->tsmt & 0xf) == 3;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
mv88e6xxx_port_rxtstamp(struct dsa_switch * ds,int port,struct sk_buff * skb,unsigned int type)335*4882a593Smuzhiyun bool mv88e6xxx_port_rxtstamp(struct dsa_switch *ds, int port,
336*4882a593Smuzhiyun 			     struct sk_buff *skb, unsigned int type)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps;
339*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip;
340*4882a593Smuzhiyun 	struct ptp_header *hdr;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	chip = ds->priv;
343*4882a593Smuzhiyun 	ps = &chip->port_hwtstamp[port];
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (ps->tstamp_config.rx_filter != HWTSTAMP_FILTER_PTP_V2_EVENT)
346*4882a593Smuzhiyun 		return false;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	hdr = mv88e6xxx_should_tstamp(chip, port, skb, type);
349*4882a593Smuzhiyun 	if (!hdr)
350*4882a593Smuzhiyun 		return false;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	SKB_PTP_TYPE(skb) = type;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (is_pdelay_resp(hdr))
355*4882a593Smuzhiyun 		skb_queue_tail(&ps->rx_queue2, skb);
356*4882a593Smuzhiyun 	else
357*4882a593Smuzhiyun 		skb_queue_tail(&ps->rx_queue, skb);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ptp_schedule_worker(chip->ptp_clock, 0);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return true;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
mv88e6xxx_txtstamp_work(struct mv88e6xxx_chip * chip,struct mv88e6xxx_port_hwtstamp * ps)364*4882a593Smuzhiyun static int mv88e6xxx_txtstamp_work(struct mv88e6xxx_chip *chip,
365*4882a593Smuzhiyun 				   struct mv88e6xxx_port_hwtstamp *ps)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
368*4882a593Smuzhiyun 	struct skb_shared_hwtstamps shhwtstamps;
369*4882a593Smuzhiyun 	u16 departure_block[4], status;
370*4882a593Smuzhiyun 	struct sk_buff *tmp_skb;
371*4882a593Smuzhiyun 	u32 time_raw;
372*4882a593Smuzhiyun 	int err;
373*4882a593Smuzhiyun 	u64 ns;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (!ps->tx_skb)
376*4882a593Smuzhiyun 		return 0;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
379*4882a593Smuzhiyun 	err = mv88e6xxx_port_ptp_read(chip, ps->port_id,
380*4882a593Smuzhiyun 				      ptp_ops->dep_sts_reg,
381*4882a593Smuzhiyun 				      departure_block,
382*4882a593Smuzhiyun 				      ARRAY_SIZE(departure_block));
383*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (err)
386*4882a593Smuzhiyun 		goto free_and_clear_skb;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (!(departure_block[0] & MV88E6XXX_PTP_TS_VALID)) {
389*4882a593Smuzhiyun 		if (time_is_before_jiffies(ps->tx_tstamp_start +
390*4882a593Smuzhiyun 					   TX_TSTAMP_TIMEOUT)) {
391*4882a593Smuzhiyun 			dev_warn(chip->dev, "p%d: clearing tx timestamp hang\n",
392*4882a593Smuzhiyun 				 ps->port_id);
393*4882a593Smuzhiyun 			goto free_and_clear_skb;
394*4882a593Smuzhiyun 		}
395*4882a593Smuzhiyun 		/* The timestamp should be available quickly, while getting it
396*4882a593Smuzhiyun 		 * is high priority and time bounded to only 10ms. A poll is
397*4882a593Smuzhiyun 		 * warranted so restart the work.
398*4882a593Smuzhiyun 		 */
399*4882a593Smuzhiyun 		return 1;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* We have the timestamp; go ahead and clear valid now */
403*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
404*4882a593Smuzhiyun 	mv88e6xxx_port_ptp_write(chip, ps->port_id, ptp_ops->dep_sts_reg, 0);
405*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	status = departure_block[0] & MV88E6XXX_PTP_TS_STATUS_MASK;
408*4882a593Smuzhiyun 	if (status != MV88E6XXX_PTP_TS_STATUS_NORMAL) {
409*4882a593Smuzhiyun 		dev_warn(chip->dev, "p%d: tx timestamp overrun\n", ps->port_id);
410*4882a593Smuzhiyun 		goto free_and_clear_skb;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (departure_block[3] != ps->tx_seq_id) {
414*4882a593Smuzhiyun 		dev_warn(chip->dev, "p%d: unexpected seq. id\n", ps->port_id);
415*4882a593Smuzhiyun 		goto free_and_clear_skb;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	memset(&shhwtstamps, 0, sizeof(shhwtstamps));
419*4882a593Smuzhiyun 	time_raw = ((u32)departure_block[2] << 16) | departure_block[1];
420*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
421*4882a593Smuzhiyun 	ns = timecounter_cyc2time(&chip->tstamp_tc, time_raw);
422*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
423*4882a593Smuzhiyun 	shhwtstamps.hwtstamp = ns_to_ktime(ns);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	dev_dbg(chip->dev,
426*4882a593Smuzhiyun 		"p%d: txtstamp %llx status 0x%04x skb ID 0x%04x hw ID 0x%04x\n",
427*4882a593Smuzhiyun 		ps->port_id, ktime_to_ns(shhwtstamps.hwtstamp),
428*4882a593Smuzhiyun 		departure_block[0], ps->tx_seq_id, departure_block[3]);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* skb_complete_tx_timestamp() will free up the client to make
431*4882a593Smuzhiyun 	 * another timestamp-able transmit. We have to be ready for it
432*4882a593Smuzhiyun 	 * -- by clearing the ps->tx_skb "flag" -- beforehand.
433*4882a593Smuzhiyun 	 */
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	tmp_skb = ps->tx_skb;
436*4882a593Smuzhiyun 	ps->tx_skb = NULL;
437*4882a593Smuzhiyun 	clear_bit_unlock(MV88E6XXX_HWTSTAMP_TX_IN_PROGRESS, &ps->state);
438*4882a593Smuzhiyun 	skb_complete_tx_timestamp(tmp_skb, &shhwtstamps);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun free_and_clear_skb:
443*4882a593Smuzhiyun 	dev_kfree_skb_any(ps->tx_skb);
444*4882a593Smuzhiyun 	ps->tx_skb = NULL;
445*4882a593Smuzhiyun 	clear_bit_unlock(MV88E6XXX_HWTSTAMP_TX_IN_PROGRESS, &ps->state);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
mv88e6xxx_hwtstamp_work(struct ptp_clock_info * ptp)450*4882a593Smuzhiyun long mv88e6xxx_hwtstamp_work(struct ptp_clock_info *ptp)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
453*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
454*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps;
455*4882a593Smuzhiyun 	int i, restart = 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	for (i = 0; i < ds->num_ports; i++) {
458*4882a593Smuzhiyun 		if (!dsa_is_user_port(ds, i))
459*4882a593Smuzhiyun 			continue;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		ps = &chip->port_hwtstamp[i];
462*4882a593Smuzhiyun 		if (test_bit(MV88E6XXX_HWTSTAMP_TX_IN_PROGRESS, &ps->state))
463*4882a593Smuzhiyun 			restart |= mv88e6xxx_txtstamp_work(chip, ps);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		mv88e6xxx_rxtstamp_work(chip, ps);
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return restart ? 1 : -1;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
mv88e6xxx_port_txtstamp(struct dsa_switch * ds,int port,struct sk_buff * clone,unsigned int type)471*4882a593Smuzhiyun bool mv88e6xxx_port_txtstamp(struct dsa_switch *ds, int port,
472*4882a593Smuzhiyun 			     struct sk_buff *clone, unsigned int type)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
475*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
476*4882a593Smuzhiyun 	struct ptp_header *hdr;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (!(skb_shinfo(clone)->tx_flags & SKBTX_HW_TSTAMP))
479*4882a593Smuzhiyun 		return false;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	hdr = mv88e6xxx_should_tstamp(chip, port, clone, type);
482*4882a593Smuzhiyun 	if (!hdr)
483*4882a593Smuzhiyun 		return false;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (test_and_set_bit_lock(MV88E6XXX_HWTSTAMP_TX_IN_PROGRESS,
486*4882a593Smuzhiyun 				  &ps->state))
487*4882a593Smuzhiyun 		return false;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	ps->tx_skb = clone;
490*4882a593Smuzhiyun 	ps->tx_tstamp_start = jiffies;
491*4882a593Smuzhiyun 	ps->tx_seq_id = be16_to_cpu(hdr->sequence_id);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	ptp_schedule_worker(chip->ptp_clock, 0);
494*4882a593Smuzhiyun 	return true;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
mv88e6165_global_disable(struct mv88e6xxx_chip * chip)497*4882a593Smuzhiyun int mv88e6165_global_disable(struct mv88e6xxx_chip *chip)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	u16 val;
500*4882a593Smuzhiyun 	int err;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	err = mv88e6xxx_ptp_read(chip, MV88E6165_PTP_CFG, &val);
503*4882a593Smuzhiyun 	if (err)
504*4882a593Smuzhiyun 		return err;
505*4882a593Smuzhiyun 	val |= MV88E6165_PTP_CFG_DISABLE_PTP;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return mv88e6xxx_ptp_write(chip, MV88E6165_PTP_CFG, val);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
mv88e6165_global_enable(struct mv88e6xxx_chip * chip)510*4882a593Smuzhiyun int mv88e6165_global_enable(struct mv88e6xxx_chip *chip)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	u16 val;
513*4882a593Smuzhiyun 	int err;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	err = mv88e6xxx_ptp_read(chip, MV88E6165_PTP_CFG, &val);
516*4882a593Smuzhiyun 	if (err)
517*4882a593Smuzhiyun 		return err;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	val &= ~(MV88E6165_PTP_CFG_DISABLE_PTP | MV88E6165_PTP_CFG_TSPEC_MASK);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return mv88e6xxx_ptp_write(chip, MV88E6165_PTP_CFG, val);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
mv88e6352_hwtstamp_port_disable(struct mv88e6xxx_chip * chip,int port)524*4882a593Smuzhiyun int mv88e6352_hwtstamp_port_disable(struct mv88e6xxx_chip *chip, int port)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return mv88e6xxx_port_ptp_write(chip, port, MV88E6XXX_PORT_PTP_CFG0,
527*4882a593Smuzhiyun 					MV88E6XXX_PORT_PTP_CFG0_DISABLE_PTP);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
mv88e6352_hwtstamp_port_enable(struct mv88e6xxx_chip * chip,int port)530*4882a593Smuzhiyun int mv88e6352_hwtstamp_port_enable(struct mv88e6xxx_chip *chip, int port)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	return mv88e6xxx_port_ptp_write(chip, port, MV88E6XXX_PORT_PTP_CFG0,
533*4882a593Smuzhiyun 					MV88E6XXX_PORT_PTP_CFG0_DISABLE_TSPEC_MATCH);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
mv88e6xxx_hwtstamp_port_setup(struct mv88e6xxx_chip * chip,int port)536*4882a593Smuzhiyun static int mv88e6xxx_hwtstamp_port_setup(struct mv88e6xxx_chip *chip, int port)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
539*4882a593Smuzhiyun 	struct mv88e6xxx_port_hwtstamp *ps = &chip->port_hwtstamp[port];
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	ps->port_id = port;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	skb_queue_head_init(&ps->rx_queue);
544*4882a593Smuzhiyun 	skb_queue_head_init(&ps->rx_queue2);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (ptp_ops->port_disable)
547*4882a593Smuzhiyun 		return ptp_ops->port_disable(chip, port);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
mv88e6xxx_hwtstamp_setup(struct mv88e6xxx_chip * chip)552*4882a593Smuzhiyun int mv88e6xxx_hwtstamp_setup(struct mv88e6xxx_chip *chip)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
555*4882a593Smuzhiyun 	int err;
556*4882a593Smuzhiyun 	int i;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Disable timestamping on all ports. */
559*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
560*4882a593Smuzhiyun 		err = mv88e6xxx_hwtstamp_port_setup(chip, i);
561*4882a593Smuzhiyun 		if (err)
562*4882a593Smuzhiyun 			return err;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* Disable PTP globally */
566*4882a593Smuzhiyun 	if (ptp_ops->global_disable) {
567*4882a593Smuzhiyun 		err = ptp_ops->global_disable(chip);
568*4882a593Smuzhiyun 		if (err)
569*4882a593Smuzhiyun 			return err;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* Set the ethertype of L2 PTP messages */
573*4882a593Smuzhiyun 	err = mv88e6xxx_ptp_write(chip, MV88E6XXX_PTP_GC_ETYPE, ETH_P_1588);
574*4882a593Smuzhiyun 	if (err)
575*4882a593Smuzhiyun 		return err;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* MV88E6XXX_PTP_MSG_TYPE is a mask of PTP message types to
578*4882a593Smuzhiyun 	 * timestamp. This affects all ports that have timestamping enabled,
579*4882a593Smuzhiyun 	 * but the timestamp config is per-port; thus we configure all events
580*4882a593Smuzhiyun 	 * here and only support the HWTSTAMP_FILTER_*_EVENT filter types.
581*4882a593Smuzhiyun 	 */
582*4882a593Smuzhiyun 	err = mv88e6xxx_ptp_write(chip, MV88E6XXX_PTP_MSGTYPE,
583*4882a593Smuzhiyun 				  MV88E6XXX_PTP_MSGTYPE_ALL_EVENT);
584*4882a593Smuzhiyun 	if (err)
585*4882a593Smuzhiyun 		return err;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Use ARRIVAL1 for peer delay response messages. */
588*4882a593Smuzhiyun 	err = mv88e6xxx_ptp_write(chip, MV88E6XXX_PTP_TS_ARRIVAL_PTR,
589*4882a593Smuzhiyun 				  MV88E6XXX_PTP_MSGTYPE_PDLAY_RES);
590*4882a593Smuzhiyun 	if (err)
591*4882a593Smuzhiyun 		return err;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* 88E6341 devices default to timestamping at the PHY, but this has
594*4882a593Smuzhiyun 	 * a hardware issue that results in unreliable timestamps. Force
595*4882a593Smuzhiyun 	 * these devices to timestamp at the MAC.
596*4882a593Smuzhiyun 	 */
597*4882a593Smuzhiyun 	if (chip->info->family == MV88E6XXX_FAMILY_6341) {
598*4882a593Smuzhiyun 		u16 val = MV88E6341_PTP_CFG_UPDATE |
599*4882a593Smuzhiyun 			  MV88E6341_PTP_CFG_MODE_IDX |
600*4882a593Smuzhiyun 			  MV88E6341_PTP_CFG_MODE_TS_AT_MAC;
601*4882a593Smuzhiyun 		err = mv88e6xxx_ptp_write(chip, MV88E6341_PTP_CFG, val);
602*4882a593Smuzhiyun 		if (err)
603*4882a593Smuzhiyun 			return err;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
mv88e6xxx_hwtstamp_free(struct mv88e6xxx_chip * chip)609*4882a593Smuzhiyun void mv88e6xxx_hwtstamp_free(struct mv88e6xxx_chip *chip)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun }
612