1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx Switch Global 2 Scratch & Misc Registers support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2017 National Instruments
8*4882a593Smuzhiyun * Brandon Streiff <brandon.streiff@ni.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "chip.h"
12*4882a593Smuzhiyun #include "global2.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* Offset 0x1A: Scratch and Misc. Register */
mv88e6xxx_g2_scratch_read(struct mv88e6xxx_chip * chip,int reg,u8 * data)15*4882a593Smuzhiyun static int mv88e6xxx_g2_scratch_read(struct mv88e6xxx_chip *chip, int reg,
16*4882a593Smuzhiyun u8 *data)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun u16 value;
19*4882a593Smuzhiyun int err;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC,
22*4882a593Smuzhiyun reg << 8);
23*4882a593Smuzhiyun if (err)
24*4882a593Smuzhiyun return err;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC, &value);
27*4882a593Smuzhiyun if (err)
28*4882a593Smuzhiyun return err;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun *data = (value & MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun return 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
mv88e6xxx_g2_scratch_write(struct mv88e6xxx_chip * chip,int reg,u8 data)35*4882a593Smuzhiyun static int mv88e6xxx_g2_scratch_write(struct mv88e6xxx_chip *chip, int reg,
36*4882a593Smuzhiyun u8 data)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun u16 value = (reg << 8) | data;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC,
41*4882a593Smuzhiyun MV88E6XXX_G2_SCRATCH_MISC_UPDATE | value);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /**
45*4882a593Smuzhiyun * mv88e6xxx_g2_scratch_gpio_get_bit - get a bit
46*4882a593Smuzhiyun * @chip: chip private data
47*4882a593Smuzhiyun * @base_reg: base of scratch bits
48*4882a593Smuzhiyun * @offset: index of bit within the register
49*4882a593Smuzhiyun * @set: is bit set?
50*4882a593Smuzhiyun */
mv88e6xxx_g2_scratch_get_bit(struct mv88e6xxx_chip * chip,int base_reg,unsigned int offset,int * set)51*4882a593Smuzhiyun static int mv88e6xxx_g2_scratch_get_bit(struct mv88e6xxx_chip *chip,
52*4882a593Smuzhiyun int base_reg, unsigned int offset,
53*4882a593Smuzhiyun int *set)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun int reg = base_reg + (offset / 8);
56*4882a593Smuzhiyun u8 mask = (1 << (offset & 0x7));
57*4882a593Smuzhiyun u8 val;
58*4882a593Smuzhiyun int err;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
61*4882a593Smuzhiyun if (err)
62*4882a593Smuzhiyun return err;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun *set = !!(mask & val);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /**
70*4882a593Smuzhiyun * mv88e6xxx_g2_scratch_gpio_set_bit - set (or clear) a bit
71*4882a593Smuzhiyun * @chip: chip private data
72*4882a593Smuzhiyun * @base_reg: base of scratch bits
73*4882a593Smuzhiyun * @offset: index of bit within the register
74*4882a593Smuzhiyun * @set: should this bit be set?
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * Helper function for dealing with the direction and data registers.
77*4882a593Smuzhiyun */
mv88e6xxx_g2_scratch_set_bit(struct mv88e6xxx_chip * chip,int base_reg,unsigned int offset,int set)78*4882a593Smuzhiyun static int mv88e6xxx_g2_scratch_set_bit(struct mv88e6xxx_chip *chip,
79*4882a593Smuzhiyun int base_reg, unsigned int offset,
80*4882a593Smuzhiyun int set)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun int reg = base_reg + (offset / 8);
83*4882a593Smuzhiyun u8 mask = (1 << (offset & 0x7));
84*4882a593Smuzhiyun u8 val;
85*4882a593Smuzhiyun int err;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
88*4882a593Smuzhiyun if (err)
89*4882a593Smuzhiyun return err;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (set)
92*4882a593Smuzhiyun val |= mask;
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun val &= ~mask;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return mv88e6xxx_g2_scratch_write(chip, reg, val);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /**
100*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_get_data - get data on gpio pin
101*4882a593Smuzhiyun * @chip: chip private data
102*4882a593Smuzhiyun * @pin: gpio index
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * Return: 0 for low, 1 for high, negative error
105*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_get_data(struct mv88e6xxx_chip * chip,unsigned int pin)106*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_get_data(struct mv88e6xxx_chip *chip,
107*4882a593Smuzhiyun unsigned int pin)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int val = 0;
110*4882a593Smuzhiyun int err;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_get_bit(chip,
113*4882a593Smuzhiyun MV88E6352_G2_SCRATCH_GPIO_DATA0,
114*4882a593Smuzhiyun pin, &val);
115*4882a593Smuzhiyun if (err)
116*4882a593Smuzhiyun return err;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return val;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_set_data - set data on gpio pin
123*4882a593Smuzhiyun * @chip: chip private data
124*4882a593Smuzhiyun * @pin: gpio index
125*4882a593Smuzhiyun * @value: value to set
126*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_set_data(struct mv88e6xxx_chip * chip,unsigned int pin,int value)127*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_set_data(struct mv88e6xxx_chip *chip,
128*4882a593Smuzhiyun unsigned int pin, int value)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u8 mask = (1 << (pin & 0x7));
131*4882a593Smuzhiyun int offset = (pin / 8);
132*4882a593Smuzhiyun int reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun reg = MV88E6352_G2_SCRATCH_GPIO_DATA0 + offset;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (value)
137*4882a593Smuzhiyun chip->gpio_data[offset] |= mask;
138*4882a593Smuzhiyun else
139*4882a593Smuzhiyun chip->gpio_data[offset] &= ~mask;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return mv88e6xxx_g2_scratch_write(chip, reg, chip->gpio_data[offset]);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_get_dir - get direction of gpio pin
146*4882a593Smuzhiyun * @chip: chip private data
147*4882a593Smuzhiyun * @pin: gpio index
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * Return: 0 for output, 1 for input (same as GPIOF_DIR_XXX).
150*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_get_dir(struct mv88e6xxx_chip * chip,unsigned int pin)151*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_get_dir(struct mv88e6xxx_chip *chip,
152*4882a593Smuzhiyun unsigned int pin)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun int val = 0;
155*4882a593Smuzhiyun int err;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_get_bit(chip,
158*4882a593Smuzhiyun MV88E6352_G2_SCRATCH_GPIO_DIR0,
159*4882a593Smuzhiyun pin, &val);
160*4882a593Smuzhiyun if (err)
161*4882a593Smuzhiyun return err;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return val;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_set_dir - set direction of gpio pin
168*4882a593Smuzhiyun * @chip: chip private data
169*4882a593Smuzhiyun * @pin: gpio index
170*4882a593Smuzhiyun * @input: should the gpio be an input, or an output?
171*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_set_dir(struct mv88e6xxx_chip * chip,unsigned int pin,bool input)172*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_set_dir(struct mv88e6xxx_chip *chip,
173*4882a593Smuzhiyun unsigned int pin, bool input)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun int value = (input ? MV88E6352_G2_SCRATCH_GPIO_DIR_IN :
176*4882a593Smuzhiyun MV88E6352_G2_SCRATCH_GPIO_DIR_OUT);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return mv88e6xxx_g2_scratch_set_bit(chip,
179*4882a593Smuzhiyun MV88E6352_G2_SCRATCH_GPIO_DIR0,
180*4882a593Smuzhiyun pin, value);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /**
184*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_get_pctl - get pin control setting
185*4882a593Smuzhiyun * @chip: chip private data
186*4882a593Smuzhiyun * @pin: gpio index
187*4882a593Smuzhiyun * @func: function number
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * Note that the function numbers themselves may vary by chipset.
190*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_get_pctl(struct mv88e6xxx_chip * chip,unsigned int pin,int * func)191*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_get_pctl(struct mv88e6xxx_chip *chip,
192*4882a593Smuzhiyun unsigned int pin, int *func)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun int reg = MV88E6352_G2_SCRATCH_GPIO_PCTL0 + (pin / 2);
195*4882a593Smuzhiyun int offset = (pin & 0x1) ? 4 : 0;
196*4882a593Smuzhiyun u8 mask = (0x7 << offset);
197*4882a593Smuzhiyun int err;
198*4882a593Smuzhiyun u8 val;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
201*4882a593Smuzhiyun if (err)
202*4882a593Smuzhiyun return err;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun *func = (val & mask) >> offset;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /**
210*4882a593Smuzhiyun * mv88e6352_g2_scratch_gpio_set_pctl - set pin control setting
211*4882a593Smuzhiyun * @chip: chip private data
212*4882a593Smuzhiyun * @pin: gpio index
213*4882a593Smuzhiyun * @func: function number
214*4882a593Smuzhiyun */
mv88e6352_g2_scratch_gpio_set_pctl(struct mv88e6xxx_chip * chip,unsigned int pin,int func)215*4882a593Smuzhiyun static int mv88e6352_g2_scratch_gpio_set_pctl(struct mv88e6xxx_chip *chip,
216*4882a593Smuzhiyun unsigned int pin, int func)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int reg = MV88E6352_G2_SCRATCH_GPIO_PCTL0 + (pin / 2);
219*4882a593Smuzhiyun int offset = (pin & 0x1) ? 4 : 0;
220*4882a593Smuzhiyun u8 mask = (0x7 << offset);
221*4882a593Smuzhiyun int err;
222*4882a593Smuzhiyun u8 val;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
225*4882a593Smuzhiyun if (err)
226*4882a593Smuzhiyun return err;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun val = (val & ~mask) | ((func & mask) << offset);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return mv88e6xxx_g2_scratch_write(chip, reg, val);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {
234*4882a593Smuzhiyun .get_data = mv88e6352_g2_scratch_gpio_get_data,
235*4882a593Smuzhiyun .set_data = mv88e6352_g2_scratch_gpio_set_data,
236*4882a593Smuzhiyun .get_dir = mv88e6352_g2_scratch_gpio_get_dir,
237*4882a593Smuzhiyun .set_dir = mv88e6352_g2_scratch_gpio_set_dir,
238*4882a593Smuzhiyun .get_pctl = mv88e6352_g2_scratch_gpio_get_pctl,
239*4882a593Smuzhiyun .set_pctl = mv88e6352_g2_scratch_gpio_set_pctl,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /**
243*4882a593Smuzhiyun * mv88e6xxx_g2_gpio_set_smi - set gpio muxing for external smi
244*4882a593Smuzhiyun * @chip: chip private data
245*4882a593Smuzhiyun * @external: set mux for external smi, or free for gpio usage
246*4882a593Smuzhiyun *
247*4882a593Smuzhiyun * Some mv88e6xxx models have GPIO pins that may be configured as
248*4882a593Smuzhiyun * an external SMI interface, or they may be made free for other
249*4882a593Smuzhiyun * GPIO uses.
250*4882a593Smuzhiyun */
mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip * chip,bool external)251*4882a593Smuzhiyun int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
252*4882a593Smuzhiyun bool external)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun int misc_cfg = MV88E6352_G2_SCRATCH_MISC_CFG;
255*4882a593Smuzhiyun int config_data1 = MV88E6352_G2_SCRATCH_CONFIG_DATA1;
256*4882a593Smuzhiyun int config_data2 = MV88E6352_G2_SCRATCH_CONFIG_DATA2;
257*4882a593Smuzhiyun bool no_cpu;
258*4882a593Smuzhiyun u8 p0_mode;
259*4882a593Smuzhiyun int err;
260*4882a593Smuzhiyun u8 val;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, config_data2, &val);
263*4882a593Smuzhiyun if (err)
264*4882a593Smuzhiyun return err;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun p0_mode = val & MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (p0_mode == 0x01 || p0_mode == 0x02)
269*4882a593Smuzhiyun return -EBUSY;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, config_data1, &val);
272*4882a593Smuzhiyun if (err)
273*4882a593Smuzhiyun return err;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun no_cpu = !!(val & MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun err = mv88e6xxx_g2_scratch_read(chip, misc_cfg, &val);
278*4882a593Smuzhiyun if (err)
279*4882a593Smuzhiyun return err;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* NO_CPU being 0 inverts the meaning of the bit */
282*4882a593Smuzhiyun if (!no_cpu)
283*4882a593Smuzhiyun external = !external;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (external)
286*4882a593Smuzhiyun val |= MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI;
287*4882a593Smuzhiyun else
288*4882a593Smuzhiyun val &= ~MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return mv88e6xxx_g2_scratch_write(chip, misc_cfg, val);
291*4882a593Smuzhiyun }
292