xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/global2.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88E6xxx Switch Global 2 Registers support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
8*4882a593Smuzhiyun  *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _MV88E6XXX_GLOBAL2_H
12*4882a593Smuzhiyun #define _MV88E6XXX_GLOBAL2_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "chip.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Offset 0x00: Interrupt Source Register */
17*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SRC			0x00
18*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SRC_WDOG		0x8000
19*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT		0x4000
20*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH	0x2000
21*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT		0x1000
22*4882a593Smuzhiyun #define MV88E6352_G2_INT_SRC_SERDES		0x0800
23*4882a593Smuzhiyun #define MV88E6352_G2_INT_SRC_PHY		0x001f
24*4882a593Smuzhiyun #define MV88E6390_G2_INT_SRC_PHY		0x07fe
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_SOURCE_WATCHDOG	15
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Offset 0x01: Interrupt Mask Register */
29*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_MASK			0x01
30*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_MASK_WDOG		0x8000
31*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_MASK_JAM_LIMIT		0x4000
32*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH	0x2000
33*4882a593Smuzhiyun #define MV88E6XXX_G2_INT_MASK_WAKE_EVENT	0x1000
34*4882a593Smuzhiyun #define MV88E6352_G2_INT_MASK_SERDES		0x0800
35*4882a593Smuzhiyun #define MV88E6352_G2_INT_MASK_PHY		0x001f
36*4882a593Smuzhiyun #define MV88E6390_G2_INT_MASK_PHY		0x07fe
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Offset 0x02: MGMT Enable Register 2x */
39*4882a593Smuzhiyun #define MV88E6XXX_G2_MGMT_EN_2X		0x02
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Offset 0x03: MGMT Enable Register 0x */
42*4882a593Smuzhiyun #define MV88E6XXX_G2_MGMT_EN_0X		0x03
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Offset 0x04: Flow Control Delay Register */
45*4882a593Smuzhiyun #define MV88E6XXX_G2_FLOW_CTL	0x04
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Offset 0x05: Switch Management Register */
48*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT			0x05
49*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA	0x8000
50*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS		0x4000
51*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG		0x2000
52*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI	0x0080
53*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU		0x0008
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Offset 0x06: Device Mapping Table Register */
56*4882a593Smuzhiyun #define MV88E6XXX_G2_DEVICE_MAPPING		0x06
57*4882a593Smuzhiyun #define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE	0x8000
58*4882a593Smuzhiyun #define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK	0x1f00
59*4882a593Smuzhiyun #define MV88E6352_G2_DEVICE_MAPPING_PORT_MASK	0x000f
60*4882a593Smuzhiyun #define MV88E6390_G2_DEVICE_MAPPING_PORT_MASK	0x001f
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Offset 0x07: Trunk Mask Table Register */
63*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MASK			0x07
64*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MASK_UPDATE		0x8000
65*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK	0x7000
66*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MASK_HASH		0x0800
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Offset 0x08: Trunk Mapping Table Register */
69*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MAPPING		0x08
70*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE	0x8000
71*4882a593Smuzhiyun #define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK	0x7800
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* Offset 0x09: Ingress Rate Command Register */
74*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_CMD			0x09
75*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_CMD_BUSY		0x8000
76*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_MASK		0x7000
77*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_NOOP		0x0000
78*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_INIT_ALL	0x1000
79*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_INIT_RES	0x2000
80*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_WRITE_REG	0x3000
81*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_OP_READ_REG	0x4000
82*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_OP_MASK		0x6000
83*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_OP_READ_REG	0x0000
84*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_OP_INIT_ALL	0x2000
85*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_OP_INIT_RES	0x4000
86*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_OP_WRITE_REG	0x6000
87*4882a593Smuzhiyun #define MV88E6352_G2_IRL_CMD_PORT_MASK		0x0f00
88*4882a593Smuzhiyun #define MV88E6390_G2_IRL_CMD_PORT_MASK		0x1f00
89*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_CMD_RES_MASK		0x00e0
90*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_CMD_REG_MASK		0x000f
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Offset 0x0A: Ingress Rate Data Register */
93*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_DATA		0x0a
94*4882a593Smuzhiyun #define MV88E6XXX_G2_IRL_DATA_MASK	0xffff
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Offset 0x0B: Cross-chip Port VLAN Register */
97*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR			0x0b
98*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_BUSY		0x8000
99*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_OP_MASK		0x7000
100*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES	0x1000
101*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN	0x3000
102*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_OP_READ		0x4000
103*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_ADDR_PTR_MASK		0x01ff
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Offset 0x0C: Cross-chip Port VLAN Data Register */
106*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_DATA		0x0c
107*4882a593Smuzhiyun #define MV88E6XXX_G2_PVT_DATA_MASK	0x7f
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* Offset 0x0D: Switch MAC/WoL/WoF Register */
110*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MAC			0x0d
111*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MAC_UPDATE		0x8000
112*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK	0x1f00
113*4882a593Smuzhiyun #define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK	0x00ff
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Offset 0x0E: ATU Stats Register */
116*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS				0x0e
117*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_BIN_0			(0x0 << 14)
118*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_BIN_1			(0x1 << 14)
119*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_BIN_2			(0x2 << 14)
120*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_BIN_3			(0x3 << 14)
121*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_MODE_ALL			(0x0 << 12)
122*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_MODE_ALL_DYNAMIC		(0x1 << 12)
123*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL		(0x2 << 12)
124*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL_DYNAMIC	(0x3 << 12)
125*4882a593Smuzhiyun #define MV88E6XXX_G2_ATU_STATS_MASK			0x0fff
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Offset 0x0F: Priority Override Table */
128*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE		0x0f
129*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE	0x8000
130*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET	0x1000
131*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK	0x0f00
132*4882a593Smuzhiyun #define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN	0x0080
133*4882a593Smuzhiyun #define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK	0x0030
134*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN	0x0008
135*4882a593Smuzhiyun #define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK	0x0007
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Offset 0x14: EEPROM Command */
138*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD			0x14
139*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_BUSY		0x8000
140*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_OP_MASK		0x7000
141*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE	0x3000
142*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_OP_READ		0x4000
143*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD		0x6000
144*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_RUNNING		0x0800
145*4882a593Smuzhiyun #define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN	0x0400
146*4882a593Smuzhiyun #define MV88E6352_G2_EEPROM_CMD_ADDR_MASK	0x00ff
147*4882a593Smuzhiyun #define MV88E6390_G2_EEPROM_CMD_DATA_MASK	0x00ff
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Offset 0x15: EEPROM Data */
150*4882a593Smuzhiyun #define MV88E6352_G2_EEPROM_DATA	0x15
151*4882a593Smuzhiyun #define MV88E6352_G2_EEPROM_DATA_MASK	0xffff
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Offset 0x15: EEPROM Addr */
154*4882a593Smuzhiyun #define MV88E6390_G2_EEPROM_ADDR	0x15
155*4882a593Smuzhiyun #define MV88E6390_G2_EEPROM_ADDR_MASK	0xffff
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Offset 0x16: AVB Command Register */
158*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD			0x16
159*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BUSY		0x8000
160*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_OP_READ		0x4000
161*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_OP_READ_INCR	0x6000
162*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_OP_WRITE		0x3000
163*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_OP_READ		0x0000
164*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_OP_READ_INCR	0x4000
165*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_OP_WRITE		0x6000
166*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_PORT_MASK		0x0f00
167*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_PORT_TAIGLOBAL	0xe
168*4882a593Smuzhiyun #define MV88E6165_G2_AVB_CMD_PORT_PTPGLOBAL	0xf
169*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_PORT_PTPGLOBAL	0xf
170*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_PORT_MASK		0x1f00
171*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_PORT_TAIGLOBAL	0x1e
172*4882a593Smuzhiyun #define MV88E6390_G2_AVB_CMD_PORT_PTPGLOBAL	0x1f
173*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BLOCK_PTP		0
174*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BLOCK_AVB		1
175*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BLOCK_QAV		2
176*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BLOCK_QVB		3
177*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_BLOCK_MASK		0x00e0
178*4882a593Smuzhiyun #define MV88E6352_G2_AVB_CMD_ADDR_MASK		0x001f
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Offset 0x17: AVB Data Register */
181*4882a593Smuzhiyun #define MV88E6352_G2_AVB_DATA		0x17
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Offset 0x18: SMI PHY Command Register */
184*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD			0x18
185*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_BUSY			0x8000
186*4882a593Smuzhiyun #define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK		0x6000
187*4882a593Smuzhiyun #define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL		0x0000
188*4882a593Smuzhiyun #define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL		0x2000
189*4882a593Smuzhiyun #define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP		0x4000
190*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK		0x1000
191*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45		0x0000
192*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22		0x1000
193*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK		0x0c00
194*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA	0x0400
195*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA	0x0800
196*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR	0x0000
197*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA	0x0400
198*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC	0x0800
199*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA	0x0c00
200*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK		0x03e0
201*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK		0x001f
202*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK		0x03ff
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* Offset 0x19: SMI PHY Data Register */
205*4882a593Smuzhiyun #define MV88E6XXX_G2_SMI_PHY_DATA	0x19
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* Offset 0x1A: Scratch and Misc. Register */
208*4882a593Smuzhiyun #define MV88E6XXX_G2_SCRATCH_MISC_MISC		0x1a
209*4882a593Smuzhiyun #define MV88E6XXX_G2_SCRATCH_MISC_UPDATE	0x8000
210*4882a593Smuzhiyun #define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK	0x7f00
211*4882a593Smuzhiyun #define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK	0x00ff
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* Offset 0x1B: Watch Dog Control Register */
214*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL			0x1b
215*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_QC_HISTORY	0x0100
216*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_QC_EVENT		0x0080
217*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_QC_ENABLE		0x0040
218*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_EGRESS_HISTORY	0x0020
219*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_EGRESS_EVENT	0x0010
220*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE	0x0008
221*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_FORCE_IRQ		0x0004
222*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_HISTORY		0x0002
223*4882a593Smuzhiyun #define MV88E6250_G2_WDOG_CTL_SWRESET		0x0001
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* Offset 0x1B: Watch Dog Control Register */
226*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL			0x1b
227*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT	0x0080
228*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT	0x0040
229*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_QC_ENABLE		0x0020
230*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY	0x0010
231*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE	0x0008
232*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_FORCE_IRQ		0x0004
233*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_HISTORY		0x0002
234*4882a593Smuzhiyun #define MV88E6352_G2_WDOG_CTL_SWRESET		0x0001
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Offset 0x1B: Watch Dog Control Register */
237*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL				0x1b
238*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_UPDATE			0x8000
239*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_MASK			0x7f00
240*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE		0x0000
241*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_INT_STS		0x1000
242*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE		0x1100
243*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_EVENT			0x1200
244*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_PTR_HISTORY		0x1300
245*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_DATA_MASK			0x00ff
246*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_CUT_THROUGH		0x0008
247*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER		0x0004
248*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_EGRESS			0x0002
249*4882a593Smuzhiyun #define MV88E6390_G2_WDOG_CTL_FORCE_IRQ			0x0001
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Offset 0x1C: QoS Weights Register */
252*4882a593Smuzhiyun #define MV88E6XXX_G2_QOS_WEIGHTS		0x1c
253*4882a593Smuzhiyun #define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE		0x8000
254*4882a593Smuzhiyun #define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK	0x3f00
255*4882a593Smuzhiyun #define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK	0x7f00
256*4882a593Smuzhiyun #define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK	0x00ff
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* Offset 0x1D: Misc Register */
259*4882a593Smuzhiyun #define MV88E6XXX_G2_MISC		0x1d
260*4882a593Smuzhiyun #define MV88E6XXX_G2_MISC_5_BIT_PORT	0x4000
261*4882a593Smuzhiyun #define MV88E6352_G2_NOEGR_POLICY	0x2000
262*4882a593Smuzhiyun #define MV88E6390_G2_LAG_ID_4		0x2000
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Scratch/Misc registers accessed through MV88E6XXX_G2_SCRATCH_MISC */
265*4882a593Smuzhiyun /* Offset 0x02: Misc Configuration */
266*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_MISC_CFG		0x02
267*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI	0x80
268*4882a593Smuzhiyun /* Offset 0x60-0x61: GPIO Configuration */
269*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_CFG0		0x60
270*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_CFG1		0x61
271*4882a593Smuzhiyun /* Offset 0x62-0x63: GPIO Direction */
272*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DIR0		0x62
273*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DIR1		0x63
274*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DIR_OUT	0
275*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DIR_IN	1
276*4882a593Smuzhiyun /* Offset 0x64-0x65: GPIO Data */
277*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DATA0		0x64
278*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_DATA1		0x65
279*4882a593Smuzhiyun /* Offset 0x68-0x6F: GPIO Pin Control */
280*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL0		0x68
281*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL1		0x69
282*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL2		0x6A
283*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL3		0x6B
284*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL4		0x6C
285*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL5		0x6D
286*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL6		0x6E
287*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL7		0x6F
288*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_CONFIG_DATA0	0x70
289*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_CONFIG_DATA1	0x71
290*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU	BIT(2)
291*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_CONFIG_DATA2	0x72
292*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK	0x3
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO	0
295*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL_TRIG	1
296*4882a593Smuzhiyun #define MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ	2
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
299*4882a593Smuzhiyun 
mv88e6xxx_g2_require(struct mv88e6xxx_chip * chip)300*4882a593Smuzhiyun static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
306*4882a593Smuzhiyun int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
307*4882a593Smuzhiyun int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg,
308*4882a593Smuzhiyun 			  int bit, int val);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
311*4882a593Smuzhiyun int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
314*4882a593Smuzhiyun 			      struct mii_bus *bus,
315*4882a593Smuzhiyun 			      int addr, int reg, u16 *val);
316*4882a593Smuzhiyun int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
317*4882a593Smuzhiyun 			       struct mii_bus *bus,
318*4882a593Smuzhiyun 			       int addr, int reg, u16 val);
319*4882a593Smuzhiyun int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
322*4882a593Smuzhiyun 			     struct ethtool_eeprom *eeprom, u8 *data);
323*4882a593Smuzhiyun int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
324*4882a593Smuzhiyun 			     struct ethtool_eeprom *eeprom, u8 *data);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
327*4882a593Smuzhiyun 			      struct ethtool_eeprom *eeprom, u8 *data);
328*4882a593Smuzhiyun int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
329*4882a593Smuzhiyun 			      struct ethtool_eeprom *eeprom, u8 *data);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
332*4882a593Smuzhiyun 			   int src_port, u16 data);
333*4882a593Smuzhiyun int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
336*4882a593Smuzhiyun void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
339*4882a593Smuzhiyun 				struct mii_bus *bus);
340*4882a593Smuzhiyun void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
341*4882a593Smuzhiyun 				struct mii_bus *bus);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
344*4882a593Smuzhiyun int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
351*4882a593Smuzhiyun 				      int port);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
354*4882a593Smuzhiyun extern const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops;
355*4882a593Smuzhiyun extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun extern const struct mv88e6xxx_avb_ops mv88e6165_avb_ops;
358*4882a593Smuzhiyun extern const struct mv88e6xxx_avb_ops mv88e6352_avb_ops;
359*4882a593Smuzhiyun extern const struct mv88e6xxx_avb_ops mv88e6390_avb_ops;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun extern const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
364*4882a593Smuzhiyun 				      bool external);
365*4882a593Smuzhiyun int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin);
366*4882a593Smuzhiyun int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
369*4882a593Smuzhiyun 
mv88e6xxx_g2_require(struct mv88e6xxx_chip * chip)370*4882a593Smuzhiyun static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	if (chip->info->global2_addr) {
373*4882a593Smuzhiyun 		dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
374*4882a593Smuzhiyun 		return -EOPNOTSUPP;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
mv88e6xxx_g2_read(struct mv88e6xxx_chip * chip,int reg,u16 * val)380*4882a593Smuzhiyun static inline int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	return -EOPNOTSUPP;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
mv88e6xxx_g2_write(struct mv88e6xxx_chip * chip,int reg,u16 val)385*4882a593Smuzhiyun static inline int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	return -EOPNOTSUPP;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip * chip,int reg,int bit,int val)390*4882a593Smuzhiyun static inline int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip,
391*4882a593Smuzhiyun 					int reg, int bit, int val)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	return -EOPNOTSUPP;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip * chip,int port)396*4882a593Smuzhiyun static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
397*4882a593Smuzhiyun 					    int port)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	return -EOPNOTSUPP;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip * chip,int port)402*4882a593Smuzhiyun static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
403*4882a593Smuzhiyun 					    int port)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	return -EOPNOTSUPP;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 * val)408*4882a593Smuzhiyun static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
409*4882a593Smuzhiyun 					    struct mii_bus *bus,
410*4882a593Smuzhiyun 					    int addr, int reg, u16 *val)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	return -EOPNOTSUPP;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip * chip,struct mii_bus * bus,int addr,int reg,u16 val)415*4882a593Smuzhiyun static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
416*4882a593Smuzhiyun 					     struct mii_bus *bus,
417*4882a593Smuzhiyun 					     int addr, int reg, u16 val)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	return -EOPNOTSUPP;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip * chip,u8 * addr)422*4882a593Smuzhiyun static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
423*4882a593Smuzhiyun 					      u8 *addr)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	return -EOPNOTSUPP;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip * chip,struct ethtool_eeprom * eeprom,u8 * data)428*4882a593Smuzhiyun static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
429*4882a593Smuzhiyun 					   struct ethtool_eeprom *eeprom,
430*4882a593Smuzhiyun 					   u8 *data)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	return -EOPNOTSUPP;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip * chip,struct ethtool_eeprom * eeprom,u8 * data)435*4882a593Smuzhiyun static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
436*4882a593Smuzhiyun 					   struct ethtool_eeprom *eeprom,
437*4882a593Smuzhiyun 					   u8 *data)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	return -EOPNOTSUPP;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip * chip,struct ethtool_eeprom * eeprom,u8 * data)442*4882a593Smuzhiyun static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
443*4882a593Smuzhiyun 					    struct ethtool_eeprom *eeprom,
444*4882a593Smuzhiyun 					    u8 *data)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	return -EOPNOTSUPP;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip * chip,struct ethtool_eeprom * eeprom,u8 * data)449*4882a593Smuzhiyun static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
450*4882a593Smuzhiyun 					    struct ethtool_eeprom *eeprom,
451*4882a593Smuzhiyun 					    u8 *data)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	return -EOPNOTSUPP;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip * chip,int src_dev,int src_port,u16 data)456*4882a593Smuzhiyun static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
457*4882a593Smuzhiyun 					 int src_dev, int src_port, u16 data)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	return -EOPNOTSUPP;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip * chip)462*4882a593Smuzhiyun static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	return -EOPNOTSUPP;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip * chip)467*4882a593Smuzhiyun static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	return -EOPNOTSUPP;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip * chip)472*4882a593Smuzhiyun static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip * chip,struct mii_bus * bus)476*4882a593Smuzhiyun static inline int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
477*4882a593Smuzhiyun 					      struct mii_bus *bus)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip * chip,struct mii_bus * bus)482*4882a593Smuzhiyun static inline void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
483*4882a593Smuzhiyun 					      struct mii_bus *bus)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip * chip)487*4882a593Smuzhiyun static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	return -EOPNOTSUPP;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip * chip)492*4882a593Smuzhiyun static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	return -EOPNOTSUPP;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip * chip)497*4882a593Smuzhiyun static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	return -EOPNOTSUPP;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
503*4882a593Smuzhiyun static const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops = {};
504*4882a593Smuzhiyun static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static const struct mv88e6xxx_avb_ops mv88e6165_avb_ops = {};
507*4882a593Smuzhiyun static const struct mv88e6xxx_avb_ops mv88e6352_avb_ops = {};
508*4882a593Smuzhiyun static const struct mv88e6xxx_avb_ops mv88e6390_avb_ops = {};
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {};
511*4882a593Smuzhiyun 
mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip * chip,bool external)512*4882a593Smuzhiyun static inline int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
513*4882a593Smuzhiyun 						    bool external)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	return -EOPNOTSUPP;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip * chip)518*4882a593Smuzhiyun static inline int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	return -EOPNOTSUPP;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip * chip,int target,int port)523*4882a593Smuzhiyun static inline int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
524*4882a593Smuzhiyun 						    int target, int port)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return -EOPNOTSUPP;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip * chip,u16 kind,u16 bin)529*4882a593Smuzhiyun static inline int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip,
530*4882a593Smuzhiyun 					     u16 kind, u16 bin)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	return -EOPNOTSUPP;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip * chip,u16 * stats)535*4882a593Smuzhiyun static inline int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip,
536*4882a593Smuzhiyun 					     u16 *stats)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	return -EOPNOTSUPP;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun #endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #endif /* _MV88E6XXX_GLOBAL2_H */
544