xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/global1_vtu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88E6xxx VLAN [Spanning Tree] Translation Unit (VTU [STU]) support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  * Copyright (c) 2015 CMC Electronics, Inc.
7*4882a593Smuzhiyun  * Copyright (c) 2017 Savoir-faire Linux, Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "chip.h"
15*4882a593Smuzhiyun #include "global1.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Offset 0x02: VTU FID Register */
18*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_fid_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)19*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_fid_read(struct mv88e6xxx_chip *chip,
20*4882a593Smuzhiyun 				     struct mv88e6xxx_vtu_entry *entry)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	u16 val;
23*4882a593Smuzhiyun 	int err;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6352_G1_VTU_FID, &val);
26*4882a593Smuzhiyun 	if (err)
27*4882a593Smuzhiyun 		return err;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	entry->fid = val & MV88E6352_G1_VTU_FID_MASK;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	return 0;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_fid_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)34*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_fid_write(struct mv88e6xxx_chip *chip,
35*4882a593Smuzhiyun 				      struct mv88e6xxx_vtu_entry *entry)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	u16 val = entry->fid & MV88E6352_G1_VTU_FID_MASK;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return mv88e6xxx_g1_write(chip, MV88E6352_G1_VTU_FID, val);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Offset 0x03: VTU SID Register */
43*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_sid_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)44*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_sid_read(struct mv88e6xxx_chip *chip,
45*4882a593Smuzhiyun 				     struct mv88e6xxx_vtu_entry *entry)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u16 val;
48*4882a593Smuzhiyun 	int err;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6352_G1_VTU_SID, &val);
51*4882a593Smuzhiyun 	if (err)
52*4882a593Smuzhiyun 		return err;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	entry->sid = val & MV88E6352_G1_VTU_SID_MASK;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_sid_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)59*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_sid_write(struct mv88e6xxx_chip *chip,
60*4882a593Smuzhiyun 				      struct mv88e6xxx_vtu_entry *entry)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	u16 val = entry->sid & MV88E6352_G1_VTU_SID_MASK;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return mv88e6xxx_g1_write(chip, MV88E6352_G1_VTU_SID, val);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Offset 0x05: VTU Operation Register */
68*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_op_wait(struct mv88e6xxx_chip * chip)69*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_op_wait(struct mv88e6xxx_chip *chip)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int bit = __bf_shf(MV88E6XXX_G1_VTU_OP_BUSY);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_VTU_OP, bit, 0);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_op(struct mv88e6xxx_chip * chip,u16 op)76*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_op(struct mv88e6xxx_chip *chip, u16 op)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	int err;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_OP,
81*4882a593Smuzhiyun 				 MV88E6XXX_G1_VTU_OP_BUSY | op);
82*4882a593Smuzhiyun 	if (err)
83*4882a593Smuzhiyun 		return err;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op_wait(chip);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Offset 0x06: VTU VID Register */
89*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_vid_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)90*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_vid_read(struct mv88e6xxx_chip *chip,
91*4882a593Smuzhiyun 				     struct mv88e6xxx_vtu_entry *entry)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u16 val;
94*4882a593Smuzhiyun 	int err;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_VID, &val);
97*4882a593Smuzhiyun 	if (err)
98*4882a593Smuzhiyun 		return err;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	entry->vid = val & 0xfff;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (val & MV88E6390_G1_VTU_VID_PAGE)
103*4882a593Smuzhiyun 		entry->vid |= 0x1000;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	entry->valid = !!(val & MV88E6XXX_G1_VTU_VID_VALID);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_vid_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)110*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_vid_write(struct mv88e6xxx_chip *chip,
111*4882a593Smuzhiyun 				      struct mv88e6xxx_vtu_entry *entry)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u16 val = entry->vid & 0xfff;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (entry->vid & 0x1000)
116*4882a593Smuzhiyun 		val |= MV88E6390_G1_VTU_VID_PAGE;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (entry->valid)
119*4882a593Smuzhiyun 		val |= MV88E6XXX_G1_VTU_VID_VALID;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_VID, val);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Offset 0x07: VTU/STU Data Register 1
125*4882a593Smuzhiyun  * Offset 0x08: VTU/STU Data Register 2
126*4882a593Smuzhiyun  * Offset 0x09: VTU/STU Data Register 3
127*4882a593Smuzhiyun  */
mv88e6185_g1_vtu_stu_data_read(struct mv88e6xxx_chip * chip,u16 * regs)128*4882a593Smuzhiyun static int mv88e6185_g1_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
129*4882a593Smuzhiyun 					  u16 *regs)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	int i;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Read all 3 VTU/STU Data registers */
134*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i) {
135*4882a593Smuzhiyun 		u16 *reg = &regs[i];
136*4882a593Smuzhiyun 		int err;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
139*4882a593Smuzhiyun 		if (err)
140*4882a593Smuzhiyun 			return err;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
mv88e6185_g1_vtu_data_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)146*4882a593Smuzhiyun static int mv88e6185_g1_vtu_data_read(struct mv88e6xxx_chip *chip,
147*4882a593Smuzhiyun 				      struct mv88e6xxx_vtu_entry *entry)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u16 regs[3];
150*4882a593Smuzhiyun 	int err;
151*4882a593Smuzhiyun 	int i;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	err = mv88e6185_g1_vtu_stu_data_read(chip, regs);
154*4882a593Smuzhiyun 	if (err)
155*4882a593Smuzhiyun 		return err;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Extract MemberTag data */
158*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
159*4882a593Smuzhiyun 		unsigned int member_offset = (i % 4) * 4;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		entry->member[i] = (regs[i / 4] >> member_offset) & 0x3;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
mv88e6185_g1_stu_data_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)167*4882a593Smuzhiyun static int mv88e6185_g1_stu_data_read(struct mv88e6xxx_chip *chip,
168*4882a593Smuzhiyun 				      struct mv88e6xxx_vtu_entry *entry)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u16 regs[3];
171*4882a593Smuzhiyun 	int err;
172*4882a593Smuzhiyun 	int i;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	err = mv88e6185_g1_vtu_stu_data_read(chip, regs);
175*4882a593Smuzhiyun 	if (err)
176*4882a593Smuzhiyun 		return err;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Extract PortState data */
179*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
180*4882a593Smuzhiyun 		unsigned int state_offset = (i % 4) * 4 + 2;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		entry->state[i] = (regs[i / 4] >> state_offset) & 0x3;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
mv88e6185_g1_vtu_data_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)188*4882a593Smuzhiyun static int mv88e6185_g1_vtu_data_write(struct mv88e6xxx_chip *chip,
189*4882a593Smuzhiyun 				       struct mv88e6xxx_vtu_entry *entry)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	u16 regs[3] = { 0 };
192*4882a593Smuzhiyun 	int i;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Insert MemberTag and PortState data */
195*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
196*4882a593Smuzhiyun 		unsigned int member_offset = (i % 4) * 4;
197*4882a593Smuzhiyun 		unsigned int state_offset = member_offset + 2;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		regs[i / 4] |= (entry->member[i] & 0x3) << member_offset;
200*4882a593Smuzhiyun 		regs[i / 4] |= (entry->state[i] & 0x3) << state_offset;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Write all 3 VTU/STU Data registers */
204*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i) {
205*4882a593Smuzhiyun 		u16 reg = regs[i];
206*4882a593Smuzhiyun 		int err;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
209*4882a593Smuzhiyun 		if (err)
210*4882a593Smuzhiyun 			return err;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
mv88e6390_g1_vtu_data_read(struct mv88e6xxx_chip * chip,u8 * data)216*4882a593Smuzhiyun static int mv88e6390_g1_vtu_data_read(struct mv88e6xxx_chip *chip, u8 *data)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	u16 regs[2];
219*4882a593Smuzhiyun 	int i;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Read the 2 VTU/STU Data registers */
222*4882a593Smuzhiyun 	for (i = 0; i < 2; ++i) {
223*4882a593Smuzhiyun 		u16 *reg = &regs[i];
224*4882a593Smuzhiyun 		int err;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
227*4882a593Smuzhiyun 		if (err)
228*4882a593Smuzhiyun 			return err;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Extract data */
232*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
233*4882a593Smuzhiyun 		unsigned int offset = (i % 8) * 2;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		data[i] = (regs[i / 8] >> offset) & 0x3;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mv88e6390_g1_vtu_data_write(struct mv88e6xxx_chip * chip,u8 * data)241*4882a593Smuzhiyun static int mv88e6390_g1_vtu_data_write(struct mv88e6xxx_chip *chip, u8 *data)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	u16 regs[2] = { 0 };
244*4882a593Smuzhiyun 	int i;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Insert data */
247*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
248*4882a593Smuzhiyun 		unsigned int offset = (i % 8) * 2;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		regs[i / 8] |= (data[i] & 0x3) << offset;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* Write the 2 VTU/STU Data registers */
254*4882a593Smuzhiyun 	for (i = 0; i < 2; ++i) {
255*4882a593Smuzhiyun 		u16 reg = regs[i];
256*4882a593Smuzhiyun 		int err;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
259*4882a593Smuzhiyun 		if (err)
260*4882a593Smuzhiyun 			return err;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* VLAN Translation Unit Operations */
267*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_stu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)268*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_stu_getnext(struct mv88e6xxx_chip *chip,
269*4882a593Smuzhiyun 					struct mv88e6xxx_vtu_entry *entry)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	int err;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
274*4882a593Smuzhiyun 	if (err)
275*4882a593Smuzhiyun 		return err;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_STU_GET_NEXT);
278*4882a593Smuzhiyun 	if (err)
279*4882a593Smuzhiyun 		return err;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_sid_read(chip, entry);
282*4882a593Smuzhiyun 	if (err)
283*4882a593Smuzhiyun 		return err;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_vid_read(chip, entry);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_stu_get(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * vtu)288*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_stu_get(struct mv88e6xxx_chip *chip,
289*4882a593Smuzhiyun 				    struct mv88e6xxx_vtu_entry *vtu)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry stu;
292*4882a593Smuzhiyun 	int err;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_sid_read(chip, vtu);
295*4882a593Smuzhiyun 	if (err)
296*4882a593Smuzhiyun 		return err;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	stu.sid = vtu->sid - 1;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_stu_getnext(chip, &stu);
301*4882a593Smuzhiyun 	if (err)
302*4882a593Smuzhiyun 		return err;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (stu.sid != vtu->sid || !stu.valid)
305*4882a593Smuzhiyun 		return -EINVAL;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)310*4882a593Smuzhiyun static int mv88e6xxx_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
311*4882a593Smuzhiyun 				    struct mv88e6xxx_vtu_entry *entry)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int err;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
316*4882a593Smuzhiyun 	if (err)
317*4882a593Smuzhiyun 		return err;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* To get the next higher active VID, the VTU GetNext operation can be
320*4882a593Smuzhiyun 	 * started again without setting the VID registers since it already
321*4882a593Smuzhiyun 	 * contains the last VID.
322*4882a593Smuzhiyun 	 *
323*4882a593Smuzhiyun 	 * To save a few hardware accesses and abstract this to the caller,
324*4882a593Smuzhiyun 	 * write the VID only once, when the entry is given as invalid.
325*4882a593Smuzhiyun 	 */
326*4882a593Smuzhiyun 	if (!entry->valid) {
327*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
328*4882a593Smuzhiyun 		if (err)
329*4882a593Smuzhiyun 			return err;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_GET_NEXT);
333*4882a593Smuzhiyun 	if (err)
334*4882a593Smuzhiyun 		return err;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_vid_read(chip, entry);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
mv88e6250_g1_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)339*4882a593Smuzhiyun int mv88e6250_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
340*4882a593Smuzhiyun 			     struct mv88e6xxx_vtu_entry *entry)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	u16 val;
343*4882a593Smuzhiyun 	int err;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_getnext(chip, entry);
346*4882a593Smuzhiyun 	if (err)
347*4882a593Smuzhiyun 		return err;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (entry->valid) {
350*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_read(chip, entry);
351*4882a593Smuzhiyun 		if (err)
352*4882a593Smuzhiyun 			return err;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		err = mv88e6185_g1_stu_data_read(chip, entry);
355*4882a593Smuzhiyun 		if (err)
356*4882a593Smuzhiyun 			return err;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		/* VTU DBNum[3:0] are located in VTU Operation 3:0
359*4882a593Smuzhiyun 		 * VTU DBNum[5:4] are located in VTU Operation 9:8
360*4882a593Smuzhiyun 		 */
361*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_OP, &val);
362*4882a593Smuzhiyun 		if (err)
363*4882a593Smuzhiyun 			return err;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		entry->fid = val & 0x000f;
366*4882a593Smuzhiyun 		entry->fid |= (val & 0x0300) >> 4;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
mv88e6185_g1_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)372*4882a593Smuzhiyun int mv88e6185_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
373*4882a593Smuzhiyun 			     struct mv88e6xxx_vtu_entry *entry)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	u16 val;
376*4882a593Smuzhiyun 	int err;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_getnext(chip, entry);
379*4882a593Smuzhiyun 	if (err)
380*4882a593Smuzhiyun 		return err;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (entry->valid) {
383*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_read(chip, entry);
384*4882a593Smuzhiyun 		if (err)
385*4882a593Smuzhiyun 			return err;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		err = mv88e6185_g1_stu_data_read(chip, entry);
388*4882a593Smuzhiyun 		if (err)
389*4882a593Smuzhiyun 			return err;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		/* VTU DBNum[3:0] are located in VTU Operation 3:0
392*4882a593Smuzhiyun 		 * VTU DBNum[7:4] are located in VTU Operation 11:8
393*4882a593Smuzhiyun 		 */
394*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_OP, &val);
395*4882a593Smuzhiyun 		if (err)
396*4882a593Smuzhiyun 			return err;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		entry->fid = val & 0x000f;
399*4882a593Smuzhiyun 		entry->fid |= (val & 0x0f00) >> 4;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
mv88e6352_g1_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)405*4882a593Smuzhiyun int mv88e6352_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
406*4882a593Smuzhiyun 			     struct mv88e6xxx_vtu_entry *entry)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	int err;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* Fetch VLAN MemberTag data from the VTU */
411*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_getnext(chip, entry);
412*4882a593Smuzhiyun 	if (err)
413*4882a593Smuzhiyun 		return err;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (entry->valid) {
416*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_read(chip, entry);
417*4882a593Smuzhiyun 		if (err)
418*4882a593Smuzhiyun 			return err;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_fid_read(chip, entry);
421*4882a593Smuzhiyun 		if (err)
422*4882a593Smuzhiyun 			return err;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		/* Fetch VLAN PortState data from the STU */
425*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_stu_get(chip, entry);
426*4882a593Smuzhiyun 		if (err)
427*4882a593Smuzhiyun 			return err;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		err = mv88e6185_g1_stu_data_read(chip, entry);
430*4882a593Smuzhiyun 		if (err)
431*4882a593Smuzhiyun 			return err;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
mv88e6390_g1_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)437*4882a593Smuzhiyun int mv88e6390_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
438*4882a593Smuzhiyun 			     struct mv88e6xxx_vtu_entry *entry)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int err;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Fetch VLAN MemberTag data from the VTU */
443*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_getnext(chip, entry);
444*4882a593Smuzhiyun 	if (err)
445*4882a593Smuzhiyun 		return err;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (entry->valid) {
448*4882a593Smuzhiyun 		err = mv88e6390_g1_vtu_data_read(chip, entry->member);
449*4882a593Smuzhiyun 		if (err)
450*4882a593Smuzhiyun 			return err;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		/* Fetch VLAN PortState data from the STU */
453*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_stu_get(chip, entry);
454*4882a593Smuzhiyun 		if (err)
455*4882a593Smuzhiyun 			return err;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		err = mv88e6390_g1_vtu_data_read(chip, entry->state);
458*4882a593Smuzhiyun 		if (err)
459*4882a593Smuzhiyun 			return err;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_fid_read(chip, entry);
462*4882a593Smuzhiyun 		if (err)
463*4882a593Smuzhiyun 			return err;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
mv88e6250_g1_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)469*4882a593Smuzhiyun int mv88e6250_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
470*4882a593Smuzhiyun 			       struct mv88e6xxx_vtu_entry *entry)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	u16 op = MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE;
473*4882a593Smuzhiyun 	int err;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
476*4882a593Smuzhiyun 	if (err)
477*4882a593Smuzhiyun 		return err;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
480*4882a593Smuzhiyun 	if (err)
481*4882a593Smuzhiyun 		return err;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (entry->valid) {
484*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_write(chip, entry);
485*4882a593Smuzhiyun 		if (err)
486*4882a593Smuzhiyun 			return err;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		/* VTU DBNum[3:0] are located in VTU Operation 3:0
489*4882a593Smuzhiyun 		 * VTU DBNum[5:4] are located in VTU Operation 9:8
490*4882a593Smuzhiyun 		 */
491*4882a593Smuzhiyun 		op |= entry->fid & 0x000f;
492*4882a593Smuzhiyun 		op |= (entry->fid & 0x0030) << 4;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op(chip, op);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
mv88e6185_g1_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)498*4882a593Smuzhiyun int mv88e6185_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
499*4882a593Smuzhiyun 			       struct mv88e6xxx_vtu_entry *entry)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	u16 op = MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE;
502*4882a593Smuzhiyun 	int err;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
505*4882a593Smuzhiyun 	if (err)
506*4882a593Smuzhiyun 		return err;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
509*4882a593Smuzhiyun 	if (err)
510*4882a593Smuzhiyun 		return err;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (entry->valid) {
513*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_write(chip, entry);
514*4882a593Smuzhiyun 		if (err)
515*4882a593Smuzhiyun 			return err;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		/* VTU DBNum[3:0] are located in VTU Operation 3:0
518*4882a593Smuzhiyun 		 * VTU DBNum[7:4] are located in VTU Operation 11:8
519*4882a593Smuzhiyun 		 */
520*4882a593Smuzhiyun 		op |= entry->fid & 0x000f;
521*4882a593Smuzhiyun 		op |= (entry->fid & 0x00f0) << 4;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op(chip, op);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
mv88e6352_g1_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)527*4882a593Smuzhiyun int mv88e6352_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
528*4882a593Smuzhiyun 			       struct mv88e6xxx_vtu_entry *entry)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	int err;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
533*4882a593Smuzhiyun 	if (err)
534*4882a593Smuzhiyun 		return err;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
537*4882a593Smuzhiyun 	if (err)
538*4882a593Smuzhiyun 		return err;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (entry->valid) {
541*4882a593Smuzhiyun 		/* Write MemberTag and PortState data */
542*4882a593Smuzhiyun 		err = mv88e6185_g1_vtu_data_write(chip, entry);
543*4882a593Smuzhiyun 		if (err)
544*4882a593Smuzhiyun 			return err;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
547*4882a593Smuzhiyun 		if (err)
548*4882a593Smuzhiyun 			return err;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		/* Load STU entry */
551*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_op(chip,
552*4882a593Smuzhiyun 					  MV88E6XXX_G1_VTU_OP_STU_LOAD_PURGE);
553*4882a593Smuzhiyun 		if (err)
554*4882a593Smuzhiyun 			return err;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
557*4882a593Smuzhiyun 		if (err)
558*4882a593Smuzhiyun 			return err;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Load/Purge VTU entry */
562*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
mv88e6390_g1_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)565*4882a593Smuzhiyun int mv88e6390_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
566*4882a593Smuzhiyun 			       struct mv88e6xxx_vtu_entry *entry)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	int err;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
571*4882a593Smuzhiyun 	if (err)
572*4882a593Smuzhiyun 		return err;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
575*4882a593Smuzhiyun 	if (err)
576*4882a593Smuzhiyun 		return err;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (entry->valid) {
579*4882a593Smuzhiyun 		/* Write PortState data */
580*4882a593Smuzhiyun 		err = mv88e6390_g1_vtu_data_write(chip, entry->state);
581*4882a593Smuzhiyun 		if (err)
582*4882a593Smuzhiyun 			return err;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
585*4882a593Smuzhiyun 		if (err)
586*4882a593Smuzhiyun 			return err;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		/* Load STU entry */
589*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_op(chip,
590*4882a593Smuzhiyun 					  MV88E6XXX_G1_VTU_OP_STU_LOAD_PURGE);
591*4882a593Smuzhiyun 		if (err)
592*4882a593Smuzhiyun 			return err;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		/* Write MemberTag data */
595*4882a593Smuzhiyun 		err = mv88e6390_g1_vtu_data_write(chip, entry->member);
596*4882a593Smuzhiyun 		if (err)
597*4882a593Smuzhiyun 			return err;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
600*4882a593Smuzhiyun 		if (err)
601*4882a593Smuzhiyun 			return err;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* Load/Purge VTU entry */
605*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_flush(struct mv88e6xxx_chip * chip)608*4882a593Smuzhiyun int mv88e6xxx_g1_vtu_flush(struct mv88e6xxx_chip *chip)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	int err;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op_wait(chip);
613*4882a593Smuzhiyun 	if (err)
614*4882a593Smuzhiyun 		return err;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_FLUSH_ALL);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_prob_irq_thread_fn(int irq,void * dev_id)619*4882a593Smuzhiyun static irqreturn_t mv88e6xxx_g1_vtu_prob_irq_thread_fn(int irq, void *dev_id)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = dev_id;
622*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry entry;
623*4882a593Smuzhiyun 	int spid;
624*4882a593Smuzhiyun 	int err;
625*4882a593Smuzhiyun 	u16 val;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_GET_CLR_VIOLATION);
630*4882a593Smuzhiyun 	if (err)
631*4882a593Smuzhiyun 		goto out;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_OP, &val);
634*4882a593Smuzhiyun 	if (err)
635*4882a593Smuzhiyun 		goto out;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_vid_read(chip, &entry);
638*4882a593Smuzhiyun 	if (err)
639*4882a593Smuzhiyun 		goto out;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	spid = val & MV88E6XXX_G1_VTU_OP_SPID_MASK;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (val & MV88E6XXX_G1_VTU_OP_MEMBER_VIOLATION) {
644*4882a593Smuzhiyun 		dev_err_ratelimited(chip->dev, "VTU member violation for vid %d, source port %d\n",
645*4882a593Smuzhiyun 				    entry.vid, spid);
646*4882a593Smuzhiyun 		chip->ports[spid].vtu_member_violation++;
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (val & MV88E6XXX_G1_VTU_OP_MISS_VIOLATION) {
650*4882a593Smuzhiyun 		dev_dbg_ratelimited(chip->dev, "VTU miss violation for vid %d, source port %d\n",
651*4882a593Smuzhiyun 				    entry.vid, spid);
652*4882a593Smuzhiyun 		chip->ports[spid].vtu_miss_violation++;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	return IRQ_HANDLED;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun out:
660*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	dev_err(chip->dev, "VTU problem: error %d while handling interrupt\n",
663*4882a593Smuzhiyun 		err);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return IRQ_HANDLED;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_prob_irq_setup(struct mv88e6xxx_chip * chip)668*4882a593Smuzhiyun int mv88e6xxx_g1_vtu_prob_irq_setup(struct mv88e6xxx_chip *chip)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	int err;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	chip->vtu_prob_irq = irq_find_mapping(chip->g1_irq.domain,
673*4882a593Smuzhiyun 					      MV88E6XXX_G1_STS_IRQ_VTU_PROB);
674*4882a593Smuzhiyun 	if (chip->vtu_prob_irq < 0)
675*4882a593Smuzhiyun 		return chip->vtu_prob_irq;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	snprintf(chip->vtu_prob_irq_name, sizeof(chip->vtu_prob_irq_name),
678*4882a593Smuzhiyun 		 "mv88e6xxx-%s-g1-vtu-prob", dev_name(chip->dev));
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	err = request_threaded_irq(chip->vtu_prob_irq, NULL,
681*4882a593Smuzhiyun 				   mv88e6xxx_g1_vtu_prob_irq_thread_fn,
682*4882a593Smuzhiyun 				   IRQF_ONESHOT, chip->vtu_prob_irq_name,
683*4882a593Smuzhiyun 				   chip);
684*4882a593Smuzhiyun 	if (err)
685*4882a593Smuzhiyun 		irq_dispose_mapping(chip->vtu_prob_irq);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return err;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
mv88e6xxx_g1_vtu_prob_irq_free(struct mv88e6xxx_chip * chip)690*4882a593Smuzhiyun void mv88e6xxx_g1_vtu_prob_irq_free(struct mv88e6xxx_chip *chip)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	free_irq(chip->vtu_prob_irq, chip);
693*4882a593Smuzhiyun 	irq_dispose_mapping(chip->vtu_prob_irq);
694*4882a593Smuzhiyun }
695