1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx Switch Global (1) Registers support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
8*4882a593Smuzhiyun * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "chip.h"
14*4882a593Smuzhiyun #include "global1.h"
15*4882a593Smuzhiyun
mv88e6xxx_g1_read(struct mv88e6xxx_chip * chip,int reg,u16 * val)16*4882a593Smuzhiyun int mv88e6xxx_g1_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun int addr = chip->info->global1_addr;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun return mv88e6xxx_read(chip, addr, reg, val);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
mv88e6xxx_g1_write(struct mv88e6xxx_chip * chip,int reg,u16 val)23*4882a593Smuzhiyun int mv88e6xxx_g1_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun int addr = chip->info->global1_addr;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun return mv88e6xxx_write(chip, addr, reg, val);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
mv88e6xxx_g1_wait_bit(struct mv88e6xxx_chip * chip,int reg,int bit,int val)30*4882a593Smuzhiyun int mv88e6xxx_g1_wait_bit(struct mv88e6xxx_chip *chip, int reg, int
31*4882a593Smuzhiyun bit, int val)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun return mv88e6xxx_wait_bit(chip, chip->info->global1_addr, reg,
34*4882a593Smuzhiyun bit, val);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
mv88e6xxx_g1_wait_mask(struct mv88e6xxx_chip * chip,int reg,u16 mask,u16 val)37*4882a593Smuzhiyun int mv88e6xxx_g1_wait_mask(struct mv88e6xxx_chip *chip, int reg,
38*4882a593Smuzhiyun u16 mask, u16 val)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun return mv88e6xxx_wait_mask(chip, chip->info->global1_addr, reg,
41*4882a593Smuzhiyun mask, val);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Offset 0x00: Switch Global Status Register */
45*4882a593Smuzhiyun
mv88e6185_g1_wait_ppu_disabled(struct mv88e6xxx_chip * chip)46*4882a593Smuzhiyun static int mv88e6185_g1_wait_ppu_disabled(struct mv88e6xxx_chip *chip)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return mv88e6xxx_g1_wait_mask(chip, MV88E6XXX_G1_STS,
49*4882a593Smuzhiyun MV88E6185_G1_STS_PPU_STATE_MASK,
50*4882a593Smuzhiyun MV88E6185_G1_STS_PPU_STATE_DISABLED);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
mv88e6185_g1_wait_ppu_polling(struct mv88e6xxx_chip * chip)53*4882a593Smuzhiyun static int mv88e6185_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun return mv88e6xxx_g1_wait_mask(chip, MV88E6XXX_G1_STS,
56*4882a593Smuzhiyun MV88E6185_G1_STS_PPU_STATE_MASK,
57*4882a593Smuzhiyun MV88E6185_G1_STS_PPU_STATE_POLLING);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
mv88e6352_g1_wait_ppu_polling(struct mv88e6xxx_chip * chip)60*4882a593Smuzhiyun static int mv88e6352_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun int bit = __bf_shf(MV88E6352_G1_STS_PPU_STATE);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STS, bit, 1);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
mv88e6xxx_g1_wait_init_ready(struct mv88e6xxx_chip * chip)67*4882a593Smuzhiyun static int mv88e6xxx_g1_wait_init_ready(struct mv88e6xxx_chip *chip)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun int bit = __bf_shf(MV88E6XXX_G1_STS_INIT_READY);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Wait up to 1 second for the switch to be ready. The InitReady bit 11
72*4882a593Smuzhiyun * is set to a one when all units inside the device (ATU, VTU, etc.)
73*4882a593Smuzhiyun * have finished their initialization and are ready to accept frames.
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STS, bit, 1);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
mv88e6xxx_g1_wait_eeprom_done(struct mv88e6xxx_chip * chip)78*4882a593Smuzhiyun void mv88e6xxx_g1_wait_eeprom_done(struct mv88e6xxx_chip *chip)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun const unsigned long timeout = jiffies + 1 * HZ;
81*4882a593Smuzhiyun u16 val;
82*4882a593Smuzhiyun int err;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Wait up to 1 second for the switch to finish reading the
85*4882a593Smuzhiyun * EEPROM.
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
88*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &val);
89*4882a593Smuzhiyun if (err) {
90*4882a593Smuzhiyun dev_err(chip->dev, "Error reading status");
91*4882a593Smuzhiyun return;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* If the switch is still resetting, it may not
95*4882a593Smuzhiyun * respond on the bus, and so MDIO read returns
96*4882a593Smuzhiyun * 0xffff. Differentiate between that, and waiting for
97*4882a593Smuzhiyun * the EEPROM to be done by bit 0 being set.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun if (val != 0xffff &&
100*4882a593Smuzhiyun val & BIT(MV88E6XXX_G1_STS_IRQ_EEPROM_DONE))
101*4882a593Smuzhiyun return;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun usleep_range(1000, 2000);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun dev_err(chip->dev, "Timeout waiting for EEPROM done");
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Offset 0x01: Switch MAC Address Register Bytes 0 & 1
110*4882a593Smuzhiyun * Offset 0x02: Switch MAC Address Register Bytes 2 & 3
111*4882a593Smuzhiyun * Offset 0x03: Switch MAC Address Register Bytes 4 & 5
112*4882a593Smuzhiyun */
mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip * chip,u8 * addr)113*4882a593Smuzhiyun int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u16 reg;
116*4882a593Smuzhiyun int err;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun reg = (addr[0] << 8) | addr[1];
119*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_01, reg);
120*4882a593Smuzhiyun if (err)
121*4882a593Smuzhiyun return err;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun reg = (addr[2] << 8) | addr[3];
124*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_23, reg);
125*4882a593Smuzhiyun if (err)
126*4882a593Smuzhiyun return err;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun reg = (addr[4] << 8) | addr[5];
129*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_MAC_45, reg);
130*4882a593Smuzhiyun if (err)
131*4882a593Smuzhiyun return err;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Offset 0x04: Switch Global Control Register */
137*4882a593Smuzhiyun
mv88e6185_g1_reset(struct mv88e6xxx_chip * chip)138*4882a593Smuzhiyun int mv88e6185_g1_reset(struct mv88e6xxx_chip *chip)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun u16 val;
141*4882a593Smuzhiyun int err;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Set the SWReset bit 15 along with the PPUEn bit 14, to also restart
144*4882a593Smuzhiyun * the PPU, including re-doing PHY detection and initialization
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
147*4882a593Smuzhiyun if (err)
148*4882a593Smuzhiyun return err;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun val |= MV88E6XXX_G1_CTL1_SW_RESET;
151*4882a593Smuzhiyun val |= MV88E6XXX_G1_CTL1_PPU_ENABLE;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
154*4882a593Smuzhiyun if (err)
155*4882a593Smuzhiyun return err;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun err = mv88e6xxx_g1_wait_init_ready(chip);
158*4882a593Smuzhiyun if (err)
159*4882a593Smuzhiyun return err;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return mv88e6185_g1_wait_ppu_polling(chip);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
mv88e6250_g1_reset(struct mv88e6xxx_chip * chip)164*4882a593Smuzhiyun int mv88e6250_g1_reset(struct mv88e6xxx_chip *chip)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun u16 val;
167*4882a593Smuzhiyun int err;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Set the SWReset bit 15 */
170*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
171*4882a593Smuzhiyun if (err)
172*4882a593Smuzhiyun return err;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun val |= MV88E6XXX_G1_CTL1_SW_RESET;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
177*4882a593Smuzhiyun if (err)
178*4882a593Smuzhiyun return err;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return mv88e6xxx_g1_wait_init_ready(chip);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mv88e6352_g1_reset(struct mv88e6xxx_chip * chip)183*4882a593Smuzhiyun int mv88e6352_g1_reset(struct mv88e6xxx_chip *chip)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int err;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun err = mv88e6250_g1_reset(chip);
188*4882a593Smuzhiyun if (err)
189*4882a593Smuzhiyun return err;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return mv88e6352_g1_wait_ppu_polling(chip);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip * chip)194*4882a593Smuzhiyun int mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip *chip)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun u16 val;
197*4882a593Smuzhiyun int err;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
200*4882a593Smuzhiyun if (err)
201*4882a593Smuzhiyun return err;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun val |= MV88E6XXX_G1_CTL1_PPU_ENABLE;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
206*4882a593Smuzhiyun if (err)
207*4882a593Smuzhiyun return err;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return mv88e6185_g1_wait_ppu_polling(chip);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip * chip)212*4882a593Smuzhiyun int mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip *chip)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u16 val;
215*4882a593Smuzhiyun int err;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
218*4882a593Smuzhiyun if (err)
219*4882a593Smuzhiyun return err;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun val &= ~MV88E6XXX_G1_CTL1_PPU_ENABLE;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
224*4882a593Smuzhiyun if (err)
225*4882a593Smuzhiyun return err;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return mv88e6185_g1_wait_ppu_disabled(chip);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
mv88e6185_g1_set_max_frame_size(struct mv88e6xxx_chip * chip,int mtu)230*4882a593Smuzhiyun int mv88e6185_g1_set_max_frame_size(struct mv88e6xxx_chip *chip, int mtu)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun u16 val;
233*4882a593Smuzhiyun int err;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun mtu += ETH_HLEN + ETH_FCS_LEN;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &val);
238*4882a593Smuzhiyun if (err)
239*4882a593Smuzhiyun return err;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun val &= ~MV88E6185_G1_CTL1_MAX_FRAME_1632;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (mtu > 1518)
244*4882a593Smuzhiyun val |= MV88E6185_G1_CTL1_MAX_FRAME_1632;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, val);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Offset 0x10: IP-PRI Mapping Register 0
250*4882a593Smuzhiyun * Offset 0x11: IP-PRI Mapping Register 1
251*4882a593Smuzhiyun * Offset 0x12: IP-PRI Mapping Register 2
252*4882a593Smuzhiyun * Offset 0x13: IP-PRI Mapping Register 3
253*4882a593Smuzhiyun * Offset 0x14: IP-PRI Mapping Register 4
254*4882a593Smuzhiyun * Offset 0x15: IP-PRI Mapping Register 5
255*4882a593Smuzhiyun * Offset 0x16: IP-PRI Mapping Register 6
256*4882a593Smuzhiyun * Offset 0x17: IP-PRI Mapping Register 7
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun
mv88e6085_g1_ip_pri_map(struct mv88e6xxx_chip * chip)259*4882a593Smuzhiyun int mv88e6085_g1_ip_pri_map(struct mv88e6xxx_chip *chip)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int err;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Reset the IP TOS/DiffServ/Traffic priorities to defaults */
264*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
265*4882a593Smuzhiyun if (err)
266*4882a593Smuzhiyun return err;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
269*4882a593Smuzhiyun if (err)
270*4882a593Smuzhiyun return err;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
273*4882a593Smuzhiyun if (err)
274*4882a593Smuzhiyun return err;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
277*4882a593Smuzhiyun if (err)
278*4882a593Smuzhiyun return err;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
281*4882a593Smuzhiyun if (err)
282*4882a593Smuzhiyun return err;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
285*4882a593Smuzhiyun if (err)
286*4882a593Smuzhiyun return err;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
289*4882a593Smuzhiyun if (err)
290*4882a593Smuzhiyun return err;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
293*4882a593Smuzhiyun if (err)
294*4882a593Smuzhiyun return err;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Offset 0x18: IEEE-PRI Register */
300*4882a593Smuzhiyun
mv88e6085_g1_ieee_pri_map(struct mv88e6xxx_chip * chip)301*4882a593Smuzhiyun int mv88e6085_g1_ieee_pri_map(struct mv88e6xxx_chip *chip)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun /* Reset the IEEE Tag priorities to defaults */
304*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
mv88e6250_g1_ieee_pri_map(struct mv88e6xxx_chip * chip)307*4882a593Smuzhiyun int mv88e6250_g1_ieee_pri_map(struct mv88e6xxx_chip *chip)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun /* Reset the IEEE Tag priorities to defaults */
310*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa50);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Offset 0x1a: Monitor Control */
314*4882a593Smuzhiyun /* Offset 0x1a: Monitor & MGMT Control on some devices */
315*4882a593Smuzhiyun
mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip * chip,enum mv88e6xxx_egress_direction direction,int port)316*4882a593Smuzhiyun int mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip *chip,
317*4882a593Smuzhiyun enum mv88e6xxx_egress_direction direction,
318*4882a593Smuzhiyun int port)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun int *dest_port_chip;
321*4882a593Smuzhiyun u16 reg;
322*4882a593Smuzhiyun int err;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6185_G1_MONITOR_CTL, ®);
325*4882a593Smuzhiyun if (err)
326*4882a593Smuzhiyun return err;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun switch (direction) {
329*4882a593Smuzhiyun case MV88E6XXX_EGRESS_DIR_INGRESS:
330*4882a593Smuzhiyun dest_port_chip = &chip->ingress_dest_port;
331*4882a593Smuzhiyun reg &= ~MV88E6185_G1_MONITOR_CTL_INGRESS_DEST_MASK;
332*4882a593Smuzhiyun reg |= port <<
333*4882a593Smuzhiyun __bf_shf(MV88E6185_G1_MONITOR_CTL_INGRESS_DEST_MASK);
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case MV88E6XXX_EGRESS_DIR_EGRESS:
336*4882a593Smuzhiyun dest_port_chip = &chip->egress_dest_port;
337*4882a593Smuzhiyun reg &= ~MV88E6185_G1_MONITOR_CTL_EGRESS_DEST_MASK;
338*4882a593Smuzhiyun reg |= port <<
339*4882a593Smuzhiyun __bf_shf(MV88E6185_G1_MONITOR_CTL_EGRESS_DEST_MASK);
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun default:
342*4882a593Smuzhiyun return -EINVAL;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6185_G1_MONITOR_CTL, reg);
346*4882a593Smuzhiyun if (!err)
347*4882a593Smuzhiyun *dest_port_chip = port;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return err;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Older generations also call this the ARP destination. It has been
353*4882a593Smuzhiyun * generalized in more modern devices such that more than ARP can
354*4882a593Smuzhiyun * egress it
355*4882a593Smuzhiyun */
mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip * chip,int port)356*4882a593Smuzhiyun int mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun u16 reg;
359*4882a593Smuzhiyun int err;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6185_G1_MONITOR_CTL, ®);
362*4882a593Smuzhiyun if (err)
363*4882a593Smuzhiyun return err;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun reg &= ~MV88E6185_G1_MONITOR_CTL_ARP_DEST_MASK;
366*4882a593Smuzhiyun reg |= port << __bf_shf(MV88E6185_G1_MONITOR_CTL_ARP_DEST_MASK);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6185_G1_MONITOR_CTL, reg);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
mv88e6390_g1_monitor_write(struct mv88e6xxx_chip * chip,u16 pointer,u8 data)371*4882a593Smuzhiyun static int mv88e6390_g1_monitor_write(struct mv88e6xxx_chip *chip,
372*4882a593Smuzhiyun u16 pointer, u8 data)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun u16 reg;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun reg = MV88E6390_G1_MONITOR_MGMT_CTL_UPDATE | pointer | data;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6390_G1_MONITOR_MGMT_CTL, reg);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip * chip,enum mv88e6xxx_egress_direction direction,int port)381*4882a593Smuzhiyun int mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip *chip,
382*4882a593Smuzhiyun enum mv88e6xxx_egress_direction direction,
383*4882a593Smuzhiyun int port)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun int *dest_port_chip;
386*4882a593Smuzhiyun u16 ptr;
387*4882a593Smuzhiyun int err;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun switch (direction) {
390*4882a593Smuzhiyun case MV88E6XXX_EGRESS_DIR_INGRESS:
391*4882a593Smuzhiyun dest_port_chip = &chip->ingress_dest_port;
392*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_INGRESS_DEST;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun case MV88E6XXX_EGRESS_DIR_EGRESS:
395*4882a593Smuzhiyun dest_port_chip = &chip->egress_dest_port;
396*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_EGRESS_DEST;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun default:
399*4882a593Smuzhiyun return -EINVAL;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun err = mv88e6390_g1_monitor_write(chip, ptr, port);
403*4882a593Smuzhiyun if (!err)
404*4882a593Smuzhiyun *dest_port_chip = port;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return err;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip * chip,int port)409*4882a593Smuzhiyun int mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun u16 ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Use the default high priority for management frames sent to
414*4882a593Smuzhiyun * the CPU.
415*4882a593Smuzhiyun */
416*4882a593Smuzhiyun port |= MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST_MGMTPRI;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return mv88e6390_g1_monitor_write(chip, ptr, port);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip * chip)421*4882a593Smuzhiyun int mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun u16 ptr;
424*4882a593Smuzhiyun int err;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* 01:80:c2:00:00:00-01:80:c2:00:00:07 are Management */
427*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200000XLO;
428*4882a593Smuzhiyun err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
429*4882a593Smuzhiyun if (err)
430*4882a593Smuzhiyun return err;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* 01:80:c2:00:00:08-01:80:c2:00:00:0f are Management */
433*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200000XHI;
434*4882a593Smuzhiyun err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
435*4882a593Smuzhiyun if (err)
436*4882a593Smuzhiyun return err;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* 01:80:c2:00:00:20-01:80:c2:00:00:27 are Management */
439*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200002XLO;
440*4882a593Smuzhiyun err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
441*4882a593Smuzhiyun if (err)
442*4882a593Smuzhiyun return err;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* 01:80:c2:00:00:28-01:80:c2:00:00:2f are Management */
445*4882a593Smuzhiyun ptr = MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C200002XHI;
446*4882a593Smuzhiyun err = mv88e6390_g1_monitor_write(chip, ptr, 0xff);
447*4882a593Smuzhiyun if (err)
448*4882a593Smuzhiyun return err;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Offset 0x1c: Global Control 2 */
454*4882a593Smuzhiyun
mv88e6xxx_g1_ctl2_mask(struct mv88e6xxx_chip * chip,u16 mask,u16 val)455*4882a593Smuzhiyun static int mv88e6xxx_g1_ctl2_mask(struct mv88e6xxx_chip *chip, u16 mask,
456*4882a593Smuzhiyun u16 val)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u16 reg;
459*4882a593Smuzhiyun int err;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL2, ®);
462*4882a593Smuzhiyun if (err)
463*4882a593Smuzhiyun return err;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun reg &= ~mask;
466*4882a593Smuzhiyun reg |= val & mask;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2, reg);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
mv88e6185_g1_set_cascade_port(struct mv88e6xxx_chip * chip,int port)471*4882a593Smuzhiyun int mv88e6185_g1_set_cascade_port(struct mv88e6xxx_chip *chip, int port)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun const u16 mask = MV88E6185_G1_CTL2_CASCADE_PORT_MASK;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip, mask, port << __bf_shf(mask));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
mv88e6085_g1_rmu_disable(struct mv88e6xxx_chip * chip)478*4882a593Smuzhiyun int mv88e6085_g1_rmu_disable(struct mv88e6xxx_chip *chip)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip, MV88E6085_G1_CTL2_P10RM |
481*4882a593Smuzhiyun MV88E6085_G1_CTL2_RM_ENABLE, 0);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
mv88e6352_g1_rmu_disable(struct mv88e6xxx_chip * chip)484*4882a593Smuzhiyun int mv88e6352_g1_rmu_disable(struct mv88e6xxx_chip *chip)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip, MV88E6352_G1_CTL2_RMU_MODE_MASK,
487*4882a593Smuzhiyun MV88E6352_G1_CTL2_RMU_MODE_DISABLED);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
mv88e6390_g1_rmu_disable(struct mv88e6xxx_chip * chip)490*4882a593Smuzhiyun int mv88e6390_g1_rmu_disable(struct mv88e6xxx_chip *chip)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip, MV88E6390_G1_CTL2_RMU_MODE_MASK,
493*4882a593Smuzhiyun MV88E6390_G1_CTL2_RMU_MODE_DISABLED);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip * chip)496*4882a593Smuzhiyun int mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip *chip)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip, MV88E6390_G1_CTL2_HIST_MODE_MASK,
499*4882a593Smuzhiyun MV88E6390_G1_CTL2_HIST_MODE_RX |
500*4882a593Smuzhiyun MV88E6390_G1_CTL2_HIST_MODE_TX);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
mv88e6xxx_g1_set_device_number(struct mv88e6xxx_chip * chip,int index)503*4882a593Smuzhiyun int mv88e6xxx_g1_set_device_number(struct mv88e6xxx_chip *chip, int index)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun return mv88e6xxx_g1_ctl2_mask(chip,
506*4882a593Smuzhiyun MV88E6XXX_G1_CTL2_DEVICE_NUMBER_MASK,
507*4882a593Smuzhiyun index);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Offset 0x1d: Statistics Operation 2 */
511*4882a593Smuzhiyun
mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip * chip)512*4882a593Smuzhiyun static int mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip *chip)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun int bit = __bf_shf(MV88E6XXX_G1_STATS_OP_BUSY);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_STATS_OP, bit, 0);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
mv88e6095_g1_stats_set_histogram(struct mv88e6xxx_chip * chip)519*4882a593Smuzhiyun int mv88e6095_g1_stats_set_histogram(struct mv88e6xxx_chip *chip)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun u16 val;
522*4882a593Smuzhiyun int err;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_OP, &val);
525*4882a593Smuzhiyun if (err)
526*4882a593Smuzhiyun return err;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun val |= MV88E6XXX_G1_STATS_OP_HIST_RX_TX;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP, val);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return err;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip * chip,int port)535*4882a593Smuzhiyun int mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun int err;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Snapshot the hardware statistics counters for this port. */
540*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
541*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_BUSY |
542*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_CAPTURE_PORT |
543*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_HIST_RX_TX | port);
544*4882a593Smuzhiyun if (err)
545*4882a593Smuzhiyun return err;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Wait for the snapshotting to complete. */
548*4882a593Smuzhiyun return mv88e6xxx_g1_stats_wait(chip);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip * chip,int port)551*4882a593Smuzhiyun int mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun port = (port + 1) << 5;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return mv88e6xxx_g1_stats_snapshot(chip, port);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip * chip,int port)558*4882a593Smuzhiyun int mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun int err;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun port = (port + 1) << 5;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Snapshot the hardware statistics counters for this port. */
565*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
566*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_BUSY |
567*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_CAPTURE_PORT | port);
568*4882a593Smuzhiyun if (err)
569*4882a593Smuzhiyun return err;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Wait for the snapshotting to complete. */
572*4882a593Smuzhiyun return mv88e6xxx_g1_stats_wait(chip);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip * chip,int stat,u32 * val)575*4882a593Smuzhiyun void mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip *chip, int stat, u32 *val)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun u32 value;
578*4882a593Smuzhiyun u16 reg;
579*4882a593Smuzhiyun int err;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun *val = 0;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
584*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_BUSY |
585*4882a593Smuzhiyun MV88E6XXX_G1_STATS_OP_READ_CAPTURED | stat);
586*4882a593Smuzhiyun if (err)
587*4882a593Smuzhiyun return;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun err = mv88e6xxx_g1_stats_wait(chip);
590*4882a593Smuzhiyun if (err)
591*4882a593Smuzhiyun return;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_COUNTER_32, ®);
594*4882a593Smuzhiyun if (err)
595*4882a593Smuzhiyun return;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun value = reg << 16;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_COUNTER_01, ®);
600*4882a593Smuzhiyun if (err)
601*4882a593Smuzhiyun return;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun *val = value | reg;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
mv88e6xxx_g1_stats_clear(struct mv88e6xxx_chip * chip)606*4882a593Smuzhiyun int mv88e6xxx_g1_stats_clear(struct mv88e6xxx_chip *chip)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun int err;
609*4882a593Smuzhiyun u16 val;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STATS_OP, &val);
612*4882a593Smuzhiyun if (err)
613*4882a593Smuzhiyun return err;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Keep the histogram mode bits */
616*4882a593Smuzhiyun val &= MV88E6XXX_G1_STATS_OP_HIST_RX_TX;
617*4882a593Smuzhiyun val |= MV88E6XXX_G1_STATS_OP_BUSY | MV88E6XXX_G1_STATS_OP_FLUSH_ALL;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP, val);
620*4882a593Smuzhiyun if (err)
621*4882a593Smuzhiyun return err;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* Wait for the flush to complete. */
624*4882a593Smuzhiyun return mv88e6xxx_g1_stats_wait(chip);
625*4882a593Smuzhiyun }
626