1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88E6xxx Ethernet switch single-chip definition
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef _MV88E6XXX_CHIP_H
9*4882a593Smuzhiyun #define _MV88E6XXX_CHIP_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/idr.h>
12*4882a593Smuzhiyun #include <linux/if_vlan.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/kthread.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
18*4882a593Smuzhiyun #include <linux/timecounter.h>
19*4882a593Smuzhiyun #include <net/dsa.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define EDSA_HLEN 8
22*4882a593Smuzhiyun #define MV88E6XXX_N_FID 4096
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* PVT limits for 4-bit port and 5-bit switch */
25*4882a593Smuzhiyun #define MV88E6XXX_MAX_PVT_SWITCHES 32
26*4882a593Smuzhiyun #define MV88E6XXX_MAX_PVT_PORTS 16
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MV88E6XXX_MAX_GPIO 16
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun enum mv88e6xxx_egress_mode {
31*4882a593Smuzhiyun MV88E6XXX_EGRESS_MODE_UNMODIFIED,
32*4882a593Smuzhiyun MV88E6XXX_EGRESS_MODE_UNTAGGED,
33*4882a593Smuzhiyun MV88E6XXX_EGRESS_MODE_TAGGED,
34*4882a593Smuzhiyun MV88E6XXX_EGRESS_MODE_ETHERTYPE,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum mv88e6xxx_egress_direction {
38*4882a593Smuzhiyun MV88E6XXX_EGRESS_DIR_INGRESS,
39*4882a593Smuzhiyun MV88E6XXX_EGRESS_DIR_EGRESS,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun enum mv88e6xxx_frame_mode {
43*4882a593Smuzhiyun MV88E6XXX_FRAME_MODE_NORMAL,
44*4882a593Smuzhiyun MV88E6XXX_FRAME_MODE_DSA,
45*4882a593Smuzhiyun MV88E6XXX_FRAME_MODE_PROVIDER,
46*4882a593Smuzhiyun MV88E6XXX_FRAME_MODE_ETHERTYPE,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* List of supported models */
50*4882a593Smuzhiyun enum mv88e6xxx_model {
51*4882a593Smuzhiyun MV88E6085,
52*4882a593Smuzhiyun MV88E6095,
53*4882a593Smuzhiyun MV88E6097,
54*4882a593Smuzhiyun MV88E6123,
55*4882a593Smuzhiyun MV88E6131,
56*4882a593Smuzhiyun MV88E6141,
57*4882a593Smuzhiyun MV88E6161,
58*4882a593Smuzhiyun MV88E6165,
59*4882a593Smuzhiyun MV88E6171,
60*4882a593Smuzhiyun MV88E6172,
61*4882a593Smuzhiyun MV88E6175,
62*4882a593Smuzhiyun MV88E6176,
63*4882a593Smuzhiyun MV88E6185,
64*4882a593Smuzhiyun MV88E6190,
65*4882a593Smuzhiyun MV88E6190X,
66*4882a593Smuzhiyun MV88E6191,
67*4882a593Smuzhiyun MV88E6220,
68*4882a593Smuzhiyun MV88E6240,
69*4882a593Smuzhiyun MV88E6250,
70*4882a593Smuzhiyun MV88E6290,
71*4882a593Smuzhiyun MV88E6320,
72*4882a593Smuzhiyun MV88E6321,
73*4882a593Smuzhiyun MV88E6341,
74*4882a593Smuzhiyun MV88E6350,
75*4882a593Smuzhiyun MV88E6351,
76*4882a593Smuzhiyun MV88E6352,
77*4882a593Smuzhiyun MV88E6390,
78*4882a593Smuzhiyun MV88E6390X,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun enum mv88e6xxx_family {
82*4882a593Smuzhiyun MV88E6XXX_FAMILY_NONE,
83*4882a593Smuzhiyun MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */
84*4882a593Smuzhiyun MV88E6XXX_FAMILY_6095, /* 6092 6095 */
85*4882a593Smuzhiyun MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */
86*4882a593Smuzhiyun MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */
87*4882a593Smuzhiyun MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */
88*4882a593Smuzhiyun MV88E6XXX_FAMILY_6250, /* 6220 6250 */
89*4882a593Smuzhiyun MV88E6XXX_FAMILY_6320, /* 6320 6321 */
90*4882a593Smuzhiyun MV88E6XXX_FAMILY_6341, /* 6141 6341 */
91*4882a593Smuzhiyun MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */
92*4882a593Smuzhiyun MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */
93*4882a593Smuzhiyun MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct mv88e6xxx_ops;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct mv88e6xxx_info {
99*4882a593Smuzhiyun enum mv88e6xxx_family family;
100*4882a593Smuzhiyun u16 prod_num;
101*4882a593Smuzhiyun const char *name;
102*4882a593Smuzhiyun unsigned int num_databases;
103*4882a593Smuzhiyun unsigned int num_macs;
104*4882a593Smuzhiyun unsigned int num_ports;
105*4882a593Smuzhiyun unsigned int num_internal_phys;
106*4882a593Smuzhiyun unsigned int num_gpio;
107*4882a593Smuzhiyun unsigned int max_vid;
108*4882a593Smuzhiyun unsigned int port_base_addr;
109*4882a593Smuzhiyun unsigned int phy_base_addr;
110*4882a593Smuzhiyun unsigned int global1_addr;
111*4882a593Smuzhiyun unsigned int global2_addr;
112*4882a593Smuzhiyun unsigned int age_time_coeff;
113*4882a593Smuzhiyun unsigned int g1_irqs;
114*4882a593Smuzhiyun unsigned int g2_irqs;
115*4882a593Smuzhiyun bool pvt;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Mark certain ports as invalid. This is required for example for the
118*4882a593Smuzhiyun * MV88E6220 (which is in general a MV88E6250 with 7 ports) but the
119*4882a593Smuzhiyun * ports 2-4 are not routet to pins.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun unsigned int invalid_port_mask;
122*4882a593Smuzhiyun /* Multi-chip Addressing Mode.
123*4882a593Smuzhiyun * Some chips respond to only 2 registers of its own SMI device address
124*4882a593Smuzhiyun * when it is non-zero, and use indirect access to internal registers.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun bool multi_chip;
127*4882a593Smuzhiyun /* Dual-chip Addressing Mode
128*4882a593Smuzhiyun * Some chips respond to only half of the 32 SMI addresses,
129*4882a593Smuzhiyun * allowing two to coexist on the same SMI interface.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun bool dual_chip;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun enum dsa_tag_protocol tag_protocol;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Mask for FromPort and ToPort value of PortVec used in ATU Move
136*4882a593Smuzhiyun * operation. 0 means that the ATU Move operation is not supported.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun u8 atu_move_port_mask;
139*4882a593Smuzhiyun const struct mv88e6xxx_ops *ops;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Supports PTP */
142*4882a593Smuzhiyun bool ptp_support;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct mv88e6xxx_atu_entry {
146*4882a593Smuzhiyun u8 state;
147*4882a593Smuzhiyun bool trunk;
148*4882a593Smuzhiyun u16 portvec;
149*4882a593Smuzhiyun u8 mac[ETH_ALEN];
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun struct mv88e6xxx_vtu_entry {
153*4882a593Smuzhiyun u16 vid;
154*4882a593Smuzhiyun u16 fid;
155*4882a593Smuzhiyun u8 sid;
156*4882a593Smuzhiyun bool valid;
157*4882a593Smuzhiyun u8 member[DSA_MAX_PORTS];
158*4882a593Smuzhiyun u8 state[DSA_MAX_PORTS];
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct mv88e6xxx_bus_ops;
162*4882a593Smuzhiyun struct mv88e6xxx_irq_ops;
163*4882a593Smuzhiyun struct mv88e6xxx_gpio_ops;
164*4882a593Smuzhiyun struct mv88e6xxx_avb_ops;
165*4882a593Smuzhiyun struct mv88e6xxx_ptp_ops;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun struct mv88e6xxx_irq {
168*4882a593Smuzhiyun u16 masked;
169*4882a593Smuzhiyun struct irq_chip chip;
170*4882a593Smuzhiyun struct irq_domain *domain;
171*4882a593Smuzhiyun int nirqs;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* state flags for mv88e6xxx_port_hwtstamp::state */
175*4882a593Smuzhiyun enum {
176*4882a593Smuzhiyun MV88E6XXX_HWTSTAMP_ENABLED,
177*4882a593Smuzhiyun MV88E6XXX_HWTSTAMP_TX_IN_PROGRESS,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct mv88e6xxx_port_hwtstamp {
181*4882a593Smuzhiyun /* Port index */
182*4882a593Smuzhiyun int port_id;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Timestamping state */
185*4882a593Smuzhiyun unsigned long state;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Resources for receive timestamping */
188*4882a593Smuzhiyun struct sk_buff_head rx_queue;
189*4882a593Smuzhiyun struct sk_buff_head rx_queue2;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Resources for transmit timestamping */
192*4882a593Smuzhiyun unsigned long tx_tstamp_start;
193*4882a593Smuzhiyun struct sk_buff *tx_skb;
194*4882a593Smuzhiyun u16 tx_seq_id;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Current timestamp configuration */
197*4882a593Smuzhiyun struct hwtstamp_config tstamp_config;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun enum mv88e6xxx_policy_mapping {
201*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_DA,
202*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_SA,
203*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_VTU,
204*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_ETYPE,
205*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_PPPOE,
206*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_VBAS,
207*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_OPT82,
208*4882a593Smuzhiyun MV88E6XXX_POLICY_MAPPING_UDP,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun enum mv88e6xxx_policy_action {
212*4882a593Smuzhiyun MV88E6XXX_POLICY_ACTION_NORMAL,
213*4882a593Smuzhiyun MV88E6XXX_POLICY_ACTION_MIRROR,
214*4882a593Smuzhiyun MV88E6XXX_POLICY_ACTION_TRAP,
215*4882a593Smuzhiyun MV88E6XXX_POLICY_ACTION_DISCARD,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct mv88e6xxx_policy {
219*4882a593Smuzhiyun enum mv88e6xxx_policy_mapping mapping;
220*4882a593Smuzhiyun enum mv88e6xxx_policy_action action;
221*4882a593Smuzhiyun struct ethtool_rx_flow_spec fs;
222*4882a593Smuzhiyun u8 addr[ETH_ALEN];
223*4882a593Smuzhiyun int port;
224*4882a593Smuzhiyun u16 vid;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct mv88e6xxx_port {
228*4882a593Smuzhiyun struct mv88e6xxx_chip *chip;
229*4882a593Smuzhiyun int port;
230*4882a593Smuzhiyun u64 serdes_stats[2];
231*4882a593Smuzhiyun u64 atu_member_violation;
232*4882a593Smuzhiyun u64 atu_miss_violation;
233*4882a593Smuzhiyun u64 atu_full_violation;
234*4882a593Smuzhiyun u64 vtu_member_violation;
235*4882a593Smuzhiyun u64 vtu_miss_violation;
236*4882a593Smuzhiyun phy_interface_t interface;
237*4882a593Smuzhiyun u8 cmode;
238*4882a593Smuzhiyun bool mirror_ingress;
239*4882a593Smuzhiyun bool mirror_egress;
240*4882a593Smuzhiyun unsigned int serdes_irq;
241*4882a593Smuzhiyun char serdes_irq_name[64];
242*4882a593Smuzhiyun struct devlink_region *region;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun enum mv88e6xxx_region_id {
246*4882a593Smuzhiyun MV88E6XXX_REGION_GLOBAL1 = 0,
247*4882a593Smuzhiyun MV88E6XXX_REGION_GLOBAL2,
248*4882a593Smuzhiyun MV88E6XXX_REGION_ATU,
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun _MV88E6XXX_REGION_MAX,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun struct mv88e6xxx_region_priv {
254*4882a593Smuzhiyun enum mv88e6xxx_region_id id;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct mv88e6xxx_chip {
258*4882a593Smuzhiyun const struct mv88e6xxx_info *info;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* The dsa_switch this private structure is related to */
261*4882a593Smuzhiyun struct dsa_switch *ds;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* The device this structure is associated to */
264*4882a593Smuzhiyun struct device *dev;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* This mutex protects the access to the switch registers */
267*4882a593Smuzhiyun struct mutex reg_lock;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* The MII bus and the address on the bus that is used to
270*4882a593Smuzhiyun * communication with the switch
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun const struct mv88e6xxx_bus_ops *smi_ops;
273*4882a593Smuzhiyun struct mii_bus *bus;
274*4882a593Smuzhiyun int sw_addr;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Handles automatic disabling and re-enabling of the PHY
277*4882a593Smuzhiyun * polling unit.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun const struct mv88e6xxx_bus_ops *phy_ops;
280*4882a593Smuzhiyun struct mutex ppu_mutex;
281*4882a593Smuzhiyun int ppu_disabled;
282*4882a593Smuzhiyun struct work_struct ppu_work;
283*4882a593Smuzhiyun struct timer_list ppu_timer;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* This mutex serialises access to the statistics unit.
286*4882a593Smuzhiyun * Hold this mutex over snapshot + dump sequences.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun struct mutex stats_mutex;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* A switch may have a GPIO line tied to its reset pin. Parse
291*4882a593Smuzhiyun * this from the device tree, and use it before performing
292*4882a593Smuzhiyun * switch soft reset.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun struct gpio_desc *reset;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* set to size of eeprom if supported by the switch */
297*4882a593Smuzhiyun u32 eeprom_len;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* List of mdio busses */
300*4882a593Smuzhiyun struct list_head mdios;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Policy Control List IDs and rules */
303*4882a593Smuzhiyun struct idr policies;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* There can be two interrupt controllers, which are chained
306*4882a593Smuzhiyun * off a GPIO as interrupt source
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun struct mv88e6xxx_irq g1_irq;
309*4882a593Smuzhiyun struct mv88e6xxx_irq g2_irq;
310*4882a593Smuzhiyun int irq;
311*4882a593Smuzhiyun char irq_name[64];
312*4882a593Smuzhiyun int device_irq;
313*4882a593Smuzhiyun char device_irq_name[64];
314*4882a593Smuzhiyun int watchdog_irq;
315*4882a593Smuzhiyun char watchdog_irq_name[64];
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun int atu_prob_irq;
318*4882a593Smuzhiyun char atu_prob_irq_name[64];
319*4882a593Smuzhiyun int vtu_prob_irq;
320*4882a593Smuzhiyun char vtu_prob_irq_name[64];
321*4882a593Smuzhiyun struct kthread_worker *kworker;
322*4882a593Smuzhiyun struct kthread_delayed_work irq_poll_work;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* GPIO resources */
325*4882a593Smuzhiyun u8 gpio_data[2];
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* This cyclecounter abstracts the switch PTP time.
328*4882a593Smuzhiyun * reg_lock must be held for any operation that read()s.
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun struct cyclecounter tstamp_cc;
331*4882a593Smuzhiyun struct timecounter tstamp_tc;
332*4882a593Smuzhiyun struct delayed_work overflow_work;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun struct ptp_clock *ptp_clock;
335*4882a593Smuzhiyun struct ptp_clock_info ptp_clock_info;
336*4882a593Smuzhiyun struct delayed_work tai_event_work;
337*4882a593Smuzhiyun struct ptp_pin_desc pin_config[MV88E6XXX_MAX_GPIO];
338*4882a593Smuzhiyun u16 trig_config;
339*4882a593Smuzhiyun u16 evcap_config;
340*4882a593Smuzhiyun u16 enable_count;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Current ingress and egress monitor ports */
343*4882a593Smuzhiyun int egress_dest_port;
344*4882a593Smuzhiyun int ingress_dest_port;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Per-port timestamping resources. */
347*4882a593Smuzhiyun struct mv88e6xxx_port_hwtstamp port_hwtstamp[DSA_MAX_PORTS];
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Array of port structures. */
350*4882a593Smuzhiyun struct mv88e6xxx_port ports[DSA_MAX_PORTS];
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* devlink regions */
353*4882a593Smuzhiyun struct devlink_region *regions[_MV88E6XXX_REGION_MAX];
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct mv88e6xxx_bus_ops {
357*4882a593Smuzhiyun int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
358*4882a593Smuzhiyun int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct mv88e6xxx_mdio_bus {
362*4882a593Smuzhiyun struct mii_bus *bus;
363*4882a593Smuzhiyun struct mv88e6xxx_chip *chip;
364*4882a593Smuzhiyun struct list_head list;
365*4882a593Smuzhiyun bool external;
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun struct mv88e6xxx_ops {
369*4882a593Smuzhiyun /* Switch Setup Errata, called early in the switch setup to
370*4882a593Smuzhiyun * allow any errata actions to be performed
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun int (*setup_errata)(struct mv88e6xxx_chip *chip);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun int (*ieee_pri_map)(struct mv88e6xxx_chip *chip);
375*4882a593Smuzhiyun int (*ip_pri_map)(struct mv88e6xxx_chip *chip);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Ingress Rate Limit unit (IRL) operations */
378*4882a593Smuzhiyun int (*irl_init_all)(struct mv88e6xxx_chip *chip, int port);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun int (*get_eeprom)(struct mv88e6xxx_chip *chip,
381*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
382*4882a593Smuzhiyun int (*set_eeprom)(struct mv88e6xxx_chip *chip,
383*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun int (*phy_read)(struct mv88e6xxx_chip *chip,
388*4882a593Smuzhiyun struct mii_bus *bus,
389*4882a593Smuzhiyun int addr, int reg, u16 *val);
390*4882a593Smuzhiyun int (*phy_write)(struct mv88e6xxx_chip *chip,
391*4882a593Smuzhiyun struct mii_bus *bus,
392*4882a593Smuzhiyun int addr, int reg, u16 val);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Priority Override Table operations */
395*4882a593Smuzhiyun int (*pot_clear)(struct mv88e6xxx_chip *chip);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* PHY Polling Unit (PPU) operations */
398*4882a593Smuzhiyun int (*ppu_enable)(struct mv88e6xxx_chip *chip);
399*4882a593Smuzhiyun int (*ppu_disable)(struct mv88e6xxx_chip *chip);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Switch Software Reset */
402*4882a593Smuzhiyun int (*reset)(struct mv88e6xxx_chip *chip);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* RGMII Receive/Transmit Timing Control
405*4882a593Smuzhiyun * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise.
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port,
408*4882a593Smuzhiyun phy_interface_t mode);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define LINK_FORCED_DOWN 0
411*4882a593Smuzhiyun #define LINK_FORCED_UP 1
412*4882a593Smuzhiyun #define LINK_UNFORCED -2
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Port's MAC link state
415*4882a593Smuzhiyun * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down,
416*4882a593Smuzhiyun * or LINK_UNFORCED for normal link detection.
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define PAUSE_ON 1
421*4882a593Smuzhiyun #define PAUSE_OFF 0
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Enable/disable sending Pause */
424*4882a593Smuzhiyun int (*port_set_pause)(struct mv88e6xxx_chip *chip, int port,
425*4882a593Smuzhiyun int pause);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define SPEED_MAX INT_MAX
428*4882a593Smuzhiyun #define SPEED_UNFORCED -2
429*4882a593Smuzhiyun #define DUPLEX_UNFORCED -2
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Port's MAC speed (in Mbps) and MAC duplex mode
432*4882a593Smuzhiyun *
433*4882a593Smuzhiyun * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid.
434*4882a593Smuzhiyun * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value.
435*4882a593Smuzhiyun *
436*4882a593Smuzhiyun * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex,
437*4882a593Smuzhiyun * or DUPLEX_UNFORCED for normal duplex detection.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun int (*port_set_speed_duplex)(struct mv88e6xxx_chip *chip, int port,
440*4882a593Smuzhiyun int speed, int duplex);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* What interface mode should be used for maximum speed? */
443*4882a593Smuzhiyun phy_interface_t (*port_max_speed_mode)(int port);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun int (*port_set_policy)(struct mv88e6xxx_chip *chip, int port,
448*4882a593Smuzhiyun enum mv88e6xxx_policy_mapping mapping,
449*4882a593Smuzhiyun enum mv88e6xxx_policy_action action);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port,
452*4882a593Smuzhiyun enum mv88e6xxx_frame_mode mode);
453*4882a593Smuzhiyun int (*port_set_egress_floods)(struct mv88e6xxx_chip *chip, int port,
454*4882a593Smuzhiyun bool unicast, bool multicast);
455*4882a593Smuzhiyun int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port,
456*4882a593Smuzhiyun u16 etype);
457*4882a593Smuzhiyun int (*port_set_jumbo_size)(struct mv88e6xxx_chip *chip, int port,
458*4882a593Smuzhiyun size_t size);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port);
461*4882a593Smuzhiyun int (*port_pause_limit)(struct mv88e6xxx_chip *chip, int port, u8 in,
462*4882a593Smuzhiyun u8 out);
463*4882a593Smuzhiyun int (*port_disable_learn_limit)(struct mv88e6xxx_chip *chip, int port);
464*4882a593Smuzhiyun int (*port_disable_pri_override)(struct mv88e6xxx_chip *chip, int port);
465*4882a593Smuzhiyun int (*port_setup_message_port)(struct mv88e6xxx_chip *chip, int port);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* CMODE control what PHY mode the MAC will use, eg. SGMII, RGMII, etc.
468*4882a593Smuzhiyun * Some chips allow this to be configured on specific ports.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun int (*port_set_cmode)(struct mv88e6xxx_chip *chip, int port,
471*4882a593Smuzhiyun phy_interface_t mode);
472*4882a593Smuzhiyun int (*port_get_cmode)(struct mv88e6xxx_chip *chip, int port, u8 *cmode);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Some devices have a per port register indicating what is
475*4882a593Smuzhiyun * the upstream port this port should forward to.
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun int (*port_set_upstream_port)(struct mv88e6xxx_chip *chip, int port,
478*4882a593Smuzhiyun int upstream_port);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Snapshot the statistics for a port. The statistics can then
481*4882a593Smuzhiyun * be read back a leisure but still with a consistent view.
482*4882a593Smuzhiyun */
483*4882a593Smuzhiyun int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Set the histogram mode for statistics, when the control registers
486*4882a593Smuzhiyun * are separated out of the STATS_OP register.
487*4882a593Smuzhiyun */
488*4882a593Smuzhiyun int (*stats_set_histogram)(struct mv88e6xxx_chip *chip);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Return the number of strings describing statistics */
491*4882a593Smuzhiyun int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip);
492*4882a593Smuzhiyun int (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data);
493*4882a593Smuzhiyun int (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port,
494*4882a593Smuzhiyun uint64_t *data);
495*4882a593Smuzhiyun int (*set_cpu_port)(struct mv88e6xxx_chip *chip, int port);
496*4882a593Smuzhiyun int (*set_egress_port)(struct mv88e6xxx_chip *chip,
497*4882a593Smuzhiyun enum mv88e6xxx_egress_direction direction,
498*4882a593Smuzhiyun int port);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define MV88E6XXX_CASCADE_PORT_NONE 0xe
501*4882a593Smuzhiyun #define MV88E6XXX_CASCADE_PORT_MULTIPLE 0xf
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun int (*set_cascade_port)(struct mv88e6xxx_chip *chip, int port);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun const struct mv88e6xxx_irq_ops *watchdog_ops;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* Power on/off a SERDES interface */
510*4882a593Smuzhiyun int (*serdes_power)(struct mv88e6xxx_chip *chip, int port, u8 lane,
511*4882a593Smuzhiyun bool up);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* SERDES lane mapping */
514*4882a593Smuzhiyun u8 (*serdes_get_lane)(struct mv88e6xxx_chip *chip, int port);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun int (*serdes_pcs_get_state)(struct mv88e6xxx_chip *chip, int port,
517*4882a593Smuzhiyun u8 lane, struct phylink_link_state *state);
518*4882a593Smuzhiyun int (*serdes_pcs_config)(struct mv88e6xxx_chip *chip, int port,
519*4882a593Smuzhiyun u8 lane, unsigned int mode,
520*4882a593Smuzhiyun phy_interface_t interface,
521*4882a593Smuzhiyun const unsigned long *advertise);
522*4882a593Smuzhiyun int (*serdes_pcs_an_restart)(struct mv88e6xxx_chip *chip, int port,
523*4882a593Smuzhiyun u8 lane);
524*4882a593Smuzhiyun int (*serdes_pcs_link_up)(struct mv88e6xxx_chip *chip, int port,
525*4882a593Smuzhiyun u8 lane, int speed, int duplex);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* SERDES interrupt handling */
528*4882a593Smuzhiyun unsigned int (*serdes_irq_mapping)(struct mv88e6xxx_chip *chip,
529*4882a593Smuzhiyun int port);
530*4882a593Smuzhiyun int (*serdes_irq_enable)(struct mv88e6xxx_chip *chip, int port, u8 lane,
531*4882a593Smuzhiyun bool enable);
532*4882a593Smuzhiyun irqreturn_t (*serdes_irq_status)(struct mv88e6xxx_chip *chip, int port,
533*4882a593Smuzhiyun u8 lane);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Statistics from the SERDES interface */
536*4882a593Smuzhiyun int (*serdes_get_sset_count)(struct mv88e6xxx_chip *chip, int port);
537*4882a593Smuzhiyun int (*serdes_get_strings)(struct mv88e6xxx_chip *chip, int port,
538*4882a593Smuzhiyun uint8_t *data);
539*4882a593Smuzhiyun int (*serdes_get_stats)(struct mv88e6xxx_chip *chip, int port,
540*4882a593Smuzhiyun uint64_t *data);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* SERDES registers for ethtool */
543*4882a593Smuzhiyun int (*serdes_get_regs_len)(struct mv88e6xxx_chip *chip, int port);
544*4882a593Smuzhiyun void (*serdes_get_regs)(struct mv88e6xxx_chip *chip, int port,
545*4882a593Smuzhiyun void *_p);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Address Translation Unit operations */
548*4882a593Smuzhiyun int (*atu_get_hash)(struct mv88e6xxx_chip *chip, u8 *hash);
549*4882a593Smuzhiyun int (*atu_set_hash)(struct mv88e6xxx_chip *chip, u8 hash);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* VLAN Translation Unit operations */
552*4882a593Smuzhiyun int (*vtu_getnext)(struct mv88e6xxx_chip *chip,
553*4882a593Smuzhiyun struct mv88e6xxx_vtu_entry *entry);
554*4882a593Smuzhiyun int (*vtu_loadpurge)(struct mv88e6xxx_chip *chip,
555*4882a593Smuzhiyun struct mv88e6xxx_vtu_entry *entry);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* GPIO operations */
558*4882a593Smuzhiyun const struct mv88e6xxx_gpio_ops *gpio_ops;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* Interface to the AVB/PTP registers */
561*4882a593Smuzhiyun const struct mv88e6xxx_avb_ops *avb_ops;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Remote Management Unit operations */
564*4882a593Smuzhiyun int (*rmu_disable)(struct mv88e6xxx_chip *chip);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* Precision Time Protocol operations */
567*4882a593Smuzhiyun const struct mv88e6xxx_ptp_ops *ptp_ops;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Phylink */
570*4882a593Smuzhiyun void (*phylink_validate)(struct mv88e6xxx_chip *chip, int port,
571*4882a593Smuzhiyun unsigned long *mask,
572*4882a593Smuzhiyun struct phylink_link_state *state);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Max Frame Size */
575*4882a593Smuzhiyun int (*set_max_frame_size)(struct mv88e6xxx_chip *chip, int mtu);
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun struct mv88e6xxx_irq_ops {
579*4882a593Smuzhiyun /* Action to be performed when the interrupt happens */
580*4882a593Smuzhiyun int (*irq_action)(struct mv88e6xxx_chip *chip, int irq);
581*4882a593Smuzhiyun /* Setup the hardware to generate the interrupt */
582*4882a593Smuzhiyun int (*irq_setup)(struct mv88e6xxx_chip *chip);
583*4882a593Smuzhiyun /* Reset the hardware to stop generating the interrupt */
584*4882a593Smuzhiyun void (*irq_free)(struct mv88e6xxx_chip *chip);
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun struct mv88e6xxx_gpio_ops {
588*4882a593Smuzhiyun /* Get/set data on GPIO pin */
589*4882a593Smuzhiyun int (*get_data)(struct mv88e6xxx_chip *chip, unsigned int pin);
590*4882a593Smuzhiyun int (*set_data)(struct mv88e6xxx_chip *chip, unsigned int pin,
591*4882a593Smuzhiyun int value);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* get/set GPIO direction */
594*4882a593Smuzhiyun int (*get_dir)(struct mv88e6xxx_chip *chip, unsigned int pin);
595*4882a593Smuzhiyun int (*set_dir)(struct mv88e6xxx_chip *chip, unsigned int pin,
596*4882a593Smuzhiyun bool input);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* get/set GPIO pin control */
599*4882a593Smuzhiyun int (*get_pctl)(struct mv88e6xxx_chip *chip, unsigned int pin,
600*4882a593Smuzhiyun int *func);
601*4882a593Smuzhiyun int (*set_pctl)(struct mv88e6xxx_chip *chip, unsigned int pin,
602*4882a593Smuzhiyun int func);
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun struct mv88e6xxx_avb_ops {
606*4882a593Smuzhiyun /* Access port-scoped Precision Time Protocol registers */
607*4882a593Smuzhiyun int (*port_ptp_read)(struct mv88e6xxx_chip *chip, int port, int addr,
608*4882a593Smuzhiyun u16 *data, int len);
609*4882a593Smuzhiyun int (*port_ptp_write)(struct mv88e6xxx_chip *chip, int port, int addr,
610*4882a593Smuzhiyun u16 data);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Access global Precision Time Protocol registers */
613*4882a593Smuzhiyun int (*ptp_read)(struct mv88e6xxx_chip *chip, int addr, u16 *data,
614*4882a593Smuzhiyun int len);
615*4882a593Smuzhiyun int (*ptp_write)(struct mv88e6xxx_chip *chip, int addr, u16 data);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Access global Time Application Interface registers */
618*4882a593Smuzhiyun int (*tai_read)(struct mv88e6xxx_chip *chip, int addr, u16 *data,
619*4882a593Smuzhiyun int len);
620*4882a593Smuzhiyun int (*tai_write)(struct mv88e6xxx_chip *chip, int addr, u16 data);
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun struct mv88e6xxx_ptp_ops {
624*4882a593Smuzhiyun u64 (*clock_read)(const struct cyclecounter *cc);
625*4882a593Smuzhiyun int (*ptp_enable)(struct ptp_clock_info *ptp,
626*4882a593Smuzhiyun struct ptp_clock_request *rq, int on);
627*4882a593Smuzhiyun int (*ptp_verify)(struct ptp_clock_info *ptp, unsigned int pin,
628*4882a593Smuzhiyun enum ptp_pin_function func, unsigned int chan);
629*4882a593Smuzhiyun void (*event_work)(struct work_struct *ugly);
630*4882a593Smuzhiyun int (*port_enable)(struct mv88e6xxx_chip *chip, int port);
631*4882a593Smuzhiyun int (*port_disable)(struct mv88e6xxx_chip *chip, int port);
632*4882a593Smuzhiyun int (*global_enable)(struct mv88e6xxx_chip *chip);
633*4882a593Smuzhiyun int (*global_disable)(struct mv88e6xxx_chip *chip);
634*4882a593Smuzhiyun int n_ext_ts;
635*4882a593Smuzhiyun int arr0_sts_reg;
636*4882a593Smuzhiyun int arr1_sts_reg;
637*4882a593Smuzhiyun int dep_sts_reg;
638*4882a593Smuzhiyun u32 rx_filters;
639*4882a593Smuzhiyun u32 cc_shift;
640*4882a593Smuzhiyun u32 cc_mult;
641*4882a593Smuzhiyun u32 cc_mult_num;
642*4882a593Smuzhiyun u32 cc_mult_dem;
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun #define STATS_TYPE_PORT BIT(0)
646*4882a593Smuzhiyun #define STATS_TYPE_BANK0 BIT(1)
647*4882a593Smuzhiyun #define STATS_TYPE_BANK1 BIT(2)
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun struct mv88e6xxx_hw_stat {
650*4882a593Smuzhiyun char string[ETH_GSTRING_LEN];
651*4882a593Smuzhiyun size_t size;
652*4882a593Smuzhiyun int reg;
653*4882a593Smuzhiyun int type;
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
mv88e6xxx_has_pvt(struct mv88e6xxx_chip * chip)656*4882a593Smuzhiyun static inline bool mv88e6xxx_has_pvt(struct mv88e6xxx_chip *chip)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun return chip->info->pvt;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
mv88e6xxx_num_databases(struct mv88e6xxx_chip * chip)661*4882a593Smuzhiyun static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun return chip->info->num_databases;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
mv88e6xxx_num_macs(struct mv88e6xxx_chip * chip)666*4882a593Smuzhiyun static inline unsigned int mv88e6xxx_num_macs(struct mv88e6xxx_chip *chip)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun return chip->info->num_macs;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
mv88e6xxx_num_ports(struct mv88e6xxx_chip * chip)671*4882a593Smuzhiyun static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun return chip->info->num_ports;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
mv88e6xxx_port_mask(struct mv88e6xxx_chip * chip)676*4882a593Smuzhiyun static inline u16 mv88e6xxx_port_mask(struct mv88e6xxx_chip *chip)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun return GENMASK((s32)mv88e6xxx_num_ports(chip) - 1, 0);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
mv88e6xxx_num_gpio(struct mv88e6xxx_chip * chip)681*4882a593Smuzhiyun static inline unsigned int mv88e6xxx_num_gpio(struct mv88e6xxx_chip *chip)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun return chip->info->num_gpio;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
mv88e6xxx_is_invalid_port(struct mv88e6xxx_chip * chip,int port)686*4882a593Smuzhiyun static inline bool mv88e6xxx_is_invalid_port(struct mv88e6xxx_chip *chip, int port)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun return (chip->info->invalid_port_mask & BIT(port)) != 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
692*4882a593Smuzhiyun int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
693*4882a593Smuzhiyun int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
694*4882a593Smuzhiyun u16 mask, u16 val);
695*4882a593Smuzhiyun int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
696*4882a593Smuzhiyun int bit, int val);
697*4882a593Smuzhiyun struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip);
698*4882a593Smuzhiyun
mv88e6xxx_reg_lock(struct mv88e6xxx_chip * chip)699*4882a593Smuzhiyun static inline void mv88e6xxx_reg_lock(struct mv88e6xxx_chip *chip)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun mutex_lock(&chip->reg_lock);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
mv88e6xxx_reg_unlock(struct mv88e6xxx_chip * chip)704*4882a593Smuzhiyun static inline void mv88e6xxx_reg_unlock(struct mv88e6xxx_chip *chip)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun mutex_unlock(&chip->reg_lock);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *bitmap);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun #endif /* _MV88E6XXX_CHIP_H */
712