xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/mv88e6xxx/chip.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88e6xxx Ethernet switch single-chip support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Marvell Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10*4882a593Smuzhiyun  *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/bitfield.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/ethtool.h>
17*4882a593Smuzhiyun #include <linux/if_bridge.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/irqdomain.h>
21*4882a593Smuzhiyun #include <linux/jiffies.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/mdio.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/of_device.h>
26*4882a593Smuzhiyun #include <linux/of_irq.h>
27*4882a593Smuzhiyun #include <linux/of_mdio.h>
28*4882a593Smuzhiyun #include <linux/platform_data/mv88e6xxx.h>
29*4882a593Smuzhiyun #include <linux/netdevice.h>
30*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
31*4882a593Smuzhiyun #include <linux/phylink.h>
32*4882a593Smuzhiyun #include <net/dsa.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "chip.h"
35*4882a593Smuzhiyun #include "devlink.h"
36*4882a593Smuzhiyun #include "global1.h"
37*4882a593Smuzhiyun #include "global2.h"
38*4882a593Smuzhiyun #include "hwtstamp.h"
39*4882a593Smuzhiyun #include "phy.h"
40*4882a593Smuzhiyun #include "port.h"
41*4882a593Smuzhiyun #include "ptp.h"
42*4882a593Smuzhiyun #include "serdes.h"
43*4882a593Smuzhiyun #include "smi.h"
44*4882a593Smuzhiyun 
assert_reg_lock(struct mv88e6xxx_chip * chip)45*4882a593Smuzhiyun static void assert_reg_lock(struct mv88e6xxx_chip *chip)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48*4882a593Smuzhiyun 		dev_err(chip->dev, "Switch registers lock not held!\n");
49*4882a593Smuzhiyun 		dump_stack();
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
mv88e6xxx_read(struct mv88e6xxx_chip * chip,int addr,int reg,u16 * val)53*4882a593Smuzhiyun int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	int err;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	assert_reg_lock(chip);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	err = mv88e6xxx_smi_read(chip, addr, reg, val);
60*4882a593Smuzhiyun 	if (err)
61*4882a593Smuzhiyun 		return err;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
64*4882a593Smuzhiyun 		addr, reg, *val);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
mv88e6xxx_write(struct mv88e6xxx_chip * chip,int addr,int reg,u16 val)69*4882a593Smuzhiyun int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int err;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	assert_reg_lock(chip);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	err = mv88e6xxx_smi_write(chip, addr, reg, val);
76*4882a593Smuzhiyun 	if (err)
77*4882a593Smuzhiyun 		return err;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
80*4882a593Smuzhiyun 		addr, reg, val);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
mv88e6xxx_wait_mask(struct mv88e6xxx_chip * chip,int addr,int reg,u16 mask,u16 val)85*4882a593Smuzhiyun int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86*4882a593Smuzhiyun 			u16 mask, u16 val)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u16 data;
89*4882a593Smuzhiyun 	int err;
90*4882a593Smuzhiyun 	int i;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* There's no bus specific operation to wait for a mask */
93*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
94*4882a593Smuzhiyun 		err = mv88e6xxx_read(chip, addr, reg, &data);
95*4882a593Smuzhiyun 		if (err)
96*4882a593Smuzhiyun 			return err;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		if ((data & mask) == val)
99*4882a593Smuzhiyun 			return 0;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		usleep_range(1000, 2000);
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	dev_err(chip->dev, "Timeout while waiting for switch\n");
105*4882a593Smuzhiyun 	return -ETIMEDOUT;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
mv88e6xxx_wait_bit(struct mv88e6xxx_chip * chip,int addr,int reg,int bit,int val)108*4882a593Smuzhiyun int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109*4882a593Smuzhiyun 		       int bit, int val)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112*4882a593Smuzhiyun 				   val ? BIT(bit) : 0x0000);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip * chip)115*4882a593Smuzhiyun struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct mv88e6xxx_mdio_bus *mdio_bus;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120*4882a593Smuzhiyun 				    list);
121*4882a593Smuzhiyun 	if (!mdio_bus)
122*4882a593Smuzhiyun 		return NULL;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return mdio_bus->bus;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_mask(struct irq_data * d)127*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130*4882a593Smuzhiyun 	unsigned int n = d->hwirq;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	chip->g1_irq.masked |= (1 << n);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_unmask(struct irq_data * d)135*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138*4882a593Smuzhiyun 	unsigned int n = d->hwirq;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	chip->g1_irq.masked &= ~(1 << n);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip * chip)143*4882a593Smuzhiyun static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	unsigned int nhandled = 0;
146*4882a593Smuzhiyun 	unsigned int sub_irq;
147*4882a593Smuzhiyun 	unsigned int n;
148*4882a593Smuzhiyun 	u16 reg;
149*4882a593Smuzhiyun 	u16 ctl1;
150*4882a593Smuzhiyun 	int err;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
153*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
154*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (err)
157*4882a593Smuzhiyun 		goto out;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	do {
160*4882a593Smuzhiyun 		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161*4882a593Smuzhiyun 			if (reg & (1 << n)) {
162*4882a593Smuzhiyun 				sub_irq = irq_find_mapping(chip->g1_irq.domain,
163*4882a593Smuzhiyun 							   n);
164*4882a593Smuzhiyun 				handle_nested_irq(sub_irq);
165*4882a593Smuzhiyun 				++nhandled;
166*4882a593Smuzhiyun 			}
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		mv88e6xxx_reg_lock(chip);
170*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171*4882a593Smuzhiyun 		if (err)
172*4882a593Smuzhiyun 			goto unlock;
173*4882a593Smuzhiyun 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174*4882a593Smuzhiyun unlock:
175*4882a593Smuzhiyun 		mv88e6xxx_reg_unlock(chip);
176*4882a593Smuzhiyun 		if (err)
177*4882a593Smuzhiyun 			goto out;
178*4882a593Smuzhiyun 		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179*4882a593Smuzhiyun 	} while (reg & ctl1);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun out:
182*4882a593Smuzhiyun 	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_thread_fn(int irq,void * dev_id)185*4882a593Smuzhiyun static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = dev_id;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return mv88e6xxx_g1_irq_thread_work(chip);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_bus_lock(struct irq_data * d)192*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data * d)199*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202*4882a593Smuzhiyun 	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203*4882a593Smuzhiyun 	u16 reg;
204*4882a593Smuzhiyun 	int err;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
207*4882a593Smuzhiyun 	if (err)
208*4882a593Smuzhiyun 		goto out;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	reg &= ~mask;
211*4882a593Smuzhiyun 	reg |= (~chip->g1_irq.masked & mask);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
214*4882a593Smuzhiyun 	if (err)
215*4882a593Smuzhiyun 		goto out;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun out:
218*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct irq_chip mv88e6xxx_g1_irq_chip = {
222*4882a593Smuzhiyun 	.name			= "mv88e6xxx-g1",
223*4882a593Smuzhiyun 	.irq_mask		= mv88e6xxx_g1_irq_mask,
224*4882a593Smuzhiyun 	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
225*4882a593Smuzhiyun 	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
226*4882a593Smuzhiyun 	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)229*4882a593Smuzhiyun static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230*4882a593Smuzhiyun 				       unsigned int irq,
231*4882a593Smuzhiyun 				       irq_hw_number_t hwirq)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = d->host_data;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	irq_set_chip_data(irq, d->host_data);
236*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237*4882a593Smuzhiyun 	irq_set_noprobe(irq);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243*4882a593Smuzhiyun 	.map	= mv88e6xxx_g1_irq_domain_map,
244*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* To be called with reg_lock held */
mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip * chip)248*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	int irq, virq;
251*4882a593Smuzhiyun 	u16 mask;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
254*4882a593Smuzhiyun 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
255*4882a593Smuzhiyun 	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
258*4882a593Smuzhiyun 		virq = irq_find_mapping(chip->g1_irq.domain, irq);
259*4882a593Smuzhiyun 		irq_dispose_mapping(virq);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	irq_domain_remove(chip->g1_irq.domain);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip * chip)265*4882a593Smuzhiyun static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	/*
268*4882a593Smuzhiyun 	 * free_irq must be called without reg_lock taken because the irq
269*4882a593Smuzhiyun 	 * handler takes this lock, too.
270*4882a593Smuzhiyun 	 */
271*4882a593Smuzhiyun 	free_irq(chip->irq, chip);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
274*4882a593Smuzhiyun 	mv88e6xxx_g1_irq_free_common(chip);
275*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip * chip)278*4882a593Smuzhiyun static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	int err, irq, virq;
281*4882a593Smuzhiyun 	u16 reg, mask;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	chip->g1_irq.nirqs = chip->info->g1_irqs;
284*4882a593Smuzhiyun 	chip->g1_irq.domain = irq_domain_add_simple(
285*4882a593Smuzhiyun 		NULL, chip->g1_irq.nirqs, 0,
286*4882a593Smuzhiyun 		&mv88e6xxx_g1_irq_domain_ops, chip);
287*4882a593Smuzhiyun 	if (!chip->g1_irq.domain)
288*4882a593Smuzhiyun 		return -ENOMEM;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291*4882a593Smuzhiyun 		irq_create_mapping(chip->g1_irq.domain, irq);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294*4882a593Smuzhiyun 	chip->g1_irq.masked = ~0;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
297*4882a593Smuzhiyun 	if (err)
298*4882a593Smuzhiyun 		goto out_mapping;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
303*4882a593Smuzhiyun 	if (err)
304*4882a593Smuzhiyun 		goto out_disable;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* Reading the interrupt status clears (most of) them */
307*4882a593Smuzhiyun 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
308*4882a593Smuzhiyun 	if (err)
309*4882a593Smuzhiyun 		goto out_disable;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun out_disable:
314*4882a593Smuzhiyun 	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
315*4882a593Smuzhiyun 	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun out_mapping:
318*4882a593Smuzhiyun 	for (irq = 0; irq < 16; irq++) {
319*4882a593Smuzhiyun 		virq = irq_find_mapping(chip->g1_irq.domain, irq);
320*4882a593Smuzhiyun 		irq_dispose_mapping(virq);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	irq_domain_remove(chip->g1_irq.domain);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return err;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip * chip)328*4882a593Smuzhiyun static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	static struct lock_class_key lock_key;
331*4882a593Smuzhiyun 	static struct lock_class_key request_key;
332*4882a593Smuzhiyun 	int err;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	err = mv88e6xxx_g1_irq_setup_common(chip);
335*4882a593Smuzhiyun 	if (err)
336*4882a593Smuzhiyun 		return err;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* These lock classes tells lockdep that global 1 irqs are in
339*4882a593Smuzhiyun 	 * a different category than their parent GPIO, so it won't
340*4882a593Smuzhiyun 	 * report false recursion.
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	snprintf(chip->irq_name, sizeof(chip->irq_name),
345*4882a593Smuzhiyun 		 "mv88e6xxx-%s", dev_name(chip->dev));
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
348*4882a593Smuzhiyun 	err = request_threaded_irq(chip->irq, NULL,
349*4882a593Smuzhiyun 				   mv88e6xxx_g1_irq_thread_fn,
350*4882a593Smuzhiyun 				   IRQF_ONESHOT | IRQF_SHARED,
351*4882a593Smuzhiyun 				   chip->irq_name, chip);
352*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
353*4882a593Smuzhiyun 	if (err)
354*4882a593Smuzhiyun 		mv88e6xxx_g1_irq_free_common(chip);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return err;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
mv88e6xxx_irq_poll(struct kthread_work * work)359*4882a593Smuzhiyun static void mv88e6xxx_irq_poll(struct kthread_work *work)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = container_of(work,
362*4882a593Smuzhiyun 						   struct mv88e6xxx_chip,
363*4882a593Smuzhiyun 						   irq_poll_work.work);
364*4882a593Smuzhiyun 	mv88e6xxx_g1_irq_thread_work(chip);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367*4882a593Smuzhiyun 				   msecs_to_jiffies(100));
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip * chip)370*4882a593Smuzhiyun static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	int err;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	err = mv88e6xxx_g1_irq_setup_common(chip);
375*4882a593Smuzhiyun 	if (err)
376*4882a593Smuzhiyun 		return err;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	kthread_init_delayed_work(&chip->irq_poll_work,
379*4882a593Smuzhiyun 				  mv88e6xxx_irq_poll);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
382*4882a593Smuzhiyun 	if (IS_ERR(chip->kworker))
383*4882a593Smuzhiyun 		return PTR_ERR(chip->kworker);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386*4882a593Smuzhiyun 				   msecs_to_jiffies(100));
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip * chip)391*4882a593Smuzhiyun static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394*4882a593Smuzhiyun 	kthread_destroy_worker(chip->kworker);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
397*4882a593Smuzhiyun 	mv88e6xxx_g1_irq_free_common(chip);
398*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
mv88e6xxx_port_config_interface(struct mv88e6xxx_chip * chip,int port,phy_interface_t interface)401*4882a593Smuzhiyun static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402*4882a593Smuzhiyun 					   int port, phy_interface_t interface)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	int err;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (chip->info->ops->port_set_rgmii_delay) {
407*4882a593Smuzhiyun 		err = chip->info->ops->port_set_rgmii_delay(chip, port,
408*4882a593Smuzhiyun 							    interface);
409*4882a593Smuzhiyun 		if (err && err != -EOPNOTSUPP)
410*4882a593Smuzhiyun 			return err;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (chip->info->ops->port_set_cmode) {
414*4882a593Smuzhiyun 		err = chip->info->ops->port_set_cmode(chip, port,
415*4882a593Smuzhiyun 						      interface);
416*4882a593Smuzhiyun 		if (err && err != -EOPNOTSUPP)
417*4882a593Smuzhiyun 			return err;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip * chip,int port,int link,int speed,int duplex,int pause,phy_interface_t mode)423*4882a593Smuzhiyun static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424*4882a593Smuzhiyun 				    int link, int speed, int duplex, int pause,
425*4882a593Smuzhiyun 				    phy_interface_t mode)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	int err;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (!chip->info->ops->port_set_link)
430*4882a593Smuzhiyun 		return 0;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Port's MAC control must not be changed unless the link is down */
433*4882a593Smuzhiyun 	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
434*4882a593Smuzhiyun 	if (err)
435*4882a593Smuzhiyun 		return err;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (chip->info->ops->port_set_speed_duplex) {
438*4882a593Smuzhiyun 		err = chip->info->ops->port_set_speed_duplex(chip, port,
439*4882a593Smuzhiyun 							     speed, duplex);
440*4882a593Smuzhiyun 		if (err && err != -EOPNOTSUPP)
441*4882a593Smuzhiyun 			goto restore_link;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445*4882a593Smuzhiyun 		mode = chip->info->ops->port_max_speed_mode(port);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (chip->info->ops->port_set_pause) {
448*4882a593Smuzhiyun 		err = chip->info->ops->port_set_pause(chip, port, pause);
449*4882a593Smuzhiyun 		if (err)
450*4882a593Smuzhiyun 			goto restore_link;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	err = mv88e6xxx_port_config_interface(chip, port, mode);
454*4882a593Smuzhiyun restore_link:
455*4882a593Smuzhiyun 	if (chip->info->ops->port_set_link(chip, port, link))
456*4882a593Smuzhiyun 		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return err;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
mv88e6xxx_phy_is_internal(struct dsa_switch * ds,int port)461*4882a593Smuzhiyun static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return port < chip->info->num_internal_phys;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip * chip,int port)468*4882a593Smuzhiyun static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	u16 reg;
471*4882a593Smuzhiyun 	int err;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474*4882a593Smuzhiyun 	if (err) {
475*4882a593Smuzhiyun 		dev_err(chip->dev,
476*4882a593Smuzhiyun 			"p%d: %s: failed to read port status\n",
477*4882a593Smuzhiyun 			port, __func__);
478*4882a593Smuzhiyun 		return err;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
mv88e6xxx_serdes_pcs_get_state(struct dsa_switch * ds,int port,struct phylink_link_state * state)484*4882a593Smuzhiyun static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485*4882a593Smuzhiyun 					  struct phylink_link_state *state)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
488*4882a593Smuzhiyun 	u8 lane;
489*4882a593Smuzhiyun 	int err;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
492*4882a593Smuzhiyun 	lane = mv88e6xxx_serdes_get_lane(chip, port);
493*4882a593Smuzhiyun 	if (lane && chip->info->ops->serdes_pcs_get_state)
494*4882a593Smuzhiyun 		err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495*4882a593Smuzhiyun 							    state);
496*4882a593Smuzhiyun 	else
497*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
498*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return err;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip * chip,int port,unsigned int mode,phy_interface_t interface,const unsigned long * advertise)503*4882a593Smuzhiyun static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504*4882a593Smuzhiyun 				       unsigned int mode,
505*4882a593Smuzhiyun 				       phy_interface_t interface,
506*4882a593Smuzhiyun 				       const unsigned long *advertise)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	const struct mv88e6xxx_ops *ops = chip->info->ops;
509*4882a593Smuzhiyun 	u8 lane;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (ops->serdes_pcs_config) {
512*4882a593Smuzhiyun 		lane = mv88e6xxx_serdes_get_lane(chip, port);
513*4882a593Smuzhiyun 		if (lane)
514*4882a593Smuzhiyun 			return ops->serdes_pcs_config(chip, port, lane, mode,
515*4882a593Smuzhiyun 						      interface, advertise);
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch * ds,int port)521*4882a593Smuzhiyun static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
524*4882a593Smuzhiyun 	const struct mv88e6xxx_ops *ops;
525*4882a593Smuzhiyun 	int err = 0;
526*4882a593Smuzhiyun 	u8 lane;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ops = chip->info->ops;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (ops->serdes_pcs_an_restart) {
531*4882a593Smuzhiyun 		mv88e6xxx_reg_lock(chip);
532*4882a593Smuzhiyun 		lane = mv88e6xxx_serdes_get_lane(chip, port);
533*4882a593Smuzhiyun 		if (lane)
534*4882a593Smuzhiyun 			err = ops->serdes_pcs_an_restart(chip, port, lane);
535*4882a593Smuzhiyun 		mv88e6xxx_reg_unlock(chip);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		if (err)
538*4882a593Smuzhiyun 			dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip * chip,int port,unsigned int mode,int speed,int duplex)542*4882a593Smuzhiyun static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543*4882a593Smuzhiyun 					unsigned int mode,
544*4882a593Smuzhiyun 					int speed, int duplex)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	const struct mv88e6xxx_ops *ops = chip->info->ops;
547*4882a593Smuzhiyun 	u8 lane;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550*4882a593Smuzhiyun 		lane = mv88e6xxx_serdes_get_lane(chip, port);
551*4882a593Smuzhiyun 		if (lane)
552*4882a593Smuzhiyun 			return ops->serdes_pcs_link_up(chip, port, lane,
553*4882a593Smuzhiyun 						       speed, duplex);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
mv88e6065_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)559*4882a593Smuzhiyun static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560*4882a593Smuzhiyun 				       unsigned long *mask,
561*4882a593Smuzhiyun 				       struct phylink_link_state *state)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	if (!phy_interface_mode_is_8023z(state->interface)) {
564*4882a593Smuzhiyun 		/* 10M and 100M are only supported in non-802.3z mode */
565*4882a593Smuzhiyun 		phylink_set(mask, 10baseT_Half);
566*4882a593Smuzhiyun 		phylink_set(mask, 10baseT_Full);
567*4882a593Smuzhiyun 		phylink_set(mask, 100baseT_Half);
568*4882a593Smuzhiyun 		phylink_set(mask, 100baseT_Full);
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
mv88e6185_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)572*4882a593Smuzhiyun static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573*4882a593Smuzhiyun 				       unsigned long *mask,
574*4882a593Smuzhiyun 				       struct phylink_link_state *state)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	/* FIXME: if the port is in 1000Base-X mode, then it only supports
577*4882a593Smuzhiyun 	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
578*4882a593Smuzhiyun 	 */
579*4882a593Smuzhiyun 	phylink_set(mask, 1000baseT_Full);
580*4882a593Smuzhiyun 	phylink_set(mask, 1000baseX_Full);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	mv88e6065_phylink_validate(chip, port, mask, state);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
mv88e6341_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)585*4882a593Smuzhiyun static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586*4882a593Smuzhiyun 				       unsigned long *mask,
587*4882a593Smuzhiyun 				       struct phylink_link_state *state)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	if (port >= 5)
590*4882a593Smuzhiyun 		phylink_set(mask, 2500baseX_Full);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* No ethtool bits for 200Mbps */
593*4882a593Smuzhiyun 	phylink_set(mask, 1000baseT_Full);
594*4882a593Smuzhiyun 	phylink_set(mask, 1000baseX_Full);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	mv88e6065_phylink_validate(chip, port, mask, state);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
mv88e6352_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)599*4882a593Smuzhiyun static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600*4882a593Smuzhiyun 				       unsigned long *mask,
601*4882a593Smuzhiyun 				       struct phylink_link_state *state)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	/* No ethtool bits for 200Mbps */
604*4882a593Smuzhiyun 	phylink_set(mask, 1000baseT_Full);
605*4882a593Smuzhiyun 	phylink_set(mask, 1000baseX_Full);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	mv88e6065_phylink_validate(chip, port, mask, state);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
mv88e6390_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)610*4882a593Smuzhiyun static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611*4882a593Smuzhiyun 				       unsigned long *mask,
612*4882a593Smuzhiyun 				       struct phylink_link_state *state)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	if (port >= 9) {
615*4882a593Smuzhiyun 		phylink_set(mask, 2500baseX_Full);
616*4882a593Smuzhiyun 		phylink_set(mask, 2500baseT_Full);
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* No ethtool bits for 200Mbps */
620*4882a593Smuzhiyun 	phylink_set(mask, 1000baseT_Full);
621*4882a593Smuzhiyun 	phylink_set(mask, 1000baseX_Full);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	mv88e6065_phylink_validate(chip, port, mask, state);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
mv88e6390x_phylink_validate(struct mv88e6xxx_chip * chip,int port,unsigned long * mask,struct phylink_link_state * state)626*4882a593Smuzhiyun static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627*4882a593Smuzhiyun 					unsigned long *mask,
628*4882a593Smuzhiyun 					struct phylink_link_state *state)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	if (port >= 9) {
631*4882a593Smuzhiyun 		phylink_set(mask, 10000baseT_Full);
632*4882a593Smuzhiyun 		phylink_set(mask, 10000baseKR_Full);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	mv88e6390_phylink_validate(chip, port, mask, state);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
mv88e6xxx_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)638*4882a593Smuzhiyun static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
639*4882a593Smuzhiyun 			       unsigned long *supported,
640*4882a593Smuzhiyun 			       struct phylink_link_state *state)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
643*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Allow all the expected bits */
646*4882a593Smuzhiyun 	phylink_set(mask, Autoneg);
647*4882a593Smuzhiyun 	phylink_set(mask, Pause);
648*4882a593Smuzhiyun 	phylink_set_port_modes(mask);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (chip->info->ops->phylink_validate)
651*4882a593Smuzhiyun 		chip->info->ops->phylink_validate(chip, port, mask, state);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
654*4882a593Smuzhiyun 	bitmap_and(state->advertising, state->advertising, mask,
655*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
658*4882a593Smuzhiyun 	 * to advertise both, only report advertising at 2500BaseX.
659*4882a593Smuzhiyun 	 */
660*4882a593Smuzhiyun 	phylink_helper_basex_speed(state);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
mv88e6xxx_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)663*4882a593Smuzhiyun static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
664*4882a593Smuzhiyun 				 unsigned int mode,
665*4882a593Smuzhiyun 				 const struct phylink_link_state *state)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
668*4882a593Smuzhiyun 	struct mv88e6xxx_port *p;
669*4882a593Smuzhiyun 	int err = 0;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	p = &chip->ports[port];
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if (mode != MLO_AN_PHY || !mv88e6xxx_phy_is_internal(ds, port)) {
676*4882a593Smuzhiyun 		/* In inband mode, the link may come up at any time while the
677*4882a593Smuzhiyun 		 * link is not forced down. Force the link down while we
678*4882a593Smuzhiyun 		 * reconfigure the interface mode.
679*4882a593Smuzhiyun 		 */
680*4882a593Smuzhiyun 		if (mode == MLO_AN_INBAND &&
681*4882a593Smuzhiyun 		    p->interface != state->interface &&
682*4882a593Smuzhiyun 		    chip->info->ops->port_set_link)
683*4882a593Smuzhiyun 			chip->info->ops->port_set_link(chip, port,
684*4882a593Smuzhiyun 						       LINK_FORCED_DOWN);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		err = mv88e6xxx_port_config_interface(chip, port,
687*4882a593Smuzhiyun 						      state->interface);
688*4882a593Smuzhiyun 		if (err && err != -EOPNOTSUPP)
689*4882a593Smuzhiyun 			goto err_unlock;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_pcs_config(chip, port, mode,
692*4882a593Smuzhiyun 						  state->interface,
693*4882a593Smuzhiyun 						  state->advertising);
694*4882a593Smuzhiyun 		/* FIXME: we should restart negotiation if something changed -
695*4882a593Smuzhiyun 		 * which is something we get if we convert to using phylinks
696*4882a593Smuzhiyun 		 * PCS operations.
697*4882a593Smuzhiyun 		 */
698*4882a593Smuzhiyun 		if (err > 0)
699*4882a593Smuzhiyun 			err = 0;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/* Undo the forced down state above after completing configuration
703*4882a593Smuzhiyun 	 * irrespective of its state on entry, which allows the link to come
704*4882a593Smuzhiyun 	 * up in the in-band case where there is no separate SERDES. Also
705*4882a593Smuzhiyun 	 * ensure that the link can come up if the PPU is in use and we are
706*4882a593Smuzhiyun 	 * in PHY mode (we treat the PPU as an effective in-band mechanism.)
707*4882a593Smuzhiyun 	 */
708*4882a593Smuzhiyun 	if (chip->info->ops->port_set_link &&
709*4882a593Smuzhiyun 	    ((mode == MLO_AN_INBAND && p->interface != state->interface) ||
710*4882a593Smuzhiyun 	     (mode == MLO_AN_PHY && mv88e6xxx_port_ppu_updates(chip, port))))
711*4882a593Smuzhiyun 		chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	p->interface = state->interface;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun err_unlock:
716*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (err && err != -EOPNOTSUPP)
719*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
mv88e6xxx_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)722*4882a593Smuzhiyun static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
723*4882a593Smuzhiyun 				    unsigned int mode,
724*4882a593Smuzhiyun 				    phy_interface_t interface)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
727*4882a593Smuzhiyun 	const struct mv88e6xxx_ops *ops;
728*4882a593Smuzhiyun 	int err = 0;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	ops = chip->info->ops;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
733*4882a593Smuzhiyun 	/* Internal PHYs propagate their configuration directly to the MAC.
734*4882a593Smuzhiyun 	 * External PHYs depend on whether the PPU is enabled for this port.
735*4882a593Smuzhiyun 	 */
736*4882a593Smuzhiyun 	if (((!mv88e6xxx_phy_is_internal(ds, port) &&
737*4882a593Smuzhiyun 	      !mv88e6xxx_port_ppu_updates(chip, port)) ||
738*4882a593Smuzhiyun 	     mode == MLO_AN_FIXED) && ops->port_set_link)
739*4882a593Smuzhiyun 		err = ops->port_set_link(chip, port, LINK_FORCED_DOWN);
740*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (err)
743*4882a593Smuzhiyun 		dev_err(chip->dev,
744*4882a593Smuzhiyun 			"p%d: failed to force MAC link down\n", port);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
mv88e6xxx_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)747*4882a593Smuzhiyun static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
748*4882a593Smuzhiyun 				  unsigned int mode, phy_interface_t interface,
749*4882a593Smuzhiyun 				  struct phy_device *phydev,
750*4882a593Smuzhiyun 				  int speed, int duplex,
751*4882a593Smuzhiyun 				  bool tx_pause, bool rx_pause)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
754*4882a593Smuzhiyun 	const struct mv88e6xxx_ops *ops;
755*4882a593Smuzhiyun 	int err = 0;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	ops = chip->info->ops;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
760*4882a593Smuzhiyun 	/* Internal PHYs propagate their configuration directly to the MAC.
761*4882a593Smuzhiyun 	 * External PHYs depend on whether the PPU is enabled for this port.
762*4882a593Smuzhiyun 	 */
763*4882a593Smuzhiyun 	if ((!mv88e6xxx_phy_is_internal(ds, port) &&
764*4882a593Smuzhiyun 	     !mv88e6xxx_port_ppu_updates(chip, port)) ||
765*4882a593Smuzhiyun 	    mode == MLO_AN_FIXED) {
766*4882a593Smuzhiyun 		/* FIXME: for an automedia port, should we force the link
767*4882a593Smuzhiyun 		 * down here - what if the link comes up due to "other" media
768*4882a593Smuzhiyun 		 * while we're bringing the port up, how is the exclusivity
769*4882a593Smuzhiyun 		 * handled in the Marvell hardware? E.g. port 2 on 88E6390
770*4882a593Smuzhiyun 		 * shared between internal PHY and Serdes.
771*4882a593Smuzhiyun 		 */
772*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
773*4882a593Smuzhiyun 						   duplex);
774*4882a593Smuzhiyun 		if (err)
775*4882a593Smuzhiyun 			goto error;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		if (ops->port_set_speed_duplex) {
778*4882a593Smuzhiyun 			err = ops->port_set_speed_duplex(chip, port,
779*4882a593Smuzhiyun 							 speed, duplex);
780*4882a593Smuzhiyun 			if (err && err != -EOPNOTSUPP)
781*4882a593Smuzhiyun 				goto error;
782*4882a593Smuzhiyun 		}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		if (ops->port_set_link)
785*4882a593Smuzhiyun 			err = ops->port_set_link(chip, port, LINK_FORCED_UP);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun error:
788*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (err && err != -EOPNOTSUPP)
791*4882a593Smuzhiyun 		dev_err(ds->dev,
792*4882a593Smuzhiyun 			"p%d: failed to configure MAC link up\n", port);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip * chip,int port)795*4882a593Smuzhiyun static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	if (!chip->info->ops->stats_snapshot)
798*4882a593Smuzhiyun 		return -EOPNOTSUPP;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return chip->info->ops->stats_snapshot(chip, port);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
804*4882a593Smuzhiyun 	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
805*4882a593Smuzhiyun 	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
806*4882a593Smuzhiyun 	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
807*4882a593Smuzhiyun 	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
808*4882a593Smuzhiyun 	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
809*4882a593Smuzhiyun 	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
810*4882a593Smuzhiyun 	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
811*4882a593Smuzhiyun 	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
812*4882a593Smuzhiyun 	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
813*4882a593Smuzhiyun 	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
814*4882a593Smuzhiyun 	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
815*4882a593Smuzhiyun 	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
816*4882a593Smuzhiyun 	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
817*4882a593Smuzhiyun 	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
818*4882a593Smuzhiyun 	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
819*4882a593Smuzhiyun 	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
820*4882a593Smuzhiyun 	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
821*4882a593Smuzhiyun 	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
822*4882a593Smuzhiyun 	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
823*4882a593Smuzhiyun 	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
824*4882a593Smuzhiyun 	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
825*4882a593Smuzhiyun 	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
826*4882a593Smuzhiyun 	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
827*4882a593Smuzhiyun 	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
828*4882a593Smuzhiyun 	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
829*4882a593Smuzhiyun 	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
830*4882a593Smuzhiyun 	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
831*4882a593Smuzhiyun 	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
832*4882a593Smuzhiyun 	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
833*4882a593Smuzhiyun 	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
834*4882a593Smuzhiyun 	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
835*4882a593Smuzhiyun 	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
836*4882a593Smuzhiyun 	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
837*4882a593Smuzhiyun 	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
838*4882a593Smuzhiyun 	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
839*4882a593Smuzhiyun 	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
840*4882a593Smuzhiyun 	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
841*4882a593Smuzhiyun 	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
842*4882a593Smuzhiyun 	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
843*4882a593Smuzhiyun 	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
844*4882a593Smuzhiyun 	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
845*4882a593Smuzhiyun 	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
846*4882a593Smuzhiyun 	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
847*4882a593Smuzhiyun 	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
848*4882a593Smuzhiyun 	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
849*4882a593Smuzhiyun 	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
850*4882a593Smuzhiyun 	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
851*4882a593Smuzhiyun 	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
852*4882a593Smuzhiyun 	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
853*4882a593Smuzhiyun 	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
854*4882a593Smuzhiyun 	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
855*4882a593Smuzhiyun 	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
856*4882a593Smuzhiyun 	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
857*4882a593Smuzhiyun 	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
858*4882a593Smuzhiyun 	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
859*4882a593Smuzhiyun 	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
860*4882a593Smuzhiyun 	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
861*4882a593Smuzhiyun 	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
862*4882a593Smuzhiyun 	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun 
_mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip * chip,struct mv88e6xxx_hw_stat * s,int port,u16 bank1_select,u16 histogram)865*4882a593Smuzhiyun static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
866*4882a593Smuzhiyun 					    struct mv88e6xxx_hw_stat *s,
867*4882a593Smuzhiyun 					    int port, u16 bank1_select,
868*4882a593Smuzhiyun 					    u16 histogram)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	u32 low;
871*4882a593Smuzhiyun 	u32 high = 0;
872*4882a593Smuzhiyun 	u16 reg = 0;
873*4882a593Smuzhiyun 	int err;
874*4882a593Smuzhiyun 	u64 value;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	switch (s->type) {
877*4882a593Smuzhiyun 	case STATS_TYPE_PORT:
878*4882a593Smuzhiyun 		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
879*4882a593Smuzhiyun 		if (err)
880*4882a593Smuzhiyun 			return U64_MAX;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		low = reg;
883*4882a593Smuzhiyun 		if (s->size == 4) {
884*4882a593Smuzhiyun 			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
885*4882a593Smuzhiyun 			if (err)
886*4882a593Smuzhiyun 				return U64_MAX;
887*4882a593Smuzhiyun 			low |= ((u32)reg) << 16;
888*4882a593Smuzhiyun 		}
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	case STATS_TYPE_BANK1:
891*4882a593Smuzhiyun 		reg = bank1_select;
892*4882a593Smuzhiyun 		fallthrough;
893*4882a593Smuzhiyun 	case STATS_TYPE_BANK0:
894*4882a593Smuzhiyun 		reg |= s->reg | histogram;
895*4882a593Smuzhiyun 		mv88e6xxx_g1_stats_read(chip, reg, &low);
896*4882a593Smuzhiyun 		if (s->size == 8)
897*4882a593Smuzhiyun 			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
898*4882a593Smuzhiyun 		break;
899*4882a593Smuzhiyun 	default:
900*4882a593Smuzhiyun 		return U64_MAX;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 	value = (((u64)high) << 32) | low;
903*4882a593Smuzhiyun 	return value;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data,int types)906*4882a593Smuzhiyun static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
907*4882a593Smuzhiyun 				       uint8_t *data, int types)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct mv88e6xxx_hw_stat *stat;
910*4882a593Smuzhiyun 	int i, j;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
913*4882a593Smuzhiyun 		stat = &mv88e6xxx_hw_stats[i];
914*4882a593Smuzhiyun 		if (stat->type & types) {
915*4882a593Smuzhiyun 			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
916*4882a593Smuzhiyun 			       ETH_GSTRING_LEN);
917*4882a593Smuzhiyun 			j++;
918*4882a593Smuzhiyun 		}
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return j;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
mv88e6095_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)924*4882a593Smuzhiyun static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
925*4882a593Smuzhiyun 				       uint8_t *data)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_strings(chip, data,
928*4882a593Smuzhiyun 					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
mv88e6250_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)931*4882a593Smuzhiyun static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
932*4882a593Smuzhiyun 				       uint8_t *data)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
mv88e6320_stats_get_strings(struct mv88e6xxx_chip * chip,uint8_t * data)937*4882a593Smuzhiyun static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
938*4882a593Smuzhiyun 				       uint8_t *data)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_strings(chip, data,
941*4882a593Smuzhiyun 					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
945*4882a593Smuzhiyun 	"atu_member_violation",
946*4882a593Smuzhiyun 	"atu_miss_violation",
947*4882a593Smuzhiyun 	"atu_full_violation",
948*4882a593Smuzhiyun 	"vtu_member_violation",
949*4882a593Smuzhiyun 	"vtu_miss_violation",
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun 
mv88e6xxx_atu_vtu_get_strings(uint8_t * data)952*4882a593Smuzhiyun static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	unsigned int i;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
957*4882a593Smuzhiyun 		strlcpy(data + i * ETH_GSTRING_LEN,
958*4882a593Smuzhiyun 			mv88e6xxx_atu_vtu_stats_strings[i],
959*4882a593Smuzhiyun 			ETH_GSTRING_LEN);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
mv88e6xxx_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)962*4882a593Smuzhiyun static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
963*4882a593Smuzhiyun 				  u32 stringset, uint8_t *data)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
966*4882a593Smuzhiyun 	int count = 0;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (stringset != ETH_SS_STATS)
969*4882a593Smuzhiyun 		return;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (chip->info->ops->stats_get_strings)
974*4882a593Smuzhiyun 		count = chip->info->ops->stats_get_strings(chip, data);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	if (chip->info->ops->serdes_get_strings) {
977*4882a593Smuzhiyun 		data += count * ETH_GSTRING_LEN;
978*4882a593Smuzhiyun 		count = chip->info->ops->serdes_get_strings(chip, port, data);
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	data += count * ETH_GSTRING_LEN;
982*4882a593Smuzhiyun 	mv88e6xxx_atu_vtu_get_strings(data);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip * chip,int types)987*4882a593Smuzhiyun static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
988*4882a593Smuzhiyun 					  int types)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct mv88e6xxx_hw_stat *stat;
991*4882a593Smuzhiyun 	int i, j;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
994*4882a593Smuzhiyun 		stat = &mv88e6xxx_hw_stats[i];
995*4882a593Smuzhiyun 		if (stat->type & types)
996*4882a593Smuzhiyun 			j++;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 	return j;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip * chip)1001*4882a593Smuzhiyun static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1004*4882a593Smuzhiyun 					      STATS_TYPE_PORT);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip * chip)1007*4882a593Smuzhiyun static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip * chip)1012*4882a593Smuzhiyun static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1015*4882a593Smuzhiyun 					      STATS_TYPE_BANK1);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
mv88e6xxx_get_sset_count(struct dsa_switch * ds,int port,int sset)1018*4882a593Smuzhiyun static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1021*4882a593Smuzhiyun 	int serdes_count = 0;
1022*4882a593Smuzhiyun 	int count = 0;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (sset != ETH_SS_STATS)
1025*4882a593Smuzhiyun 		return 0;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1028*4882a593Smuzhiyun 	if (chip->info->ops->stats_get_sset_count)
1029*4882a593Smuzhiyun 		count = chip->info->ops->stats_get_sset_count(chip);
1030*4882a593Smuzhiyun 	if (count < 0)
1031*4882a593Smuzhiyun 		goto out;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (chip->info->ops->serdes_get_sset_count)
1034*4882a593Smuzhiyun 		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1035*4882a593Smuzhiyun 								      port);
1036*4882a593Smuzhiyun 	if (serdes_count < 0) {
1037*4882a593Smuzhiyun 		count = serdes_count;
1038*4882a593Smuzhiyun 		goto out;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 	count += serdes_count;
1041*4882a593Smuzhiyun 	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun out:
1044*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	return count;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data,int types,u16 bank1_select,u16 histogram)1049*4882a593Smuzhiyun static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1050*4882a593Smuzhiyun 				     uint64_t *data, int types,
1051*4882a593Smuzhiyun 				     u16 bank1_select, u16 histogram)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct mv88e6xxx_hw_stat *stat;
1054*4882a593Smuzhiyun 	int i, j;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1057*4882a593Smuzhiyun 		stat = &mv88e6xxx_hw_stats[i];
1058*4882a593Smuzhiyun 		if (stat->type & types) {
1059*4882a593Smuzhiyun 			mv88e6xxx_reg_lock(chip);
1060*4882a593Smuzhiyun 			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1061*4882a593Smuzhiyun 							      bank1_select,
1062*4882a593Smuzhiyun 							      histogram);
1063*4882a593Smuzhiyun 			mv88e6xxx_reg_unlock(chip);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 			j++;
1066*4882a593Smuzhiyun 		}
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 	return j;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
mv88e6095_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1071*4882a593Smuzhiyun static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1072*4882a593Smuzhiyun 				     uint64_t *data)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_stats(chip, port, data,
1075*4882a593Smuzhiyun 					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1076*4882a593Smuzhiyun 					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
mv88e6250_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1079*4882a593Smuzhiyun static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1080*4882a593Smuzhiyun 				     uint64_t *data)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1083*4882a593Smuzhiyun 					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
mv88e6320_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1086*4882a593Smuzhiyun static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1087*4882a593Smuzhiyun 				     uint64_t *data)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_stats(chip, port, data,
1090*4882a593Smuzhiyun 					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1091*4882a593Smuzhiyun 					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1092*4882a593Smuzhiyun 					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun 
mv88e6390_stats_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1095*4882a593Smuzhiyun static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1096*4882a593Smuzhiyun 				     uint64_t *data)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	return mv88e6xxx_stats_get_stats(chip, port, data,
1099*4882a593Smuzhiyun 					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1100*4882a593Smuzhiyun 					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1101*4882a593Smuzhiyun 					 0);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1104*4882a593Smuzhiyun static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1105*4882a593Smuzhiyun 					uint64_t *data)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	*data++ = chip->ports[port].atu_member_violation;
1108*4882a593Smuzhiyun 	*data++ = chip->ports[port].atu_miss_violation;
1109*4882a593Smuzhiyun 	*data++ = chip->ports[port].atu_full_violation;
1110*4882a593Smuzhiyun 	*data++ = chip->ports[port].vtu_member_violation;
1111*4882a593Smuzhiyun 	*data++ = chip->ports[port].vtu_miss_violation;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
mv88e6xxx_get_stats(struct mv88e6xxx_chip * chip,int port,uint64_t * data)1114*4882a593Smuzhiyun static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1115*4882a593Smuzhiyun 				uint64_t *data)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	int count = 0;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (chip->info->ops->stats_get_stats)
1120*4882a593Smuzhiyun 		count = chip->info->ops->stats_get_stats(chip, port, data);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1123*4882a593Smuzhiyun 	if (chip->info->ops->serdes_get_stats) {
1124*4882a593Smuzhiyun 		data += count;
1125*4882a593Smuzhiyun 		count = chip->info->ops->serdes_get_stats(chip, port, data);
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 	data += count;
1128*4882a593Smuzhiyun 	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
1129*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
mv88e6xxx_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)1132*4882a593Smuzhiyun static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1133*4882a593Smuzhiyun 					uint64_t *data)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1136*4882a593Smuzhiyun 	int ret;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	ret = mv88e6xxx_stats_snapshot(chip, port);
1141*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	if (ret < 0)
1144*4882a593Smuzhiyun 		return;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	mv88e6xxx_get_stats(chip, port, data);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
mv88e6xxx_get_regs_len(struct dsa_switch * ds,int port)1150*4882a593Smuzhiyun static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1153*4882a593Smuzhiyun 	int len;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	len = 32 * sizeof(u16);
1156*4882a593Smuzhiyun 	if (chip->info->ops->serdes_get_regs_len)
1157*4882a593Smuzhiyun 		len += chip->info->ops->serdes_get_regs_len(chip, port);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return len;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
mv88e6xxx_get_regs(struct dsa_switch * ds,int port,struct ethtool_regs * regs,void * _p)1162*4882a593Smuzhiyun static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1163*4882a593Smuzhiyun 			       struct ethtool_regs *regs, void *_p)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1166*4882a593Smuzhiyun 	int err;
1167*4882a593Smuzhiyun 	u16 reg;
1168*4882a593Smuzhiyun 	u16 *p = _p;
1169*4882a593Smuzhiyun 	int i;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	regs->version = chip->info->prod_num;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	memset(p, 0xff, 32 * sizeof(u16));
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		err = mv88e6xxx_port_read(chip, port, i, &reg);
1180*4882a593Smuzhiyun 		if (!err)
1181*4882a593Smuzhiyun 			p[i] = reg;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	if (chip->info->ops->serdes_get_regs)
1185*4882a593Smuzhiyun 		chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
mv88e6xxx_get_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)1190*4882a593Smuzhiyun static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1191*4882a593Smuzhiyun 				 struct ethtool_eee *e)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun 	/* Nothing to do on the port's MAC */
1194*4882a593Smuzhiyun 	return 0;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
mv88e6xxx_set_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)1197*4882a593Smuzhiyun static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1198*4882a593Smuzhiyun 				 struct ethtool_eee *e)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	/* Nothing to do on the port's MAC */
1201*4882a593Smuzhiyun 	return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /* Mask of the local ports allowed to receive frames from a given fabric port */
mv88e6xxx_port_vlan(struct mv88e6xxx_chip * chip,int dev,int port)1205*4882a593Smuzhiyun static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
1208*4882a593Smuzhiyun 	struct dsa_switch_tree *dst = ds->dst;
1209*4882a593Smuzhiyun 	struct net_device *br;
1210*4882a593Smuzhiyun 	struct dsa_port *dp;
1211*4882a593Smuzhiyun 	bool found = false;
1212*4882a593Smuzhiyun 	u16 pvlan;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	list_for_each_entry(dp, &dst->ports, list) {
1215*4882a593Smuzhiyun 		if (dp->ds->index == dev && dp->index == port) {
1216*4882a593Smuzhiyun 			found = true;
1217*4882a593Smuzhiyun 			break;
1218*4882a593Smuzhiyun 		}
1219*4882a593Smuzhiyun 	}
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* Prevent frames from unknown switch or port */
1222*4882a593Smuzhiyun 	if (!found)
1223*4882a593Smuzhiyun 		return 0;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* Frames from DSA links and CPU ports can egress any local port */
1226*4882a593Smuzhiyun 	if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
1227*4882a593Smuzhiyun 		return mv88e6xxx_port_mask(chip);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	br = dp->bridge_dev;
1230*4882a593Smuzhiyun 	pvlan = 0;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/* Frames from user ports can egress any local DSA links and CPU ports,
1233*4882a593Smuzhiyun 	 * as well as any local member of their bridge group.
1234*4882a593Smuzhiyun 	 */
1235*4882a593Smuzhiyun 	list_for_each_entry(dp, &dst->ports, list)
1236*4882a593Smuzhiyun 		if (dp->ds == ds &&
1237*4882a593Smuzhiyun 		    (dp->type == DSA_PORT_TYPE_CPU ||
1238*4882a593Smuzhiyun 		     dp->type == DSA_PORT_TYPE_DSA ||
1239*4882a593Smuzhiyun 		     (br && dp->bridge_dev == br)))
1240*4882a593Smuzhiyun 			pvlan |= BIT(dp->index);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	return pvlan;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip * chip,int port)1245*4882a593Smuzhiyun static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* prevent frames from going back out of the port they came in on */
1250*4882a593Smuzhiyun 	output_ports &= ~BIT(port);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
mv88e6xxx_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)1255*4882a593Smuzhiyun static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1256*4882a593Smuzhiyun 					 u8 state)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1259*4882a593Smuzhiyun 	int err;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1262*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_state(chip, port, state);
1263*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (err)
1266*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to update state\n", port);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
mv88e6xxx_pri_setup(struct mv88e6xxx_chip * chip)1269*4882a593Smuzhiyun static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	int err;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	if (chip->info->ops->ieee_pri_map) {
1274*4882a593Smuzhiyun 		err = chip->info->ops->ieee_pri_map(chip);
1275*4882a593Smuzhiyun 		if (err)
1276*4882a593Smuzhiyun 			return err;
1277*4882a593Smuzhiyun 	}
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	if (chip->info->ops->ip_pri_map) {
1280*4882a593Smuzhiyun 		err = chip->info->ops->ip_pri_map(chip);
1281*4882a593Smuzhiyun 		if (err)
1282*4882a593Smuzhiyun 			return err;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	return 0;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
mv88e6xxx_devmap_setup(struct mv88e6xxx_chip * chip)1288*4882a593Smuzhiyun static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
1291*4882a593Smuzhiyun 	int target, port;
1292*4882a593Smuzhiyun 	int err;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (!chip->info->global2_addr)
1295*4882a593Smuzhiyun 		return 0;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* Initialize the routing port to the 32 possible target devices */
1298*4882a593Smuzhiyun 	for (target = 0; target < 32; target++) {
1299*4882a593Smuzhiyun 		port = dsa_routing_port(ds, target);
1300*4882a593Smuzhiyun 		if (port == ds->num_ports)
1301*4882a593Smuzhiyun 			port = 0x1f;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1304*4882a593Smuzhiyun 		if (err)
1305*4882a593Smuzhiyun 			return err;
1306*4882a593Smuzhiyun 	}
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	if (chip->info->ops->set_cascade_port) {
1309*4882a593Smuzhiyun 		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1310*4882a593Smuzhiyun 		err = chip->info->ops->set_cascade_port(chip, port);
1311*4882a593Smuzhiyun 		if (err)
1312*4882a593Smuzhiyun 			return err;
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1316*4882a593Smuzhiyun 	if (err)
1317*4882a593Smuzhiyun 		return err;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	return 0;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
mv88e6xxx_trunk_setup(struct mv88e6xxx_chip * chip)1322*4882a593Smuzhiyun static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	/* Clear all trunk masks and mapping */
1325*4882a593Smuzhiyun 	if (chip->info->global2_addr)
1326*4882a593Smuzhiyun 		return mv88e6xxx_g2_trunk_clear(chip);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
mv88e6xxx_rmu_setup(struct mv88e6xxx_chip * chip)1331*4882a593Smuzhiyun static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	if (chip->info->ops->rmu_disable)
1334*4882a593Smuzhiyun 		return chip->info->ops->rmu_disable(chip);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	return 0;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun 
mv88e6xxx_pot_setup(struct mv88e6xxx_chip * chip)1339*4882a593Smuzhiyun static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun 	if (chip->info->ops->pot_clear)
1342*4882a593Smuzhiyun 		return chip->info->ops->pot_clear(chip);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	return 0;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip * chip)1347*4882a593Smuzhiyun static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	if (chip->info->ops->mgmt_rsvd2cpu)
1350*4882a593Smuzhiyun 		return chip->info->ops->mgmt_rsvd2cpu(chip);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	return 0;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun 
mv88e6xxx_atu_setup(struct mv88e6xxx_chip * chip)1355*4882a593Smuzhiyun static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun 	int err;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1360*4882a593Smuzhiyun 	if (err)
1361*4882a593Smuzhiyun 		return err;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1364*4882a593Smuzhiyun 	if (err)
1365*4882a593Smuzhiyun 		return err;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
mv88e6xxx_irl_setup(struct mv88e6xxx_chip * chip)1370*4882a593Smuzhiyun static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	int port;
1373*4882a593Smuzhiyun 	int err;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (!chip->info->ops->irl_init_all)
1376*4882a593Smuzhiyun 		return 0;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1379*4882a593Smuzhiyun 		/* Disable ingress rate limiting by resetting all per port
1380*4882a593Smuzhiyun 		 * ingress rate limit resources to their initial state.
1381*4882a593Smuzhiyun 		 */
1382*4882a593Smuzhiyun 		err = chip->info->ops->irl_init_all(chip, port);
1383*4882a593Smuzhiyun 		if (err)
1384*4882a593Smuzhiyun 			return err;
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	return 0;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
mv88e6xxx_mac_setup(struct mv88e6xxx_chip * chip)1390*4882a593Smuzhiyun static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	if (chip->info->ops->set_switch_mac) {
1393*4882a593Smuzhiyun 		u8 addr[ETH_ALEN];
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 		eth_random_addr(addr);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 		return chip->info->ops->set_switch_mac(chip, addr);
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	return 0;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
mv88e6xxx_pvt_map(struct mv88e6xxx_chip * chip,int dev,int port)1403*4882a593Smuzhiyun static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	u16 pvlan = 0;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	if (!mv88e6xxx_has_pvt(chip))
1408*4882a593Smuzhiyun 		return 0;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Skip the local source device, which uses in-chip port VLAN */
1411*4882a593Smuzhiyun 	if (dev != chip->ds->index)
1412*4882a593Smuzhiyun 		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
mv88e6xxx_pvt_setup(struct mv88e6xxx_chip * chip)1417*4882a593Smuzhiyun static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	int dev, port;
1420*4882a593Smuzhiyun 	int err;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	if (!mv88e6xxx_has_pvt(chip))
1423*4882a593Smuzhiyun 		return 0;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
1426*4882a593Smuzhiyun 	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1427*4882a593Smuzhiyun 	 */
1428*4882a593Smuzhiyun 	err = mv88e6xxx_g2_misc_4_bit_port(chip);
1429*4882a593Smuzhiyun 	if (err)
1430*4882a593Smuzhiyun 		return err;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1433*4882a593Smuzhiyun 		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1434*4882a593Smuzhiyun 			err = mv88e6xxx_pvt_map(chip, dev, port);
1435*4882a593Smuzhiyun 			if (err)
1436*4882a593Smuzhiyun 				return err;
1437*4882a593Smuzhiyun 		}
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	return 0;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
mv88e6xxx_port_fast_age(struct dsa_switch * ds,int port)1443*4882a593Smuzhiyun static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1446*4882a593Smuzhiyun 	int err;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1449*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1450*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (err)
1453*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun 
mv88e6xxx_vtu_setup(struct mv88e6xxx_chip * chip)1456*4882a593Smuzhiyun static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	if (!chip->info->max_vid)
1459*4882a593Smuzhiyun 		return 0;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return mv88e6xxx_g1_vtu_flush(chip);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)1464*4882a593Smuzhiyun static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1465*4882a593Smuzhiyun 				 struct mv88e6xxx_vtu_entry *entry)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun 	if (!chip->info->ops->vtu_getnext)
1468*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	return chip->info->ops->vtu_getnext(chip, entry);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun 
mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip * chip,struct mv88e6xxx_vtu_entry * entry)1473*4882a593Smuzhiyun static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1474*4882a593Smuzhiyun 				   struct mv88e6xxx_vtu_entry *entry)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun 	if (!chip->info->ops->vtu_loadpurge)
1477*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	return chip->info->ops->vtu_loadpurge(chip, entry);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun 
mv88e6xxx_fid_map(struct mv88e6xxx_chip * chip,unsigned long * fid_bitmap)1482*4882a593Smuzhiyun int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
1485*4882a593Smuzhiyun 	int i, err;
1486*4882a593Smuzhiyun 	u16 fid;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/* Set every FID bit used by the (un)bridged ports */
1491*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1492*4882a593Smuzhiyun 		err = mv88e6xxx_port_get_fid(chip, i, &fid);
1493*4882a593Smuzhiyun 		if (err)
1494*4882a593Smuzhiyun 			return err;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		set_bit(fid, fid_bitmap);
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	/* Set every FID bit used by the VLAN entries */
1500*4882a593Smuzhiyun 	vlan.vid = chip->info->max_vid;
1501*4882a593Smuzhiyun 	vlan.valid = false;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	do {
1504*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1505*4882a593Smuzhiyun 		if (err)
1506*4882a593Smuzhiyun 			return err;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 		if (!vlan.valid)
1509*4882a593Smuzhiyun 			break;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 		set_bit(vlan.fid, fid_bitmap);
1512*4882a593Smuzhiyun 	} while (vlan.vid < chip->info->max_vid);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	return 0;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun 
mv88e6xxx_atu_new(struct mv88e6xxx_chip * chip,u16 * fid)1517*4882a593Smuzhiyun static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1520*4882a593Smuzhiyun 	int err;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	err = mv88e6xxx_fid_map(chip, fid_bitmap);
1523*4882a593Smuzhiyun 	if (err)
1524*4882a593Smuzhiyun 		return err;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/* The reset value 0x000 is used to indicate that multiple address
1527*4882a593Smuzhiyun 	 * databases are not needed. Return the next positive available.
1528*4882a593Smuzhiyun 	 */
1529*4882a593Smuzhiyun 	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1530*4882a593Smuzhiyun 	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1531*4882a593Smuzhiyun 		return -ENOSPC;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	/* Clear the database */
1534*4882a593Smuzhiyun 	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
mv88e6xxx_port_check_hw_vlan(struct dsa_switch * ds,int port,u16 vid_begin,u16 vid_end)1537*4882a593Smuzhiyun static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1538*4882a593Smuzhiyun 					u16 vid_begin, u16 vid_end)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1541*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
1542*4882a593Smuzhiyun 	int i, err;
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	/* DSA and CPU ports have to be members of multiple vlans */
1545*4882a593Smuzhiyun 	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1546*4882a593Smuzhiyun 		return 0;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	if (!vid_begin)
1549*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	vlan.vid = vid_begin - 1;
1552*4882a593Smuzhiyun 	vlan.valid = false;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	do {
1555*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1556*4882a593Smuzhiyun 		if (err)
1557*4882a593Smuzhiyun 			return err;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		if (!vlan.valid)
1560*4882a593Smuzhiyun 			break;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 		if (vlan.vid > vid_end)
1563*4882a593Smuzhiyun 			break;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1566*4882a593Smuzhiyun 			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1567*4882a593Smuzhiyun 				continue;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 			if (!dsa_to_port(ds, i)->slave)
1570*4882a593Smuzhiyun 				continue;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 			if (vlan.member[i] ==
1573*4882a593Smuzhiyun 			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1574*4882a593Smuzhiyun 				continue;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 			if (dsa_to_port(ds, i)->bridge_dev ==
1577*4882a593Smuzhiyun 			    dsa_to_port(ds, port)->bridge_dev)
1578*4882a593Smuzhiyun 				break; /* same bridge, check next VLAN */
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 			if (!dsa_to_port(ds, i)->bridge_dev)
1581*4882a593Smuzhiyun 				continue;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1584*4882a593Smuzhiyun 				port, vlan.vid, i,
1585*4882a593Smuzhiyun 				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1586*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1587*4882a593Smuzhiyun 		}
1588*4882a593Smuzhiyun 	} while (vlan.vid < vid_end);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_filtering(struct dsa_switch * ds,int port,bool vlan_filtering,struct switchdev_trans * trans)1593*4882a593Smuzhiyun static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1594*4882a593Smuzhiyun 					 bool vlan_filtering,
1595*4882a593Smuzhiyun 					 struct switchdev_trans *trans)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1598*4882a593Smuzhiyun 	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1599*4882a593Smuzhiyun 		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1600*4882a593Smuzhiyun 	int err;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	if (switchdev_trans_ph_prepare(trans))
1603*4882a593Smuzhiyun 		return chip->info->max_vid ? 0 : -EOPNOTSUPP;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1606*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1607*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	return err;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1613*4882a593Smuzhiyun mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1614*4882a593Smuzhiyun 			    const struct switchdev_obj_port_vlan *vlan)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1617*4882a593Smuzhiyun 	int err;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	if (!chip->info->max_vid)
1620*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* If the requested port doesn't belong to the same bridge as the VLAN
1623*4882a593Smuzhiyun 	 * members, do not support it (yet) and fallback to software VLAN.
1624*4882a593Smuzhiyun 	 */
1625*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1626*4882a593Smuzhiyun 	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1627*4882a593Smuzhiyun 					   vlan->vid_end);
1628*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	/* We don't need any dynamic resource from the kernel (yet),
1631*4882a593Smuzhiyun 	 * so skip the prepare phase.
1632*4882a593Smuzhiyun 	 */
1633*4882a593Smuzhiyun 	return err;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun 
mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip * chip,int port,const unsigned char * addr,u16 vid,u8 state)1636*4882a593Smuzhiyun static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1637*4882a593Smuzhiyun 					const unsigned char *addr, u16 vid,
1638*4882a593Smuzhiyun 					u8 state)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	struct mv88e6xxx_atu_entry entry;
1641*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
1642*4882a593Smuzhiyun 	u16 fid;
1643*4882a593Smuzhiyun 	int err;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	/* Null VLAN ID corresponds to the port private database */
1646*4882a593Smuzhiyun 	if (vid == 0) {
1647*4882a593Smuzhiyun 		err = mv88e6xxx_port_get_fid(chip, port, &fid);
1648*4882a593Smuzhiyun 		if (err)
1649*4882a593Smuzhiyun 			return err;
1650*4882a593Smuzhiyun 	} else {
1651*4882a593Smuzhiyun 		vlan.vid = vid - 1;
1652*4882a593Smuzhiyun 		vlan.valid = false;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1655*4882a593Smuzhiyun 		if (err)
1656*4882a593Smuzhiyun 			return err;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
1659*4882a593Smuzhiyun 		if (vlan.vid != vid || !vlan.valid)
1660*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 		fid = vlan.fid;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	entry.state = 0;
1666*4882a593Smuzhiyun 	ether_addr_copy(entry.mac, addr);
1667*4882a593Smuzhiyun 	eth_addr_dec(entry.mac);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
1670*4882a593Smuzhiyun 	if (err)
1671*4882a593Smuzhiyun 		return err;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	/* Initialize a fresh ATU entry if it isn't found */
1674*4882a593Smuzhiyun 	if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
1675*4882a593Smuzhiyun 		memset(&entry, 0, sizeof(entry));
1676*4882a593Smuzhiyun 		ether_addr_copy(entry.mac, addr);
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	/* Purge the ATU entry only if no port is using it anymore */
1680*4882a593Smuzhiyun 	if (!state) {
1681*4882a593Smuzhiyun 		entry.portvec &= ~BIT(port);
1682*4882a593Smuzhiyun 		if (!entry.portvec)
1683*4882a593Smuzhiyun 			entry.state = 0;
1684*4882a593Smuzhiyun 	} else {
1685*4882a593Smuzhiyun 		if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1686*4882a593Smuzhiyun 			entry.portvec = BIT(port);
1687*4882a593Smuzhiyun 		else
1688*4882a593Smuzhiyun 			entry.portvec |= BIT(port);
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 		entry.state = state;
1691*4882a593Smuzhiyun 	}
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
mv88e6xxx_policy_apply(struct mv88e6xxx_chip * chip,int port,const struct mv88e6xxx_policy * policy)1696*4882a593Smuzhiyun static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1697*4882a593Smuzhiyun 				  const struct mv88e6xxx_policy *policy)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1700*4882a593Smuzhiyun 	enum mv88e6xxx_policy_action action = policy->action;
1701*4882a593Smuzhiyun 	const u8 *addr = policy->addr;
1702*4882a593Smuzhiyun 	u16 vid = policy->vid;
1703*4882a593Smuzhiyun 	u8 state;
1704*4882a593Smuzhiyun 	int err;
1705*4882a593Smuzhiyun 	int id;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	if (!chip->info->ops->port_set_policy)
1708*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	switch (mapping) {
1711*4882a593Smuzhiyun 	case MV88E6XXX_POLICY_MAPPING_DA:
1712*4882a593Smuzhiyun 	case MV88E6XXX_POLICY_MAPPING_SA:
1713*4882a593Smuzhiyun 		if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1714*4882a593Smuzhiyun 			state = 0; /* Dissociate the port and address */
1715*4882a593Smuzhiyun 		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1716*4882a593Smuzhiyun 			 is_multicast_ether_addr(addr))
1717*4882a593Smuzhiyun 			state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1718*4882a593Smuzhiyun 		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1719*4882a593Smuzhiyun 			 is_unicast_ether_addr(addr))
1720*4882a593Smuzhiyun 			state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1721*4882a593Smuzhiyun 		else
1722*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 		err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1725*4882a593Smuzhiyun 						   state);
1726*4882a593Smuzhiyun 		if (err)
1727*4882a593Smuzhiyun 			return err;
1728*4882a593Smuzhiyun 		break;
1729*4882a593Smuzhiyun 	default:
1730*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1731*4882a593Smuzhiyun 	}
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* Skip the port's policy clearing if the mapping is still in use */
1734*4882a593Smuzhiyun 	if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1735*4882a593Smuzhiyun 		idr_for_each_entry(&chip->policies, policy, id)
1736*4882a593Smuzhiyun 			if (policy->port == port &&
1737*4882a593Smuzhiyun 			    policy->mapping == mapping &&
1738*4882a593Smuzhiyun 			    policy->action != action)
1739*4882a593Smuzhiyun 				return 0;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	return chip->info->ops->port_set_policy(chip, port, mapping, action);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
mv88e6xxx_policy_insert(struct mv88e6xxx_chip * chip,int port,struct ethtool_rx_flow_spec * fs)1744*4882a593Smuzhiyun static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1745*4882a593Smuzhiyun 				   struct ethtool_rx_flow_spec *fs)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1748*4882a593Smuzhiyun 	struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1749*4882a593Smuzhiyun 	enum mv88e6xxx_policy_mapping mapping;
1750*4882a593Smuzhiyun 	enum mv88e6xxx_policy_action action;
1751*4882a593Smuzhiyun 	struct mv88e6xxx_policy *policy;
1752*4882a593Smuzhiyun 	u16 vid = 0;
1753*4882a593Smuzhiyun 	u8 *addr;
1754*4882a593Smuzhiyun 	int err;
1755*4882a593Smuzhiyun 	int id;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	if (fs->location != RX_CLS_LOC_ANY)
1758*4882a593Smuzhiyun 		return -EINVAL;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1761*4882a593Smuzhiyun 		action = MV88E6XXX_POLICY_ACTION_DISCARD;
1762*4882a593Smuzhiyun 	else
1763*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	switch (fs->flow_type & ~FLOW_EXT) {
1766*4882a593Smuzhiyun 	case ETHER_FLOW:
1767*4882a593Smuzhiyun 		if (!is_zero_ether_addr(mac_mask->h_dest) &&
1768*4882a593Smuzhiyun 		    is_zero_ether_addr(mac_mask->h_source)) {
1769*4882a593Smuzhiyun 			mapping = MV88E6XXX_POLICY_MAPPING_DA;
1770*4882a593Smuzhiyun 			addr = mac_entry->h_dest;
1771*4882a593Smuzhiyun 		} else if (is_zero_ether_addr(mac_mask->h_dest) &&
1772*4882a593Smuzhiyun 		    !is_zero_ether_addr(mac_mask->h_source)) {
1773*4882a593Smuzhiyun 			mapping = MV88E6XXX_POLICY_MAPPING_SA;
1774*4882a593Smuzhiyun 			addr = mac_entry->h_source;
1775*4882a593Smuzhiyun 		} else {
1776*4882a593Smuzhiyun 			/* Cannot support DA and SA mapping in the same rule */
1777*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1778*4882a593Smuzhiyun 		}
1779*4882a593Smuzhiyun 		break;
1780*4882a593Smuzhiyun 	default:
1781*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1782*4882a593Smuzhiyun 	}
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
1785*4882a593Smuzhiyun 		if (fs->m_ext.vlan_tci != htons(0xffff))
1786*4882a593Smuzhiyun 			return -EOPNOTSUPP;
1787*4882a593Smuzhiyun 		vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	idr_for_each_entry(&chip->policies, policy, id) {
1791*4882a593Smuzhiyun 		if (policy->port == port && policy->mapping == mapping &&
1792*4882a593Smuzhiyun 		    policy->action == action && policy->vid == vid &&
1793*4882a593Smuzhiyun 		    ether_addr_equal(policy->addr, addr))
1794*4882a593Smuzhiyun 			return -EEXIST;
1795*4882a593Smuzhiyun 	}
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1798*4882a593Smuzhiyun 	if (!policy)
1799*4882a593Smuzhiyun 		return -ENOMEM;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	fs->location = 0;
1802*4882a593Smuzhiyun 	err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1803*4882a593Smuzhiyun 			    GFP_KERNEL);
1804*4882a593Smuzhiyun 	if (err) {
1805*4882a593Smuzhiyun 		devm_kfree(chip->dev, policy);
1806*4882a593Smuzhiyun 		return err;
1807*4882a593Smuzhiyun 	}
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	memcpy(&policy->fs, fs, sizeof(*fs));
1810*4882a593Smuzhiyun 	ether_addr_copy(policy->addr, addr);
1811*4882a593Smuzhiyun 	policy->mapping = mapping;
1812*4882a593Smuzhiyun 	policy->action = action;
1813*4882a593Smuzhiyun 	policy->port = port;
1814*4882a593Smuzhiyun 	policy->vid = vid;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	err = mv88e6xxx_policy_apply(chip, port, policy);
1817*4882a593Smuzhiyun 	if (err) {
1818*4882a593Smuzhiyun 		idr_remove(&chip->policies, fs->location);
1819*4882a593Smuzhiyun 		devm_kfree(chip->dev, policy);
1820*4882a593Smuzhiyun 		return err;
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	return 0;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun 
mv88e6xxx_get_rxnfc(struct dsa_switch * ds,int port,struct ethtool_rxnfc * rxnfc,u32 * rule_locs)1826*4882a593Smuzhiyun static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1827*4882a593Smuzhiyun 			       struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1830*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1831*4882a593Smuzhiyun 	struct mv88e6xxx_policy *policy;
1832*4882a593Smuzhiyun 	int err;
1833*4882a593Smuzhiyun 	int id;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	switch (rxnfc->cmd) {
1838*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLCNT:
1839*4882a593Smuzhiyun 		rxnfc->data = 0;
1840*4882a593Smuzhiyun 		rxnfc->data |= RX_CLS_LOC_SPECIAL;
1841*4882a593Smuzhiyun 		rxnfc->rule_cnt = 0;
1842*4882a593Smuzhiyun 		idr_for_each_entry(&chip->policies, policy, id)
1843*4882a593Smuzhiyun 			if (policy->port == port)
1844*4882a593Smuzhiyun 				rxnfc->rule_cnt++;
1845*4882a593Smuzhiyun 		err = 0;
1846*4882a593Smuzhiyun 		break;
1847*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRULE:
1848*4882a593Smuzhiyun 		err = -ENOENT;
1849*4882a593Smuzhiyun 		policy = idr_find(&chip->policies, fs->location);
1850*4882a593Smuzhiyun 		if (policy) {
1851*4882a593Smuzhiyun 			memcpy(fs, &policy->fs, sizeof(*fs));
1852*4882a593Smuzhiyun 			err = 0;
1853*4882a593Smuzhiyun 		}
1854*4882a593Smuzhiyun 		break;
1855*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLALL:
1856*4882a593Smuzhiyun 		rxnfc->data = 0;
1857*4882a593Smuzhiyun 		rxnfc->rule_cnt = 0;
1858*4882a593Smuzhiyun 		idr_for_each_entry(&chip->policies, policy, id)
1859*4882a593Smuzhiyun 			if (policy->port == port)
1860*4882a593Smuzhiyun 				rule_locs[rxnfc->rule_cnt++] = id;
1861*4882a593Smuzhiyun 		err = 0;
1862*4882a593Smuzhiyun 		break;
1863*4882a593Smuzhiyun 	default:
1864*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
1865*4882a593Smuzhiyun 		break;
1866*4882a593Smuzhiyun 	}
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	return err;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun 
mv88e6xxx_set_rxnfc(struct dsa_switch * ds,int port,struct ethtool_rxnfc * rxnfc)1873*4882a593Smuzhiyun static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1874*4882a593Smuzhiyun 			       struct ethtool_rxnfc *rxnfc)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1877*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1878*4882a593Smuzhiyun 	struct mv88e6xxx_policy *policy;
1879*4882a593Smuzhiyun 	int err;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	switch (rxnfc->cmd) {
1884*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLINS:
1885*4882a593Smuzhiyun 		err = mv88e6xxx_policy_insert(chip, port, fs);
1886*4882a593Smuzhiyun 		break;
1887*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLDEL:
1888*4882a593Smuzhiyun 		err = -ENOENT;
1889*4882a593Smuzhiyun 		policy = idr_remove(&chip->policies, fs->location);
1890*4882a593Smuzhiyun 		if (policy) {
1891*4882a593Smuzhiyun 			policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1892*4882a593Smuzhiyun 			err = mv88e6xxx_policy_apply(chip, port, policy);
1893*4882a593Smuzhiyun 			devm_kfree(chip->dev, policy);
1894*4882a593Smuzhiyun 		}
1895*4882a593Smuzhiyun 		break;
1896*4882a593Smuzhiyun 	default:
1897*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
1898*4882a593Smuzhiyun 		break;
1899*4882a593Smuzhiyun 	}
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	return err;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun 
mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip * chip,int port,u16 vid)1906*4882a593Smuzhiyun static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1907*4882a593Smuzhiyun 					u16 vid)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1910*4882a593Smuzhiyun 	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip * chip,u16 vid)1915*4882a593Smuzhiyun static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	int port;
1918*4882a593Smuzhiyun 	int err;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1921*4882a593Smuzhiyun 		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1922*4882a593Smuzhiyun 		if (err)
1923*4882a593Smuzhiyun 			return err;
1924*4882a593Smuzhiyun 	}
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	return 0;
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip * chip,int port,u16 vid,u8 member,bool warn)1929*4882a593Smuzhiyun static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
1930*4882a593Smuzhiyun 				    u16 vid, u8 member, bool warn)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun 	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1933*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
1934*4882a593Smuzhiyun 	int i, err;
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	if (!vid)
1937*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	vlan.vid = vid - 1;
1940*4882a593Smuzhiyun 	vlan.valid = false;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	err = mv88e6xxx_vtu_getnext(chip, &vlan);
1943*4882a593Smuzhiyun 	if (err)
1944*4882a593Smuzhiyun 		return err;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	if (vlan.vid != vid || !vlan.valid) {
1947*4882a593Smuzhiyun 		memset(&vlan, 0, sizeof(vlan));
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 		err = mv88e6xxx_atu_new(chip, &vlan.fid);
1950*4882a593Smuzhiyun 		if (err)
1951*4882a593Smuzhiyun 			return err;
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1954*4882a593Smuzhiyun 			if (i == port)
1955*4882a593Smuzhiyun 				vlan.member[i] = member;
1956*4882a593Smuzhiyun 			else
1957*4882a593Smuzhiyun 				vlan.member[i] = non_member;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 		vlan.vid = vid;
1960*4882a593Smuzhiyun 		vlan.valid = true;
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1963*4882a593Smuzhiyun 		if (err)
1964*4882a593Smuzhiyun 			return err;
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1967*4882a593Smuzhiyun 		if (err)
1968*4882a593Smuzhiyun 			return err;
1969*4882a593Smuzhiyun 	} else if (vlan.member[port] != member) {
1970*4882a593Smuzhiyun 		vlan.member[port] = member;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1973*4882a593Smuzhiyun 		if (err)
1974*4882a593Smuzhiyun 			return err;
1975*4882a593Smuzhiyun 	} else if (warn) {
1976*4882a593Smuzhiyun 		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1977*4882a593Smuzhiyun 			 port, vid);
1978*4882a593Smuzhiyun 	}
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	return 0;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1983*4882a593Smuzhiyun static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1984*4882a593Smuzhiyun 				    const struct switchdev_obj_port_vlan *vlan)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
1987*4882a593Smuzhiyun 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1988*4882a593Smuzhiyun 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1989*4882a593Smuzhiyun 	bool warn;
1990*4882a593Smuzhiyun 	u8 member;
1991*4882a593Smuzhiyun 	u16 vid;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	if (!chip->info->max_vid)
1994*4882a593Smuzhiyun 		return;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1997*4882a593Smuzhiyun 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1998*4882a593Smuzhiyun 	else if (untagged)
1999*4882a593Smuzhiyun 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
2000*4882a593Smuzhiyun 	else
2001*4882a593Smuzhiyun 		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	/* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2004*4882a593Smuzhiyun 	 * and then the CPU port. Do not warn for duplicates for the CPU port.
2005*4882a593Smuzhiyun 	 */
2006*4882a593Smuzhiyun 	warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
2011*4882a593Smuzhiyun 		if (mv88e6xxx_port_vlan_join(chip, port, vid, member, warn))
2012*4882a593Smuzhiyun 			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2013*4882a593Smuzhiyun 				vid, untagged ? 'u' : 't');
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
2016*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
2017*4882a593Smuzhiyun 			vlan->vid_end);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip * chip,int port,u16 vid)2022*4882a593Smuzhiyun static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2023*4882a593Smuzhiyun 				     int port, u16 vid)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
2026*4882a593Smuzhiyun 	int i, err;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	if (!vid)
2029*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	vlan.vid = vid - 1;
2032*4882a593Smuzhiyun 	vlan.valid = false;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	err = mv88e6xxx_vtu_getnext(chip, &vlan);
2035*4882a593Smuzhiyun 	if (err)
2036*4882a593Smuzhiyun 		return err;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	/* If the VLAN doesn't exist in hardware or the port isn't a member,
2039*4882a593Smuzhiyun 	 * tell switchdev that this VLAN is likely handled in software.
2040*4882a593Smuzhiyun 	 */
2041*4882a593Smuzhiyun 	if (vlan.vid != vid || !vlan.valid ||
2042*4882a593Smuzhiyun 	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2043*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	/* keep the VLAN unless all ports are excluded */
2048*4882a593Smuzhiyun 	vlan.valid = false;
2049*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2050*4882a593Smuzhiyun 		if (vlan.member[i] !=
2051*4882a593Smuzhiyun 		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
2052*4882a593Smuzhiyun 			vlan.valid = true;
2053*4882a593Smuzhiyun 			break;
2054*4882a593Smuzhiyun 		}
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2058*4882a593Smuzhiyun 	if (err)
2059*4882a593Smuzhiyun 		return err;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
mv88e6xxx_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)2064*4882a593Smuzhiyun static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2065*4882a593Smuzhiyun 				   const struct switchdev_obj_port_vlan *vlan)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2068*4882a593Smuzhiyun 	u16 pvid, vid;
2069*4882a593Smuzhiyun 	int err = 0;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (!chip->info->max_vid)
2072*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
2077*4882a593Smuzhiyun 	if (err)
2078*4882a593Smuzhiyun 		goto unlock;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
2081*4882a593Smuzhiyun 		err = mv88e6xxx_port_vlan_leave(chip, port, vid);
2082*4882a593Smuzhiyun 		if (err)
2083*4882a593Smuzhiyun 			goto unlock;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 		if (vid == pvid) {
2086*4882a593Smuzhiyun 			err = mv88e6xxx_port_set_pvid(chip, port, 0);
2087*4882a593Smuzhiyun 			if (err)
2088*4882a593Smuzhiyun 				goto unlock;
2089*4882a593Smuzhiyun 		}
2090*4882a593Smuzhiyun 	}
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun unlock:
2093*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	return err;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun 
mv88e6xxx_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)2098*4882a593Smuzhiyun static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2099*4882a593Smuzhiyun 				  const unsigned char *addr, u16 vid)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2102*4882a593Smuzhiyun 	int err;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2105*4882a593Smuzhiyun 	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2106*4882a593Smuzhiyun 					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2107*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	return err;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun 
mv88e6xxx_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)2112*4882a593Smuzhiyun static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2113*4882a593Smuzhiyun 				  const unsigned char *addr, u16 vid)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2116*4882a593Smuzhiyun 	int err;
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2119*4882a593Smuzhiyun 	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
2120*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	return err;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun 
mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip * chip,u16 fid,u16 vid,int port,dsa_fdb_dump_cb_t * cb,void * data)2125*4882a593Smuzhiyun static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2126*4882a593Smuzhiyun 				      u16 fid, u16 vid, int port,
2127*4882a593Smuzhiyun 				      dsa_fdb_dump_cb_t *cb, void *data)
2128*4882a593Smuzhiyun {
2129*4882a593Smuzhiyun 	struct mv88e6xxx_atu_entry addr;
2130*4882a593Smuzhiyun 	bool is_static;
2131*4882a593Smuzhiyun 	int err;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	addr.state = 0;
2134*4882a593Smuzhiyun 	eth_broadcast_addr(addr.mac);
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	do {
2137*4882a593Smuzhiyun 		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
2138*4882a593Smuzhiyun 		if (err)
2139*4882a593Smuzhiyun 			return err;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 		if (!addr.state)
2142*4882a593Smuzhiyun 			break;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
2145*4882a593Smuzhiyun 			continue;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 		if (!is_unicast_ether_addr(addr.mac))
2148*4882a593Smuzhiyun 			continue;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 		is_static = (addr.state ==
2151*4882a593Smuzhiyun 			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2152*4882a593Smuzhiyun 		err = cb(addr.mac, vid, is_static, data);
2153*4882a593Smuzhiyun 		if (err)
2154*4882a593Smuzhiyun 			return err;
2155*4882a593Smuzhiyun 	} while (!is_broadcast_ether_addr(addr.mac));
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	return err;
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun 
mv88e6xxx_port_db_dump(struct mv88e6xxx_chip * chip,int port,dsa_fdb_dump_cb_t * cb,void * data)2160*4882a593Smuzhiyun static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2161*4882a593Smuzhiyun 				  dsa_fdb_dump_cb_t *cb, void *data)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	struct mv88e6xxx_vtu_entry vlan;
2164*4882a593Smuzhiyun 	u16 fid;
2165*4882a593Smuzhiyun 	int err;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2168*4882a593Smuzhiyun 	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2169*4882a593Smuzhiyun 	if (err)
2170*4882a593Smuzhiyun 		return err;
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
2173*4882a593Smuzhiyun 	if (err)
2174*4882a593Smuzhiyun 		return err;
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	/* Dump VLANs' Filtering Information Databases */
2177*4882a593Smuzhiyun 	vlan.vid = chip->info->max_vid;
2178*4882a593Smuzhiyun 	vlan.valid = false;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	do {
2181*4882a593Smuzhiyun 		err = mv88e6xxx_vtu_getnext(chip, &vlan);
2182*4882a593Smuzhiyun 		if (err)
2183*4882a593Smuzhiyun 			return err;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 		if (!vlan.valid)
2186*4882a593Smuzhiyun 			break;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2189*4882a593Smuzhiyun 						 cb, data);
2190*4882a593Smuzhiyun 		if (err)
2191*4882a593Smuzhiyun 			return err;
2192*4882a593Smuzhiyun 	} while (vlan.vid < chip->info->max_vid);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	return err;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun 
mv88e6xxx_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)2197*4882a593Smuzhiyun static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2198*4882a593Smuzhiyun 				   dsa_fdb_dump_cb_t *cb, void *data)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2201*4882a593Smuzhiyun 	int err;
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2204*4882a593Smuzhiyun 	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
2205*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	return err;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun 
mv88e6xxx_bridge_map(struct mv88e6xxx_chip * chip,struct net_device * br)2210*4882a593Smuzhiyun static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2211*4882a593Smuzhiyun 				struct net_device *br)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
2214*4882a593Smuzhiyun 	struct dsa_switch_tree *dst = ds->dst;
2215*4882a593Smuzhiyun 	struct dsa_port *dp;
2216*4882a593Smuzhiyun 	int err;
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun 	list_for_each_entry(dp, &dst->ports, list) {
2219*4882a593Smuzhiyun 		if (dp->bridge_dev == br) {
2220*4882a593Smuzhiyun 			if (dp->ds == ds) {
2221*4882a593Smuzhiyun 				/* This is a local bridge group member,
2222*4882a593Smuzhiyun 				 * remap its Port VLAN Map.
2223*4882a593Smuzhiyun 				 */
2224*4882a593Smuzhiyun 				err = mv88e6xxx_port_vlan_map(chip, dp->index);
2225*4882a593Smuzhiyun 				if (err)
2226*4882a593Smuzhiyun 					return err;
2227*4882a593Smuzhiyun 			} else {
2228*4882a593Smuzhiyun 				/* This is an external bridge group member,
2229*4882a593Smuzhiyun 				 * remap its cross-chip Port VLAN Table entry.
2230*4882a593Smuzhiyun 				 */
2231*4882a593Smuzhiyun 				err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2232*4882a593Smuzhiyun 							dp->index);
2233*4882a593Smuzhiyun 				if (err)
2234*4882a593Smuzhiyun 					return err;
2235*4882a593Smuzhiyun 			}
2236*4882a593Smuzhiyun 		}
2237*4882a593Smuzhiyun 	}
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	return 0;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun 
mv88e6xxx_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * br)2242*4882a593Smuzhiyun static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2243*4882a593Smuzhiyun 				      struct net_device *br)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2246*4882a593Smuzhiyun 	int err;
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2249*4882a593Smuzhiyun 	err = mv88e6xxx_bridge_map(chip, br);
2250*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	return err;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun 
mv88e6xxx_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * br)2255*4882a593Smuzhiyun static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2256*4882a593Smuzhiyun 					struct net_device *br)
2257*4882a593Smuzhiyun {
2258*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2261*4882a593Smuzhiyun 	if (mv88e6xxx_bridge_map(chip, br) ||
2262*4882a593Smuzhiyun 	    mv88e6xxx_port_vlan_map(chip, port))
2263*4882a593Smuzhiyun 		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2264*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
mv88e6xxx_crosschip_bridge_join(struct dsa_switch * ds,int tree_index,int sw_index,int port,struct net_device * br)2267*4882a593Smuzhiyun static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2268*4882a593Smuzhiyun 					   int tree_index, int sw_index,
2269*4882a593Smuzhiyun 					   int port, struct net_device *br)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2272*4882a593Smuzhiyun 	int err;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	if (tree_index != ds->dst->index)
2275*4882a593Smuzhiyun 		return 0;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2278*4882a593Smuzhiyun 	err = mv88e6xxx_pvt_map(chip, sw_index, port);
2279*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	return err;
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun 
mv88e6xxx_crosschip_bridge_leave(struct dsa_switch * ds,int tree_index,int sw_index,int port,struct net_device * br)2284*4882a593Smuzhiyun static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2285*4882a593Smuzhiyun 					     int tree_index, int sw_index,
2286*4882a593Smuzhiyun 					     int port, struct net_device *br)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	if (tree_index != ds->dst->index)
2291*4882a593Smuzhiyun 		return;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2294*4882a593Smuzhiyun 	if (mv88e6xxx_pvt_map(chip, sw_index, port))
2295*4882a593Smuzhiyun 		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2296*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun 
mv88e6xxx_software_reset(struct mv88e6xxx_chip * chip)2299*4882a593Smuzhiyun static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	if (chip->info->ops->reset)
2302*4882a593Smuzhiyun 		return chip->info->ops->reset(chip);
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	return 0;
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun 
mv88e6xxx_hardware_reset(struct mv88e6xxx_chip * chip)2307*4882a593Smuzhiyun static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun 	struct gpio_desc *gpiod = chip->reset;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	/* If there is a GPIO connected to the reset pin, toggle it */
2312*4882a593Smuzhiyun 	if (gpiod) {
2313*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gpiod, 1);
2314*4882a593Smuzhiyun 		usleep_range(10000, 20000);
2315*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gpiod, 0);
2316*4882a593Smuzhiyun 		usleep_range(10000, 20000);
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 		mv88e6xxx_g1_wait_eeprom_done(chip);
2319*4882a593Smuzhiyun 	}
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun 
mv88e6xxx_disable_ports(struct mv88e6xxx_chip * chip)2322*4882a593Smuzhiyun static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun 	int i, err;
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	/* Set all ports to the Disabled state */
2327*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2328*4882a593Smuzhiyun 		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2329*4882a593Smuzhiyun 		if (err)
2330*4882a593Smuzhiyun 			return err;
2331*4882a593Smuzhiyun 	}
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	/* Wait for transmit queues to drain,
2334*4882a593Smuzhiyun 	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2335*4882a593Smuzhiyun 	 */
2336*4882a593Smuzhiyun 	usleep_range(2000, 4000);
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	return 0;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun 
mv88e6xxx_switch_reset(struct mv88e6xxx_chip * chip)2341*4882a593Smuzhiyun static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun 	int err;
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	err = mv88e6xxx_disable_ports(chip);
2346*4882a593Smuzhiyun 	if (err)
2347*4882a593Smuzhiyun 		return err;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	mv88e6xxx_hardware_reset(chip);
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	return mv88e6xxx_software_reset(chip);
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun 
mv88e6xxx_set_port_mode(struct mv88e6xxx_chip * chip,int port,enum mv88e6xxx_frame_mode frame,enum mv88e6xxx_egress_mode egress,u16 etype)2354*4882a593Smuzhiyun static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2355*4882a593Smuzhiyun 				   enum mv88e6xxx_frame_mode frame,
2356*4882a593Smuzhiyun 				   enum mv88e6xxx_egress_mode egress, u16 etype)
2357*4882a593Smuzhiyun {
2358*4882a593Smuzhiyun 	int err;
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 	if (!chip->info->ops->port_set_frame_mode)
2361*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2364*4882a593Smuzhiyun 	if (err)
2365*4882a593Smuzhiyun 		return err;
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2368*4882a593Smuzhiyun 	if (err)
2369*4882a593Smuzhiyun 		return err;
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	if (chip->info->ops->port_set_ether_type)
2372*4882a593Smuzhiyun 		return chip->info->ops->port_set_ether_type(chip, port, etype);
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	return 0;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip * chip,int port)2377*4882a593Smuzhiyun static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun 	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2380*4882a593Smuzhiyun 				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2381*4882a593Smuzhiyun 				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip * chip,int port)2384*4882a593Smuzhiyun static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun 	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2387*4882a593Smuzhiyun 				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2388*4882a593Smuzhiyun 				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun 
mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip * chip,int port)2391*4882a593Smuzhiyun static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun 	return mv88e6xxx_set_port_mode(chip, port,
2394*4882a593Smuzhiyun 				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2395*4882a593Smuzhiyun 				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2396*4882a593Smuzhiyun 				       ETH_P_EDSA);
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun 
mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip * chip,int port)2399*4882a593Smuzhiyun static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun 	if (dsa_is_dsa_port(chip->ds, port))
2402*4882a593Smuzhiyun 		return mv88e6xxx_set_port_mode_dsa(chip, port);
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	if (dsa_is_user_port(chip->ds, port))
2405*4882a593Smuzhiyun 		return mv88e6xxx_set_port_mode_normal(chip, port);
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/* Setup CPU port mode depending on its supported tag format */
2408*4882a593Smuzhiyun 	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2409*4882a593Smuzhiyun 		return mv88e6xxx_set_port_mode_dsa(chip, port);
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2412*4882a593Smuzhiyun 		return mv88e6xxx_set_port_mode_edsa(chip, port);
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	return -EINVAL;
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun 
mv88e6xxx_setup_message_port(struct mv88e6xxx_chip * chip,int port)2417*4882a593Smuzhiyun static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun 	bool message = dsa_is_dsa_port(chip->ds, port);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	return mv88e6xxx_port_set_message_port(chip, port, message);
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun 
mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip * chip,int port)2424*4882a593Smuzhiyun static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2425*4882a593Smuzhiyun {
2426*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
2427*4882a593Smuzhiyun 	bool flood;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	/* Upstream ports flood frames with unknown unicast or multicast DA */
2430*4882a593Smuzhiyun 	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2431*4882a593Smuzhiyun 	if (chip->info->ops->port_set_egress_floods)
2432*4882a593Smuzhiyun 		return chip->info->ops->port_set_egress_floods(chip, port,
2433*4882a593Smuzhiyun 							       flood, flood);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	return 0;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun 
mv88e6xxx_serdes_irq_thread_fn(int irq,void * dev_id)2438*4882a593Smuzhiyun static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2439*4882a593Smuzhiyun {
2440*4882a593Smuzhiyun 	struct mv88e6xxx_port *mvp = dev_id;
2441*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = mvp->chip;
2442*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
2443*4882a593Smuzhiyun 	int port = mvp->port;
2444*4882a593Smuzhiyun 	u8 lane;
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2447*4882a593Smuzhiyun 	lane = mv88e6xxx_serdes_get_lane(chip, port);
2448*4882a593Smuzhiyun 	if (lane)
2449*4882a593Smuzhiyun 		ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2450*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	return ret;
2453*4882a593Smuzhiyun }
2454*4882a593Smuzhiyun 
mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip * chip,int port,u8 lane)2455*4882a593Smuzhiyun static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2456*4882a593Smuzhiyun 					u8 lane)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun 	struct mv88e6xxx_port *dev_id = &chip->ports[port];
2459*4882a593Smuzhiyun 	unsigned int irq;
2460*4882a593Smuzhiyun 	int err;
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 	/* Nothing to request if this SERDES port has no IRQ */
2463*4882a593Smuzhiyun 	irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2464*4882a593Smuzhiyun 	if (!irq)
2465*4882a593Smuzhiyun 		return 0;
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2468*4882a593Smuzhiyun 		 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	/* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2471*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2472*4882a593Smuzhiyun 	err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2473*4882a593Smuzhiyun 				   IRQF_ONESHOT, dev_id->serdes_irq_name,
2474*4882a593Smuzhiyun 				   dev_id);
2475*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2476*4882a593Smuzhiyun 	if (err)
2477*4882a593Smuzhiyun 		return err;
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	dev_id->serdes_irq = irq;
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun 
mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip * chip,int port,u8 lane)2484*4882a593Smuzhiyun static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2485*4882a593Smuzhiyun 				     u8 lane)
2486*4882a593Smuzhiyun {
2487*4882a593Smuzhiyun 	struct mv88e6xxx_port *dev_id = &chip->ports[port];
2488*4882a593Smuzhiyun 	unsigned int irq = dev_id->serdes_irq;
2489*4882a593Smuzhiyun 	int err;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	/* Nothing to free if no IRQ has been requested */
2492*4882a593Smuzhiyun 	if (!irq)
2493*4882a593Smuzhiyun 		return 0;
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	/* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2498*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2499*4882a593Smuzhiyun 	free_irq(irq, dev_id);
2500*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	dev_id->serdes_irq = 0;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	return err;
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun 
mv88e6xxx_serdes_power(struct mv88e6xxx_chip * chip,int port,bool on)2507*4882a593Smuzhiyun static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2508*4882a593Smuzhiyun 				  bool on)
2509*4882a593Smuzhiyun {
2510*4882a593Smuzhiyun 	u8 lane;
2511*4882a593Smuzhiyun 	int err;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	lane = mv88e6xxx_serdes_get_lane(chip, port);
2514*4882a593Smuzhiyun 	if (!lane)
2515*4882a593Smuzhiyun 		return 0;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	if (on) {
2518*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_power_up(chip, port, lane);
2519*4882a593Smuzhiyun 		if (err)
2520*4882a593Smuzhiyun 			return err;
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_irq_request(chip, port, lane);
2523*4882a593Smuzhiyun 	} else {
2524*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2525*4882a593Smuzhiyun 		if (err)
2526*4882a593Smuzhiyun 			return err;
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 		err = mv88e6xxx_serdes_power_down(chip, port, lane);
2529*4882a593Smuzhiyun 	}
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	return err;
2532*4882a593Smuzhiyun }
2533*4882a593Smuzhiyun 
mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip * chip,int port)2534*4882a593Smuzhiyun static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2535*4882a593Smuzhiyun {
2536*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
2537*4882a593Smuzhiyun 	int upstream_port;
2538*4882a593Smuzhiyun 	int err;
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	upstream_port = dsa_upstream_port(ds, port);
2541*4882a593Smuzhiyun 	if (chip->info->ops->port_set_upstream_port) {
2542*4882a593Smuzhiyun 		err = chip->info->ops->port_set_upstream_port(chip, port,
2543*4882a593Smuzhiyun 							      upstream_port);
2544*4882a593Smuzhiyun 		if (err)
2545*4882a593Smuzhiyun 			return err;
2546*4882a593Smuzhiyun 	}
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	if (port == upstream_port) {
2549*4882a593Smuzhiyun 		if (chip->info->ops->set_cpu_port) {
2550*4882a593Smuzhiyun 			err = chip->info->ops->set_cpu_port(chip,
2551*4882a593Smuzhiyun 							    upstream_port);
2552*4882a593Smuzhiyun 			if (err)
2553*4882a593Smuzhiyun 				return err;
2554*4882a593Smuzhiyun 		}
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 		if (chip->info->ops->set_egress_port) {
2557*4882a593Smuzhiyun 			err = chip->info->ops->set_egress_port(chip,
2558*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_INGRESS,
2559*4882a593Smuzhiyun 						upstream_port);
2560*4882a593Smuzhiyun 			if (err)
2561*4882a593Smuzhiyun 				return err;
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 			err = chip->info->ops->set_egress_port(chip,
2564*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_EGRESS,
2565*4882a593Smuzhiyun 						upstream_port);
2566*4882a593Smuzhiyun 			if (err)
2567*4882a593Smuzhiyun 				return err;
2568*4882a593Smuzhiyun 		}
2569*4882a593Smuzhiyun 	}
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	return 0;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun 
mv88e6xxx_setup_port(struct mv88e6xxx_chip * chip,int port)2574*4882a593Smuzhiyun static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun 	struct dsa_switch *ds = chip->ds;
2577*4882a593Smuzhiyun 	int err;
2578*4882a593Smuzhiyun 	u16 reg;
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	chip->ports[port].chip = chip;
2581*4882a593Smuzhiyun 	chip->ports[port].port = port;
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	/* MAC Forcing register: don't force link, speed, duplex or flow control
2584*4882a593Smuzhiyun 	 * state to any particular values on physical ports, but force the CPU
2585*4882a593Smuzhiyun 	 * port and all DSA ports to their maximum bandwidth and full duplex.
2586*4882a593Smuzhiyun 	 */
2587*4882a593Smuzhiyun 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2588*4882a593Smuzhiyun 		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2589*4882a593Smuzhiyun 					       SPEED_MAX, DUPLEX_FULL,
2590*4882a593Smuzhiyun 					       PAUSE_OFF,
2591*4882a593Smuzhiyun 					       PHY_INTERFACE_MODE_NA);
2592*4882a593Smuzhiyun 	else
2593*4882a593Smuzhiyun 		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2594*4882a593Smuzhiyun 					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2595*4882a593Smuzhiyun 					       PAUSE_ON,
2596*4882a593Smuzhiyun 					       PHY_INTERFACE_MODE_NA);
2597*4882a593Smuzhiyun 	if (err)
2598*4882a593Smuzhiyun 		return err;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2601*4882a593Smuzhiyun 	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2602*4882a593Smuzhiyun 	 * tunneling, determine priority by looking at 802.1p and IP
2603*4882a593Smuzhiyun 	 * priority fields (IP prio has precedence), and set STP state
2604*4882a593Smuzhiyun 	 * to Forwarding.
2605*4882a593Smuzhiyun 	 *
2606*4882a593Smuzhiyun 	 * If this is the CPU link, use DSA or EDSA tagging depending
2607*4882a593Smuzhiyun 	 * on which tagging mode was configured.
2608*4882a593Smuzhiyun 	 *
2609*4882a593Smuzhiyun 	 * If this is a link to another switch, use DSA tagging mode.
2610*4882a593Smuzhiyun 	 *
2611*4882a593Smuzhiyun 	 * If this is the upstream port for this switch, enable
2612*4882a593Smuzhiyun 	 * forwarding of unknown unicasts and multicasts.
2613*4882a593Smuzhiyun 	 */
2614*4882a593Smuzhiyun 	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2615*4882a593Smuzhiyun 		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2616*4882a593Smuzhiyun 		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2617*4882a593Smuzhiyun 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2618*4882a593Smuzhiyun 	if (err)
2619*4882a593Smuzhiyun 		return err;
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	err = mv88e6xxx_setup_port_mode(chip, port);
2622*4882a593Smuzhiyun 	if (err)
2623*4882a593Smuzhiyun 		return err;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	err = mv88e6xxx_setup_egress_floods(chip, port);
2626*4882a593Smuzhiyun 	if (err)
2627*4882a593Smuzhiyun 		return err;
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	/* Port Control 2: don't force a good FCS, set the MTU size to
2630*4882a593Smuzhiyun 	 * 10222 bytes, disable 802.1q tags checking, don't discard tagged or
2631*4882a593Smuzhiyun 	 * untagged frames on this port, do a destination address lookup on all
2632*4882a593Smuzhiyun 	 * received packets as usual, disable ARP mirroring and don't send a
2633*4882a593Smuzhiyun 	 * copy of all transmitted/received frames on this port to the CPU.
2634*4882a593Smuzhiyun 	 */
2635*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_map_da(chip, port);
2636*4882a593Smuzhiyun 	if (err)
2637*4882a593Smuzhiyun 		return err;
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	err = mv88e6xxx_setup_upstream_port(chip, port);
2640*4882a593Smuzhiyun 	if (err)
2641*4882a593Smuzhiyun 		return err;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2644*4882a593Smuzhiyun 				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2645*4882a593Smuzhiyun 	if (err)
2646*4882a593Smuzhiyun 		return err;
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	if (chip->info->ops->port_set_jumbo_size) {
2649*4882a593Smuzhiyun 		err = chip->info->ops->port_set_jumbo_size(chip, port, 10218);
2650*4882a593Smuzhiyun 		if (err)
2651*4882a593Smuzhiyun 			return err;
2652*4882a593Smuzhiyun 	}
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	/* Port Association Vector: when learning source addresses
2655*4882a593Smuzhiyun 	 * of packets, add the address to the address database using
2656*4882a593Smuzhiyun 	 * a port bitmap that has only the bit for this port set and
2657*4882a593Smuzhiyun 	 * the other bits clear.
2658*4882a593Smuzhiyun 	 */
2659*4882a593Smuzhiyun 	reg = 1 << port;
2660*4882a593Smuzhiyun 	/* Disable learning for CPU port */
2661*4882a593Smuzhiyun 	if (dsa_is_cpu_port(ds, port))
2662*4882a593Smuzhiyun 		reg = 0;
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2665*4882a593Smuzhiyun 				   reg);
2666*4882a593Smuzhiyun 	if (err)
2667*4882a593Smuzhiyun 		return err;
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	/* Egress rate control 2: disable egress rate control. */
2670*4882a593Smuzhiyun 	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2671*4882a593Smuzhiyun 				   0x0000);
2672*4882a593Smuzhiyun 	if (err)
2673*4882a593Smuzhiyun 		return err;
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	if (chip->info->ops->port_pause_limit) {
2676*4882a593Smuzhiyun 		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2677*4882a593Smuzhiyun 		if (err)
2678*4882a593Smuzhiyun 			return err;
2679*4882a593Smuzhiyun 	}
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	if (chip->info->ops->port_disable_learn_limit) {
2682*4882a593Smuzhiyun 		err = chip->info->ops->port_disable_learn_limit(chip, port);
2683*4882a593Smuzhiyun 		if (err)
2684*4882a593Smuzhiyun 			return err;
2685*4882a593Smuzhiyun 	}
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	if (chip->info->ops->port_disable_pri_override) {
2688*4882a593Smuzhiyun 		err = chip->info->ops->port_disable_pri_override(chip, port);
2689*4882a593Smuzhiyun 		if (err)
2690*4882a593Smuzhiyun 			return err;
2691*4882a593Smuzhiyun 	}
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	if (chip->info->ops->port_tag_remap) {
2694*4882a593Smuzhiyun 		err = chip->info->ops->port_tag_remap(chip, port);
2695*4882a593Smuzhiyun 		if (err)
2696*4882a593Smuzhiyun 			return err;
2697*4882a593Smuzhiyun 	}
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	if (chip->info->ops->port_egress_rate_limiting) {
2700*4882a593Smuzhiyun 		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2701*4882a593Smuzhiyun 		if (err)
2702*4882a593Smuzhiyun 			return err;
2703*4882a593Smuzhiyun 	}
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 	if (chip->info->ops->port_setup_message_port) {
2706*4882a593Smuzhiyun 		err = chip->info->ops->port_setup_message_port(chip, port);
2707*4882a593Smuzhiyun 		if (err)
2708*4882a593Smuzhiyun 			return err;
2709*4882a593Smuzhiyun 	}
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	/* Port based VLAN map: give each port the same default address
2712*4882a593Smuzhiyun 	 * database, and allow bidirectional communication between the
2713*4882a593Smuzhiyun 	 * CPU and DSA port(s), and the other ports.
2714*4882a593Smuzhiyun 	 */
2715*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_fid(chip, port, 0);
2716*4882a593Smuzhiyun 	if (err)
2717*4882a593Smuzhiyun 		return err;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	err = mv88e6xxx_port_vlan_map(chip, port);
2720*4882a593Smuzhiyun 	if (err)
2721*4882a593Smuzhiyun 		return err;
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	/* Default VLAN ID and priority: don't set a default VLAN
2724*4882a593Smuzhiyun 	 * ID, and set the default packet priority to zero.
2725*4882a593Smuzhiyun 	 */
2726*4882a593Smuzhiyun 	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun 
mv88e6xxx_get_max_mtu(struct dsa_switch * ds,int port)2729*4882a593Smuzhiyun static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2730*4882a593Smuzhiyun {
2731*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	if (chip->info->ops->port_set_jumbo_size)
2734*4882a593Smuzhiyun 		return 10240 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
2735*4882a593Smuzhiyun 	else if (chip->info->ops->set_max_frame_size)
2736*4882a593Smuzhiyun 		return 1632 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
2737*4882a593Smuzhiyun 	return 1522 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN;
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun 
mv88e6xxx_change_mtu(struct dsa_switch * ds,int port,int new_mtu)2740*4882a593Smuzhiyun static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2741*4882a593Smuzhiyun {
2742*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2743*4882a593Smuzhiyun 	int ret = 0;
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
2746*4882a593Smuzhiyun 		new_mtu += EDSA_HLEN;
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2749*4882a593Smuzhiyun 	if (chip->info->ops->port_set_jumbo_size)
2750*4882a593Smuzhiyun 		ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
2751*4882a593Smuzhiyun 	else if (chip->info->ops->set_max_frame_size)
2752*4882a593Smuzhiyun 		ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
2753*4882a593Smuzhiyun 	else
2754*4882a593Smuzhiyun 		if (new_mtu > 1522)
2755*4882a593Smuzhiyun 			ret = -EINVAL;
2756*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	return ret;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun 
mv88e6xxx_port_enable(struct dsa_switch * ds,int port,struct phy_device * phydev)2761*4882a593Smuzhiyun static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2762*4882a593Smuzhiyun 				 struct phy_device *phydev)
2763*4882a593Smuzhiyun {
2764*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2765*4882a593Smuzhiyun 	int err;
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2768*4882a593Smuzhiyun 	err = mv88e6xxx_serdes_power(chip, port, true);
2769*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	return err;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun 
mv88e6xxx_port_disable(struct dsa_switch * ds,int port)2774*4882a593Smuzhiyun static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2775*4882a593Smuzhiyun {
2776*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2779*4882a593Smuzhiyun 	if (mv88e6xxx_serdes_power(chip, port, false))
2780*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to power off SERDES\n");
2781*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2782*4882a593Smuzhiyun }
2783*4882a593Smuzhiyun 
mv88e6xxx_set_ageing_time(struct dsa_switch * ds,unsigned int ageing_time)2784*4882a593Smuzhiyun static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2785*4882a593Smuzhiyun 				     unsigned int ageing_time)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2788*4882a593Smuzhiyun 	int err;
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2791*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2792*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	return err;
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun 
mv88e6xxx_stats_setup(struct mv88e6xxx_chip * chip)2797*4882a593Smuzhiyun static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun 	int err;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	/* Initialize the statistics unit */
2802*4882a593Smuzhiyun 	if (chip->info->ops->stats_set_histogram) {
2803*4882a593Smuzhiyun 		err = chip->info->ops->stats_set_histogram(chip);
2804*4882a593Smuzhiyun 		if (err)
2805*4882a593Smuzhiyun 			return err;
2806*4882a593Smuzhiyun 	}
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	return mv88e6xxx_g1_stats_clear(chip);
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun /* Check if the errata has already been applied. */
mv88e6390_setup_errata_applied(struct mv88e6xxx_chip * chip)2812*4882a593Smuzhiyun static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun 	int port;
2815*4882a593Smuzhiyun 	int err;
2816*4882a593Smuzhiyun 	u16 val;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2819*4882a593Smuzhiyun 		err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
2820*4882a593Smuzhiyun 		if (err) {
2821*4882a593Smuzhiyun 			dev_err(chip->dev,
2822*4882a593Smuzhiyun 				"Error reading hidden register: %d\n", err);
2823*4882a593Smuzhiyun 			return false;
2824*4882a593Smuzhiyun 		}
2825*4882a593Smuzhiyun 		if (val != 0x01c0)
2826*4882a593Smuzhiyun 			return false;
2827*4882a593Smuzhiyun 	}
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	return true;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun /* The 6390 copper ports have an errata which require poking magic
2833*4882a593Smuzhiyun  * values into undocumented hidden registers and then performing a
2834*4882a593Smuzhiyun  * software reset.
2835*4882a593Smuzhiyun  */
mv88e6390_setup_errata(struct mv88e6xxx_chip * chip)2836*4882a593Smuzhiyun static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun 	int port;
2839*4882a593Smuzhiyun 	int err;
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	if (mv88e6390_setup_errata_applied(chip))
2842*4882a593Smuzhiyun 		return 0;
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	/* Set the ports into blocking mode */
2845*4882a593Smuzhiyun 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2846*4882a593Smuzhiyun 		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2847*4882a593Smuzhiyun 		if (err)
2848*4882a593Smuzhiyun 			return err;
2849*4882a593Smuzhiyun 	}
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2852*4882a593Smuzhiyun 		err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
2853*4882a593Smuzhiyun 		if (err)
2854*4882a593Smuzhiyun 			return err;
2855*4882a593Smuzhiyun 	}
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	return mv88e6xxx_software_reset(chip);
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun 
mv88e6xxx_teardown(struct dsa_switch * ds)2860*4882a593Smuzhiyun static void mv88e6xxx_teardown(struct dsa_switch *ds)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun 	mv88e6xxx_teardown_devlink_params(ds);
2863*4882a593Smuzhiyun 	dsa_devlink_resources_unregister(ds);
2864*4882a593Smuzhiyun 	mv88e6xxx_teardown_devlink_regions(ds);
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun 
mv88e6xxx_setup(struct dsa_switch * ds)2867*4882a593Smuzhiyun static int mv88e6xxx_setup(struct dsa_switch *ds)
2868*4882a593Smuzhiyun {
2869*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
2870*4882a593Smuzhiyun 	u8 cmode;
2871*4882a593Smuzhiyun 	int err;
2872*4882a593Smuzhiyun 	int i;
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun 	chip->ds = ds;
2875*4882a593Smuzhiyun 	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	if (chip->info->ops->setup_errata) {
2880*4882a593Smuzhiyun 		err = chip->info->ops->setup_errata(chip);
2881*4882a593Smuzhiyun 		if (err)
2882*4882a593Smuzhiyun 			goto unlock;
2883*4882a593Smuzhiyun 	}
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	/* Cache the cmode of each port. */
2886*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2887*4882a593Smuzhiyun 		if (chip->info->ops->port_get_cmode) {
2888*4882a593Smuzhiyun 			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2889*4882a593Smuzhiyun 			if (err)
2890*4882a593Smuzhiyun 				goto unlock;
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 			chip->ports[i].cmode = cmode;
2893*4882a593Smuzhiyun 		}
2894*4882a593Smuzhiyun 	}
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	/* Setup Switch Port Registers */
2897*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2898*4882a593Smuzhiyun 		if (dsa_is_unused_port(ds, i))
2899*4882a593Smuzhiyun 			continue;
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 		/* Prevent the use of an invalid port. */
2902*4882a593Smuzhiyun 		if (mv88e6xxx_is_invalid_port(chip, i)) {
2903*4882a593Smuzhiyun 			dev_err(chip->dev, "port %d is invalid\n", i);
2904*4882a593Smuzhiyun 			err = -EINVAL;
2905*4882a593Smuzhiyun 			goto unlock;
2906*4882a593Smuzhiyun 		}
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 		err = mv88e6xxx_setup_port(chip, i);
2909*4882a593Smuzhiyun 		if (err)
2910*4882a593Smuzhiyun 			goto unlock;
2911*4882a593Smuzhiyun 	}
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	err = mv88e6xxx_irl_setup(chip);
2914*4882a593Smuzhiyun 	if (err)
2915*4882a593Smuzhiyun 		goto unlock;
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	err = mv88e6xxx_mac_setup(chip);
2918*4882a593Smuzhiyun 	if (err)
2919*4882a593Smuzhiyun 		goto unlock;
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	err = mv88e6xxx_phy_setup(chip);
2922*4882a593Smuzhiyun 	if (err)
2923*4882a593Smuzhiyun 		goto unlock;
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	err = mv88e6xxx_vtu_setup(chip);
2926*4882a593Smuzhiyun 	if (err)
2927*4882a593Smuzhiyun 		goto unlock;
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 	err = mv88e6xxx_pvt_setup(chip);
2930*4882a593Smuzhiyun 	if (err)
2931*4882a593Smuzhiyun 		goto unlock;
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	err = mv88e6xxx_atu_setup(chip);
2934*4882a593Smuzhiyun 	if (err)
2935*4882a593Smuzhiyun 		goto unlock;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	err = mv88e6xxx_broadcast_setup(chip, 0);
2938*4882a593Smuzhiyun 	if (err)
2939*4882a593Smuzhiyun 		goto unlock;
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	err = mv88e6xxx_pot_setup(chip);
2942*4882a593Smuzhiyun 	if (err)
2943*4882a593Smuzhiyun 		goto unlock;
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun 	err = mv88e6xxx_rmu_setup(chip);
2946*4882a593Smuzhiyun 	if (err)
2947*4882a593Smuzhiyun 		goto unlock;
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	err = mv88e6xxx_rsvd2cpu_setup(chip);
2950*4882a593Smuzhiyun 	if (err)
2951*4882a593Smuzhiyun 		goto unlock;
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	err = mv88e6xxx_trunk_setup(chip);
2954*4882a593Smuzhiyun 	if (err)
2955*4882a593Smuzhiyun 		goto unlock;
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 	err = mv88e6xxx_devmap_setup(chip);
2958*4882a593Smuzhiyun 	if (err)
2959*4882a593Smuzhiyun 		goto unlock;
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	err = mv88e6xxx_pri_setup(chip);
2962*4882a593Smuzhiyun 	if (err)
2963*4882a593Smuzhiyun 		goto unlock;
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	/* Setup PTP Hardware Clock and timestamping */
2966*4882a593Smuzhiyun 	if (chip->info->ptp_support) {
2967*4882a593Smuzhiyun 		err = mv88e6xxx_ptp_setup(chip);
2968*4882a593Smuzhiyun 		if (err)
2969*4882a593Smuzhiyun 			goto unlock;
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun 		err = mv88e6xxx_hwtstamp_setup(chip);
2972*4882a593Smuzhiyun 		if (err)
2973*4882a593Smuzhiyun 			goto unlock;
2974*4882a593Smuzhiyun 	}
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	err = mv88e6xxx_stats_setup(chip);
2977*4882a593Smuzhiyun 	if (err)
2978*4882a593Smuzhiyun 		goto unlock;
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun unlock:
2981*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	if (err)
2984*4882a593Smuzhiyun 		return err;
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	/* Have to be called without holding the register lock, since
2987*4882a593Smuzhiyun 	 * they take the devlink lock, and we later take the locks in
2988*4882a593Smuzhiyun 	 * the reverse order when getting/setting parameters or
2989*4882a593Smuzhiyun 	 * resource occupancy.
2990*4882a593Smuzhiyun 	 */
2991*4882a593Smuzhiyun 	err = mv88e6xxx_setup_devlink_resources(ds);
2992*4882a593Smuzhiyun 	if (err)
2993*4882a593Smuzhiyun 		return err;
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun 	err = mv88e6xxx_setup_devlink_params(ds);
2996*4882a593Smuzhiyun 	if (err)
2997*4882a593Smuzhiyun 		goto out_resources;
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun 	err = mv88e6xxx_setup_devlink_regions(ds);
3000*4882a593Smuzhiyun 	if (err)
3001*4882a593Smuzhiyun 		goto out_params;
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	return 0;
3004*4882a593Smuzhiyun 
3005*4882a593Smuzhiyun out_params:
3006*4882a593Smuzhiyun 	mv88e6xxx_teardown_devlink_params(ds);
3007*4882a593Smuzhiyun out_resources:
3008*4882a593Smuzhiyun 	dsa_devlink_resources_unregister(ds);
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	return err;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun /* prod_id for switch families which do not have a PHY model number */
3014*4882a593Smuzhiyun static const u16 family_prod_id_table[] = {
3015*4882a593Smuzhiyun 	[MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3016*4882a593Smuzhiyun 	[MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun 
mv88e6xxx_mdio_read(struct mii_bus * bus,int phy,int reg)3019*4882a593Smuzhiyun static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
3020*4882a593Smuzhiyun {
3021*4882a593Smuzhiyun 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3022*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3023*4882a593Smuzhiyun 	u16 prod_id;
3024*4882a593Smuzhiyun 	u16 val;
3025*4882a593Smuzhiyun 	int err;
3026*4882a593Smuzhiyun 
3027*4882a593Smuzhiyun 	if (!chip->info->ops->phy_read)
3028*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3029*4882a593Smuzhiyun 
3030*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
3031*4882a593Smuzhiyun 	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
3032*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	/* Some internal PHYs don't have a model number. */
3035*4882a593Smuzhiyun 	if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
3036*4882a593Smuzhiyun 	    chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
3037*4882a593Smuzhiyun 		prod_id = family_prod_id_table[chip->info->family];
3038*4882a593Smuzhiyun 		if (prod_id)
3039*4882a593Smuzhiyun 			val |= prod_id >> 4;
3040*4882a593Smuzhiyun 	}
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	return err ? err : val;
3043*4882a593Smuzhiyun }
3044*4882a593Smuzhiyun 
mv88e6xxx_mdio_write(struct mii_bus * bus,int phy,int reg,u16 val)3045*4882a593Smuzhiyun static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun 	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3048*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3049*4882a593Smuzhiyun 	int err;
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	if (!chip->info->ops->phy_write)
3052*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
3055*4882a593Smuzhiyun 	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
3056*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	return err;
3059*4882a593Smuzhiyun }
3060*4882a593Smuzhiyun 
mv88e6xxx_mdio_register(struct mv88e6xxx_chip * chip,struct device_node * np,bool external)3061*4882a593Smuzhiyun static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
3062*4882a593Smuzhiyun 				   struct device_node *np,
3063*4882a593Smuzhiyun 				   bool external)
3064*4882a593Smuzhiyun {
3065*4882a593Smuzhiyun 	static int index;
3066*4882a593Smuzhiyun 	struct mv88e6xxx_mdio_bus *mdio_bus;
3067*4882a593Smuzhiyun 	struct mii_bus *bus;
3068*4882a593Smuzhiyun 	int err;
3069*4882a593Smuzhiyun 
3070*4882a593Smuzhiyun 	if (external) {
3071*4882a593Smuzhiyun 		mv88e6xxx_reg_lock(chip);
3072*4882a593Smuzhiyun 		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
3073*4882a593Smuzhiyun 		mv88e6xxx_reg_unlock(chip);
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 		if (err)
3076*4882a593Smuzhiyun 			return err;
3077*4882a593Smuzhiyun 	}
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun 	bus = mdiobus_alloc_size(sizeof(*mdio_bus));
3080*4882a593Smuzhiyun 	if (!bus)
3081*4882a593Smuzhiyun 		return -ENOMEM;
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	mdio_bus = bus->priv;
3084*4882a593Smuzhiyun 	mdio_bus->bus = bus;
3085*4882a593Smuzhiyun 	mdio_bus->chip = chip;
3086*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mdio_bus->list);
3087*4882a593Smuzhiyun 	mdio_bus->external = external;
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	if (np) {
3090*4882a593Smuzhiyun 		bus->name = np->full_name;
3091*4882a593Smuzhiyun 		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
3092*4882a593Smuzhiyun 	} else {
3093*4882a593Smuzhiyun 		bus->name = "mv88e6xxx SMI";
3094*4882a593Smuzhiyun 		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3095*4882a593Smuzhiyun 	}
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	bus->read = mv88e6xxx_mdio_read;
3098*4882a593Smuzhiyun 	bus->write = mv88e6xxx_mdio_write;
3099*4882a593Smuzhiyun 	bus->parent = chip->dev;
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	if (!external) {
3102*4882a593Smuzhiyun 		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3103*4882a593Smuzhiyun 		if (err)
3104*4882a593Smuzhiyun 			goto out;
3105*4882a593Smuzhiyun 	}
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	err = of_mdiobus_register(bus, np);
3108*4882a593Smuzhiyun 	if (err) {
3109*4882a593Smuzhiyun 		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
3110*4882a593Smuzhiyun 		mv88e6xxx_g2_irq_mdio_free(chip, bus);
3111*4882a593Smuzhiyun 		goto out;
3112*4882a593Smuzhiyun 	}
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	if (external)
3115*4882a593Smuzhiyun 		list_add_tail(&mdio_bus->list, &chip->mdios);
3116*4882a593Smuzhiyun 	else
3117*4882a593Smuzhiyun 		list_add(&mdio_bus->list, &chip->mdios);
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	return 0;
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun out:
3122*4882a593Smuzhiyun 	mdiobus_free(bus);
3123*4882a593Smuzhiyun 	return err;
3124*4882a593Smuzhiyun }
3125*4882a593Smuzhiyun 
mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip * chip)3126*4882a593Smuzhiyun static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun {
3129*4882a593Smuzhiyun 	struct mv88e6xxx_mdio_bus *mdio_bus, *p;
3130*4882a593Smuzhiyun 	struct mii_bus *bus;
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	list_for_each_entry_safe(mdio_bus, p, &chip->mdios, list) {
3133*4882a593Smuzhiyun 		bus = mdio_bus->bus;
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 		if (!mdio_bus->external)
3136*4882a593Smuzhiyun 			mv88e6xxx_g2_irq_mdio_free(chip, bus);
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun 		mdiobus_unregister(bus);
3139*4882a593Smuzhiyun 		mdiobus_free(bus);
3140*4882a593Smuzhiyun 	}
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
mv88e6xxx_mdios_register(struct mv88e6xxx_chip * chip,struct device_node * np)3143*4882a593Smuzhiyun static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3144*4882a593Smuzhiyun 				    struct device_node *np)
3145*4882a593Smuzhiyun {
3146*4882a593Smuzhiyun 	struct device_node *child;
3147*4882a593Smuzhiyun 	int err;
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	/* Always register one mdio bus for the internal/default mdio
3150*4882a593Smuzhiyun 	 * bus. This maybe represented in the device tree, but is
3151*4882a593Smuzhiyun 	 * optional.
3152*4882a593Smuzhiyun 	 */
3153*4882a593Smuzhiyun 	child = of_get_child_by_name(np, "mdio");
3154*4882a593Smuzhiyun 	err = mv88e6xxx_mdio_register(chip, child, false);
3155*4882a593Smuzhiyun 	of_node_put(child);
3156*4882a593Smuzhiyun 	if (err)
3157*4882a593Smuzhiyun 		return err;
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 	/* Walk the device tree, and see if there are any other nodes
3160*4882a593Smuzhiyun 	 * which say they are compatible with the external mdio
3161*4882a593Smuzhiyun 	 * bus.
3162*4882a593Smuzhiyun 	 */
3163*4882a593Smuzhiyun 	for_each_available_child_of_node(np, child) {
3164*4882a593Smuzhiyun 		if (of_device_is_compatible(
3165*4882a593Smuzhiyun 			    child, "marvell,mv88e6xxx-mdio-external")) {
3166*4882a593Smuzhiyun 			err = mv88e6xxx_mdio_register(chip, child, true);
3167*4882a593Smuzhiyun 			if (err) {
3168*4882a593Smuzhiyun 				mv88e6xxx_mdios_unregister(chip);
3169*4882a593Smuzhiyun 				of_node_put(child);
3170*4882a593Smuzhiyun 				return err;
3171*4882a593Smuzhiyun 			}
3172*4882a593Smuzhiyun 		}
3173*4882a593Smuzhiyun 	}
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	return 0;
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun 
mv88e6xxx_get_eeprom_len(struct dsa_switch * ds)3178*4882a593Smuzhiyun static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3179*4882a593Smuzhiyun {
3180*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	return chip->eeprom_len;
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun 
mv88e6xxx_get_eeprom(struct dsa_switch * ds,struct ethtool_eeprom * eeprom,u8 * data)3185*4882a593Smuzhiyun static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3186*4882a593Smuzhiyun 				struct ethtool_eeprom *eeprom, u8 *data)
3187*4882a593Smuzhiyun {
3188*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
3189*4882a593Smuzhiyun 	int err;
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	if (!chip->info->ops->get_eeprom)
3192*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
3195*4882a593Smuzhiyun 	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3196*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	if (err)
3199*4882a593Smuzhiyun 		return err;
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	eeprom->magic = 0xc3ec4951;
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	return 0;
3204*4882a593Smuzhiyun }
3205*4882a593Smuzhiyun 
mv88e6xxx_set_eeprom(struct dsa_switch * ds,struct ethtool_eeprom * eeprom,u8 * data)3206*4882a593Smuzhiyun static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3207*4882a593Smuzhiyun 				struct ethtool_eeprom *eeprom, u8 *data)
3208*4882a593Smuzhiyun {
3209*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
3210*4882a593Smuzhiyun 	int err;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	if (!chip->info->ops->set_eeprom)
3213*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun 	if (eeprom->magic != 0xc3ec4951)
3216*4882a593Smuzhiyun 		return -EINVAL;
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
3219*4882a593Smuzhiyun 	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3220*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
3221*4882a593Smuzhiyun 
3222*4882a593Smuzhiyun 	return err;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun 
3225*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6085_ops = {
3226*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6097 */
3227*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3228*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3229*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3230*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3231*4882a593Smuzhiyun 	.phy_read = mv88e6185_phy_ppu_read,
3232*4882a593Smuzhiyun 	.phy_write = mv88e6185_phy_ppu_write,
3233*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3234*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3235*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3236*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3237*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3238*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3239*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3240*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3241*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3242*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3243*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3244*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3245*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3246*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3247*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3248*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3249*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3250*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3251*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3252*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3253*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3254*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3255*4882a593Smuzhiyun 	.ppu_enable = mv88e6185_g1_ppu_enable,
3256*4882a593Smuzhiyun 	.ppu_disable = mv88e6185_g1_ppu_disable,
3257*4882a593Smuzhiyun 	.reset = mv88e6185_g1_reset,
3258*4882a593Smuzhiyun 	.rmu_disable = mv88e6085_g1_rmu_disable,
3259*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3260*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3261*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3262*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3263*4882a593Smuzhiyun };
3264*4882a593Smuzhiyun 
3265*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6095_ops = {
3266*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6095 */
3267*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3268*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3269*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3270*4882a593Smuzhiyun 	.phy_read = mv88e6185_phy_ppu_read,
3271*4882a593Smuzhiyun 	.phy_write = mv88e6185_phy_ppu_write,
3272*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3273*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3274*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3275*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3276*4882a593Smuzhiyun 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3277*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3278*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3279*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3280*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3281*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3282*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3283*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3284*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3285*4882a593Smuzhiyun 	.ppu_enable = mv88e6185_g1_ppu_enable,
3286*4882a593Smuzhiyun 	.ppu_disable = mv88e6185_g1_ppu_disable,
3287*4882a593Smuzhiyun 	.reset = mv88e6185_g1_reset,
3288*4882a593Smuzhiyun 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3289*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3290*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3291*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3292*4882a593Smuzhiyun };
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6097_ops = {
3295*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6097 */
3296*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3297*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3298*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3299*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3300*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3301*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3302*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3303*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3304*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3305*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3306*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3307*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3308*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3309*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3310*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3311*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3312*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3313*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3314*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3315*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3316*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3317*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3318*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3319*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3320*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3321*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3322*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3323*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3324*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3325*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3326*4882a593Smuzhiyun 	.rmu_disable = mv88e6085_g1_rmu_disable,
3327*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3328*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3329*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3330*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3331*4882a593Smuzhiyun };
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6123_ops = {
3334*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6165 */
3335*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3336*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3337*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3338*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3339*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3340*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3341*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3342*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3343*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3344*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3345*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3346*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3347*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3348*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3349*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3350*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3351*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3352*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3353*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3354*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3355*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3356*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3357*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3358*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3359*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3360*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3361*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3362*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3363*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3364*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3365*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3366*4882a593Smuzhiyun };
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6131_ops = {
3369*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6185 */
3370*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3371*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3372*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3373*4882a593Smuzhiyun 	.phy_read = mv88e6185_phy_ppu_read,
3374*4882a593Smuzhiyun 	.phy_write = mv88e6185_phy_ppu_write,
3375*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3376*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3377*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3378*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3379*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3380*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3381*4882a593Smuzhiyun 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3382*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3383*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3384*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3385*4882a593Smuzhiyun 	.port_set_pause = mv88e6185_port_set_pause,
3386*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3387*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3388*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3389*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3390*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3391*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3392*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3393*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3394*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3395*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3396*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3397*4882a593Smuzhiyun 	.ppu_enable = mv88e6185_g1_ppu_enable,
3398*4882a593Smuzhiyun 	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3399*4882a593Smuzhiyun 	.ppu_disable = mv88e6185_g1_ppu_disable,
3400*4882a593Smuzhiyun 	.reset = mv88e6185_g1_reset,
3401*4882a593Smuzhiyun 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3402*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3403*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3404*4882a593Smuzhiyun };
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6141_ops = {
3407*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6341 */
3408*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3409*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3410*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3411*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
3412*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3413*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3414*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3415*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3416*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3417*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3418*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
3419*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
3420*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3421*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3422*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3423*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3424*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3425*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3426*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3427*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3428*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3429*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3430*4882a593Smuzhiyun 	.port_set_cmode = mv88e6341_port_set_cmode,
3431*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3432*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3433*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3434*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
3435*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
3436*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
3437*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
3438*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
3439*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
3440*4882a593Smuzhiyun 	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3441*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3442*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3443*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
3444*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3445*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3446*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3447*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3448*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
3449*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6341_serdes_get_lane,
3450*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
3451*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3452*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
3453*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3454*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3455*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3456*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3457*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
3458*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3459*4882a593Smuzhiyun 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
3460*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
3461*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
3462*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3463*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
3464*4882a593Smuzhiyun 	.phylink_validate = mv88e6341_phylink_validate,
3465*4882a593Smuzhiyun };
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6161_ops = {
3468*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6165 */
3469*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3470*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3471*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3472*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3473*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3474*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3475*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3476*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3477*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3478*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3479*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3480*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3481*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3482*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3483*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3484*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3485*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3486*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3487*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3488*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3489*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3490*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3491*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3492*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3493*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3494*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3495*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3496*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3497*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3498*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3499*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3500*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3501*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3502*4882a593Smuzhiyun 	.avb_ops = &mv88e6165_avb_ops,
3503*4882a593Smuzhiyun 	.ptp_ops = &mv88e6165_ptp_ops,
3504*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3505*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3506*4882a593Smuzhiyun };
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6165_ops = {
3509*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6165 */
3510*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3511*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3512*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3513*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3514*4882a593Smuzhiyun 	.phy_read = mv88e6165_phy_read,
3515*4882a593Smuzhiyun 	.phy_write = mv88e6165_phy_write,
3516*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3517*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3518*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3519*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3520*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3521*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3522*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3523*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3524*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3525*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3526*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3527*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3528*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3529*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3530*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3531*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3532*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3533*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3534*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3535*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3536*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3537*4882a593Smuzhiyun 	.avb_ops = &mv88e6165_avb_ops,
3538*4882a593Smuzhiyun 	.ptp_ops = &mv88e6165_ptp_ops,
3539*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3540*4882a593Smuzhiyun };
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6171_ops = {
3543*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6351 */
3544*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3545*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3546*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3547*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3548*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3549*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3550*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3551*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3552*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3553*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3554*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3555*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3556*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3557*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3558*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3559*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3560*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3561*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3562*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3563*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3564*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3565*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3566*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3567*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3568*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3569*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3570*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3571*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3572*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3573*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3574*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3575*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3576*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3577*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3578*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3579*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3580*4882a593Smuzhiyun };
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6172_ops = {
3583*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6352 */
3584*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3585*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3586*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3587*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
3588*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3589*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3590*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3591*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3592*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3593*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3594*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3595*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3596*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3597*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3598*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3599*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3600*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3601*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3602*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3603*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3604*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3605*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3606*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3607*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3608*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3609*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3610*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3611*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3612*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3613*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3614*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3615*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3616*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3617*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3618*4882a593Smuzhiyun 	.rmu_disable = mv88e6352_g1_rmu_disable,
3619*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3620*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3621*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3622*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3623*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6352_serdes_get_lane,
3624*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3625*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
3626*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3627*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3628*4882a593Smuzhiyun 	.serdes_power = mv88e6352_serdes_power,
3629*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3630*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6352_serdes_get_regs,
3631*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3632*4882a593Smuzhiyun 	.phylink_validate = mv88e6352_phylink_validate,
3633*4882a593Smuzhiyun };
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6175_ops = {
3636*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6351 */
3637*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3638*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3639*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3640*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3641*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3642*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3643*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3644*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3645*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3646*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3647*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3648*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3649*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3650*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3651*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3652*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3653*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3654*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3655*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3656*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3657*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3658*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3659*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3660*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3661*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3662*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3663*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3664*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3665*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3666*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3667*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3668*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3669*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3670*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3671*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3672*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3673*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3674*4882a593Smuzhiyun };
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6176_ops = {
3677*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6352 */
3678*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3679*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3680*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3681*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
3682*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3683*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3684*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3685*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3686*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3687*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3688*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3689*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3690*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3691*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3692*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3693*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3694*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3695*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3696*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3697*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3698*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3699*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3700*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3701*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3702*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3703*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3704*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3705*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3706*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3707*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3708*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3709*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3710*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3711*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3712*4882a593Smuzhiyun 	.rmu_disable = mv88e6352_g1_rmu_disable,
3713*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3714*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3715*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3716*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3717*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6352_serdes_get_lane,
3718*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3719*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
3720*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3721*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3722*4882a593Smuzhiyun 	.serdes_power = mv88e6352_serdes_power,
3723*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3724*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3725*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6352_serdes_irq_status,
3726*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3727*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6352_serdes_get_regs,
3728*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3729*4882a593Smuzhiyun 	.phylink_validate = mv88e6352_phylink_validate,
3730*4882a593Smuzhiyun };
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6185_ops = {
3733*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6185 */
3734*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3735*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3736*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3737*4882a593Smuzhiyun 	.phy_read = mv88e6185_phy_ppu_read,
3738*4882a593Smuzhiyun 	.phy_write = mv88e6185_phy_ppu_write,
3739*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3740*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3741*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3742*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3743*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3744*4882a593Smuzhiyun 	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3745*4882a593Smuzhiyun 	.port_set_pause = mv88e6185_port_set_pause,
3746*4882a593Smuzhiyun 	.port_get_cmode = mv88e6185_port_get_cmode,
3747*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3748*4882a593Smuzhiyun 	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3749*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3750*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3751*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3752*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3753*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3754*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3755*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3756*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3757*4882a593Smuzhiyun 	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3758*4882a593Smuzhiyun 	.ppu_enable = mv88e6185_g1_ppu_enable,
3759*4882a593Smuzhiyun 	.ppu_disable = mv88e6185_g1_ppu_disable,
3760*4882a593Smuzhiyun 	.reset = mv88e6185_g1_reset,
3761*4882a593Smuzhiyun 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3762*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3763*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
3764*4882a593Smuzhiyun 	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3765*4882a593Smuzhiyun };
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6190_ops = {
3768*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
3769*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
3770*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
3771*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
3772*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3773*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3774*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3775*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3776*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3777*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3778*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
3779*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3780*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
3781*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3782*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3783*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3784*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3785*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3786*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
3787*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3788*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3789*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3790*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390_port_set_cmode,
3791*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3792*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3793*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3794*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
3795*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
3796*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
3797*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
3798*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
3799*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
3800*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3801*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3802*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3803*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
3804*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3805*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3806*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
3807*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3808*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
3809*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390_serdes_get_lane,
3810*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
3811*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3812*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
3813*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3814*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3815*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3816*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3817*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
3818*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
3819*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
3820*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3821*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
3822*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3823*4882a593Smuzhiyun 	.phylink_validate = mv88e6390_phylink_validate,
3824*4882a593Smuzhiyun };
3825*4882a593Smuzhiyun 
3826*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6190x_ops = {
3827*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
3828*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
3829*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
3830*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
3831*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3832*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3833*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3834*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3835*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3836*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3837*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
3838*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3839*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
3840*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3841*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3842*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3843*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3844*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3845*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
3846*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3847*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3848*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3849*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390x_port_set_cmode,
3850*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3851*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3852*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3853*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
3854*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
3855*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
3856*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
3857*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
3858*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
3859*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3860*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3861*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3862*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
3863*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3864*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3865*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
3866*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3867*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
3868*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390x_serdes_get_lane,
3869*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
3870*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3871*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
3872*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3873*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3874*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3875*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3876*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
3877*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
3878*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
3879*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3880*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
3881*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3882*4882a593Smuzhiyun 	.phylink_validate = mv88e6390x_phylink_validate,
3883*4882a593Smuzhiyun };
3884*4882a593Smuzhiyun 
3885*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6191_ops = {
3886*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
3887*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
3888*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
3889*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
3890*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3891*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3892*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3893*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3894*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3895*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3896*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
3897*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3898*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
3899*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3900*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3901*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3902*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
3903*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3904*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3905*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3906*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390_port_set_cmode,
3907*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3908*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3909*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3910*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
3911*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
3912*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
3913*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
3914*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
3915*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
3916*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3917*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3918*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3919*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
3920*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3921*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3922*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
3923*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3924*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
3925*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390_serdes_get_lane,
3926*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
3927*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3928*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
3929*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3930*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3931*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3932*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3933*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
3934*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
3935*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
3936*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3937*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
3938*4882a593Smuzhiyun 	.avb_ops = &mv88e6390_avb_ops,
3939*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
3940*4882a593Smuzhiyun 	.phylink_validate = mv88e6390_phylink_validate,
3941*4882a593Smuzhiyun };
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6240_ops = {
3944*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6352 */
3945*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3946*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3947*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
3948*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
3949*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3950*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3951*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
3952*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
3953*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
3954*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3955*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3956*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
3957*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
3958*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3959*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3960*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
3961*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3962*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3963*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
3964*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3965*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3966*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
3967*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
3968*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3969*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3970*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
3971*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
3972*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
3973*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
3974*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
3975*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
3976*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3977*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
3978*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
3979*4882a593Smuzhiyun 	.rmu_disable = mv88e6352_g1_rmu_disable,
3980*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
3981*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3982*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3983*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3984*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6352_serdes_get_lane,
3985*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3986*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
3987*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3988*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3989*4882a593Smuzhiyun 	.serdes_power = mv88e6352_serdes_power,
3990*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3991*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3992*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6352_serdes_irq_status,
3993*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3994*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6352_serdes_get_regs,
3995*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
3996*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
3997*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
3998*4882a593Smuzhiyun 	.phylink_validate = mv88e6352_phylink_validate,
3999*4882a593Smuzhiyun };
4000*4882a593Smuzhiyun 
4001*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6250_ops = {
4002*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6250 */
4003*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4004*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4005*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4006*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4007*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4008*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4009*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4010*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4011*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4012*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4013*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
4014*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4015*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4016*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4017*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4018*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4019*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4020*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4021*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4022*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4023*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
4024*4882a593Smuzhiyun 	.stats_get_strings = mv88e6250_stats_get_strings,
4025*4882a593Smuzhiyun 	.stats_get_stats = mv88e6250_stats_get_stats,
4026*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4027*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4028*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6250_watchdog_ops,
4029*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4030*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4031*4882a593Smuzhiyun 	.reset = mv88e6250_g1_reset,
4032*4882a593Smuzhiyun 	.vtu_getnext = mv88e6250_g1_vtu_getnext,
4033*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
4034*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
4035*4882a593Smuzhiyun 	.ptp_ops = &mv88e6250_ptp_ops,
4036*4882a593Smuzhiyun 	.phylink_validate = mv88e6065_phylink_validate,
4037*4882a593Smuzhiyun };
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6290_ops = {
4040*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
4041*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
4042*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
4043*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
4044*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4045*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4046*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4047*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4048*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4049*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4050*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4051*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4052*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
4053*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
4054*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4055*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4056*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4057*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
4058*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4059*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4060*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4061*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390_port_set_cmode,
4062*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4063*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4064*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4065*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4066*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4067*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
4068*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4069*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
4070*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4071*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4072*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4073*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4074*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
4075*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4076*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4077*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4078*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4079*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
4080*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390_serdes_get_lane,
4081*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
4082*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4083*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
4084*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4085*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4086*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4087*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4088*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
4089*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
4090*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4091*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4092*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4093*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4094*4882a593Smuzhiyun 	.avb_ops = &mv88e6390_avb_ops,
4095*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4096*4882a593Smuzhiyun 	.phylink_validate = mv88e6390_phylink_validate,
4097*4882a593Smuzhiyun };
4098*4882a593Smuzhiyun 
4099*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6320_ops = {
4100*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6320 */
4101*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4102*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4103*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4104*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4105*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4106*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4107*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4108*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4109*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4110*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4111*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4112*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4113*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4114*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4115*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4116*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4117*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4118*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4119*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4120*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4121*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4122*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4123*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4124*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4125*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4126*4882a593Smuzhiyun 	.stats_get_stats = mv88e6320_stats_get_stats,
4127*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4128*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4129*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4130*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4131*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4132*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4133*4882a593Smuzhiyun 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4134*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4135*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4136*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
4137*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4138*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
4139*4882a593Smuzhiyun };
4140*4882a593Smuzhiyun 
4141*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6321_ops = {
4142*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6320 */
4143*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4144*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4145*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4146*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4147*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4148*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4149*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4150*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4151*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4152*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4153*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4154*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4155*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4156*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4157*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4158*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4159*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4160*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4161*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4162*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4163*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4164*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4165*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4166*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4167*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4168*4882a593Smuzhiyun 	.stats_get_stats = mv88e6320_stats_get_stats,
4169*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4170*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4171*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4172*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4173*4882a593Smuzhiyun 	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4174*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4175*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4176*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
4177*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4178*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
4179*4882a593Smuzhiyun };
4180*4882a593Smuzhiyun 
4181*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6341_ops = {
4182*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6341 */
4183*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4184*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4185*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4186*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
4187*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4188*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4189*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4190*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4191*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4192*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4193*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
4194*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
4195*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4196*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4197*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4198*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4199*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4200*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4201*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4202*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4203*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4204*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4205*4882a593Smuzhiyun 	.port_set_cmode = mv88e6341_port_set_cmode,
4206*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4207*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4208*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4209*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4210*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4211*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
4212*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4213*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
4214*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4215*4882a593Smuzhiyun 	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
4216*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4217*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4218*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
4219*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4220*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4221*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4222*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4223*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
4224*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6341_serdes_get_lane,
4225*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
4226*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4227*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
4228*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4229*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4230*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4231*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4232*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
4233*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4234*4882a593Smuzhiyun 	.avb_ops = &mv88e6390_avb_ops,
4235*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4236*4882a593Smuzhiyun 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4237*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
4238*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4239*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4240*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4241*4882a593Smuzhiyun 	.phylink_validate = mv88e6341_phylink_validate,
4242*4882a593Smuzhiyun };
4243*4882a593Smuzhiyun 
4244*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6350_ops = {
4245*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6351 */
4246*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4247*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4248*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4249*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4250*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4251*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4252*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4253*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4254*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4255*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4256*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4257*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4258*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4259*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4260*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4261*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4262*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4263*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4264*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4265*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4266*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4267*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4268*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4269*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
4270*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
4271*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4272*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4273*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
4274*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4275*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4276*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4277*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4278*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4279*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4280*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4281*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
4282*4882a593Smuzhiyun };
4283*4882a593Smuzhiyun 
4284*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6351_ops = {
4285*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6351 */
4286*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4287*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4288*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4289*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4290*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4291*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4292*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4293*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4294*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4295*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4296*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
4297*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4298*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4299*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4300*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4301*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4302*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4303*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4304*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4305*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4306*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4307*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4308*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4309*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4310*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
4311*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
4312*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4313*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4314*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
4315*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4316*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4317*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4318*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4319*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4320*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4321*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4322*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
4323*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4324*4882a593Smuzhiyun 	.phylink_validate = mv88e6185_phylink_validate,
4325*4882a593Smuzhiyun };
4326*4882a593Smuzhiyun 
4327*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6352_ops = {
4328*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6352 */
4329*4882a593Smuzhiyun 	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4330*4882a593Smuzhiyun 	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4331*4882a593Smuzhiyun 	.irl_init_all = mv88e6352_g2_irl_init_all,
4332*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
4333*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4334*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4335*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4336*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4337*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4338*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4339*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4340*4882a593Smuzhiyun 	.port_tag_remap = mv88e6095_port_tag_remap,
4341*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
4342*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4343*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4344*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4345*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4346*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4347*4882a593Smuzhiyun 	.port_pause_limit = mv88e6097_port_pause_limit,
4348*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4349*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4350*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4351*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4352*4882a593Smuzhiyun 	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4353*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4354*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
4355*4882a593Smuzhiyun 	.stats_get_strings = mv88e6095_stats_get_strings,
4356*4882a593Smuzhiyun 	.stats_get_stats = mv88e6095_stats_get_stats,
4357*4882a593Smuzhiyun 	.set_cpu_port = mv88e6095_g1_set_cpu_port,
4358*4882a593Smuzhiyun 	.set_egress_port = mv88e6095_g1_set_egress_port,
4359*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6097_watchdog_ops,
4360*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4361*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4362*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4363*4882a593Smuzhiyun 	.rmu_disable = mv88e6352_g1_rmu_disable,
4364*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4365*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4366*4882a593Smuzhiyun 	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4367*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4368*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6352_serdes_get_lane,
4369*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4370*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
4371*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4372*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
4373*4882a593Smuzhiyun 	.serdes_power = mv88e6352_serdes_power,
4374*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4375*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
4376*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6352_serdes_irq_status,
4377*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4378*4882a593Smuzhiyun 	.avb_ops = &mv88e6352_avb_ops,
4379*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4380*4882a593Smuzhiyun 	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4381*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6352_serdes_get_strings,
4382*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6352_serdes_get_stats,
4383*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4384*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6352_serdes_get_regs,
4385*4882a593Smuzhiyun 	.phylink_validate = mv88e6352_phylink_validate,
4386*4882a593Smuzhiyun };
4387*4882a593Smuzhiyun 
4388*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6390_ops = {
4389*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
4390*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
4391*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
4392*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
4393*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4394*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4395*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4396*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4397*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4398*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4399*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4400*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4401*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
4402*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
4403*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4404*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4405*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4406*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4407*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4408*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
4409*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4410*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4411*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4412*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390_port_set_cmode,
4413*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4414*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4415*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4416*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4417*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4418*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
4419*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4420*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
4421*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4422*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4423*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4424*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4425*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
4426*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4427*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4428*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4429*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4430*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
4431*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390_serdes_get_lane,
4432*4882a593Smuzhiyun 	/* Check status register pause & lpa register */
4433*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4434*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
4435*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4436*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4437*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4438*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4439*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
4440*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4441*4882a593Smuzhiyun 	.avb_ops = &mv88e6390_avb_ops,
4442*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4443*4882a593Smuzhiyun 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4444*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
4445*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4446*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4447*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4448*4882a593Smuzhiyun 	.phylink_validate = mv88e6390_phylink_validate,
4449*4882a593Smuzhiyun };
4450*4882a593Smuzhiyun 
4451*4882a593Smuzhiyun static const struct mv88e6xxx_ops mv88e6390x_ops = {
4452*4882a593Smuzhiyun 	/* MV88E6XXX_FAMILY_6390 */
4453*4882a593Smuzhiyun 	.setup_errata = mv88e6390_setup_errata,
4454*4882a593Smuzhiyun 	.irl_init_all = mv88e6390_g2_irl_init_all,
4455*4882a593Smuzhiyun 	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
4456*4882a593Smuzhiyun 	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4457*4882a593Smuzhiyun 	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4458*4882a593Smuzhiyun 	.phy_read = mv88e6xxx_g2_smi_phy_read,
4459*4882a593Smuzhiyun 	.phy_write = mv88e6xxx_g2_smi_phy_write,
4460*4882a593Smuzhiyun 	.port_set_link = mv88e6xxx_port_set_link,
4461*4882a593Smuzhiyun 	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4462*4882a593Smuzhiyun 	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
4463*4882a593Smuzhiyun 	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
4464*4882a593Smuzhiyun 	.port_tag_remap = mv88e6390_port_tag_remap,
4465*4882a593Smuzhiyun 	.port_set_policy = mv88e6352_port_set_policy,
4466*4882a593Smuzhiyun 	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4467*4882a593Smuzhiyun 	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
4468*4882a593Smuzhiyun 	.port_set_ether_type = mv88e6351_port_set_ether_type,
4469*4882a593Smuzhiyun 	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4470*4882a593Smuzhiyun 	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4471*4882a593Smuzhiyun 	.port_pause_limit = mv88e6390_port_pause_limit,
4472*4882a593Smuzhiyun 	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4473*4882a593Smuzhiyun 	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4474*4882a593Smuzhiyun 	.port_get_cmode = mv88e6352_port_get_cmode,
4475*4882a593Smuzhiyun 	.port_set_cmode = mv88e6390x_port_set_cmode,
4476*4882a593Smuzhiyun 	.port_setup_message_port = mv88e6xxx_setup_message_port,
4477*4882a593Smuzhiyun 	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4478*4882a593Smuzhiyun 	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4479*4882a593Smuzhiyun 	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
4480*4882a593Smuzhiyun 	.stats_get_strings = mv88e6320_stats_get_strings,
4481*4882a593Smuzhiyun 	.stats_get_stats = mv88e6390_stats_get_stats,
4482*4882a593Smuzhiyun 	.set_cpu_port = mv88e6390_g1_set_cpu_port,
4483*4882a593Smuzhiyun 	.set_egress_port = mv88e6390_g1_set_egress_port,
4484*4882a593Smuzhiyun 	.watchdog_ops = &mv88e6390_watchdog_ops,
4485*4882a593Smuzhiyun 	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4486*4882a593Smuzhiyun 	.pot_clear = mv88e6xxx_g2_pot_clear,
4487*4882a593Smuzhiyun 	.reset = mv88e6352_g1_reset,
4488*4882a593Smuzhiyun 	.rmu_disable = mv88e6390_g1_rmu_disable,
4489*4882a593Smuzhiyun 	.atu_get_hash = mv88e6165_g1_atu_get_hash,
4490*4882a593Smuzhiyun 	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4491*4882a593Smuzhiyun 	.vtu_getnext = mv88e6390_g1_vtu_getnext,
4492*4882a593Smuzhiyun 	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4493*4882a593Smuzhiyun 	.serdes_power = mv88e6390_serdes_power,
4494*4882a593Smuzhiyun 	.serdes_get_lane = mv88e6390x_serdes_get_lane,
4495*4882a593Smuzhiyun 	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4496*4882a593Smuzhiyun 	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
4497*4882a593Smuzhiyun 	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4498*4882a593Smuzhiyun 	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4499*4882a593Smuzhiyun 	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4500*4882a593Smuzhiyun 	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4501*4882a593Smuzhiyun 	.serdes_irq_status = mv88e6390_serdes_irq_status,
4502*4882a593Smuzhiyun 	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4503*4882a593Smuzhiyun 	.serdes_get_strings = mv88e6390_serdes_get_strings,
4504*4882a593Smuzhiyun 	.serdes_get_stats = mv88e6390_serdes_get_stats,
4505*4882a593Smuzhiyun 	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4506*4882a593Smuzhiyun 	.serdes_get_regs = mv88e6390_serdes_get_regs,
4507*4882a593Smuzhiyun 	.gpio_ops = &mv88e6352_gpio_ops,
4508*4882a593Smuzhiyun 	.avb_ops = &mv88e6390_avb_ops,
4509*4882a593Smuzhiyun 	.ptp_ops = &mv88e6352_ptp_ops,
4510*4882a593Smuzhiyun 	.phylink_validate = mv88e6390x_phylink_validate,
4511*4882a593Smuzhiyun };
4512*4882a593Smuzhiyun 
4513*4882a593Smuzhiyun static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4514*4882a593Smuzhiyun 	[MV88E6085] = {
4515*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
4516*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6097,
4517*4882a593Smuzhiyun 		.name = "Marvell 88E6085",
4518*4882a593Smuzhiyun 		.num_databases = 4096,
4519*4882a593Smuzhiyun 		.num_macs = 8192,
4520*4882a593Smuzhiyun 		.num_ports = 10,
4521*4882a593Smuzhiyun 		.num_internal_phys = 5,
4522*4882a593Smuzhiyun 		.max_vid = 4095,
4523*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4524*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4525*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4526*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4527*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4528*4882a593Smuzhiyun 		.g1_irqs = 8,
4529*4882a593Smuzhiyun 		.g2_irqs = 10,
4530*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4531*4882a593Smuzhiyun 		.pvt = true,
4532*4882a593Smuzhiyun 		.multi_chip = true,
4533*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4534*4882a593Smuzhiyun 		.ops = &mv88e6085_ops,
4535*4882a593Smuzhiyun 	},
4536*4882a593Smuzhiyun 
4537*4882a593Smuzhiyun 	[MV88E6095] = {
4538*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
4539*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6095,
4540*4882a593Smuzhiyun 		.name = "Marvell 88E6095/88E6095F",
4541*4882a593Smuzhiyun 		.num_databases = 256,
4542*4882a593Smuzhiyun 		.num_macs = 8192,
4543*4882a593Smuzhiyun 		.num_ports = 11,
4544*4882a593Smuzhiyun 		.num_internal_phys = 0,
4545*4882a593Smuzhiyun 		.max_vid = 4095,
4546*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4547*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4548*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4549*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4550*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4551*4882a593Smuzhiyun 		.g1_irqs = 8,
4552*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4553*4882a593Smuzhiyun 		.multi_chip = true,
4554*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4555*4882a593Smuzhiyun 		.ops = &mv88e6095_ops,
4556*4882a593Smuzhiyun 	},
4557*4882a593Smuzhiyun 
4558*4882a593Smuzhiyun 	[MV88E6097] = {
4559*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
4560*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6097,
4561*4882a593Smuzhiyun 		.name = "Marvell 88E6097/88E6097F",
4562*4882a593Smuzhiyun 		.num_databases = 4096,
4563*4882a593Smuzhiyun 		.num_macs = 8192,
4564*4882a593Smuzhiyun 		.num_ports = 11,
4565*4882a593Smuzhiyun 		.num_internal_phys = 8,
4566*4882a593Smuzhiyun 		.max_vid = 4095,
4567*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4568*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4569*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4570*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4571*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4572*4882a593Smuzhiyun 		.g1_irqs = 8,
4573*4882a593Smuzhiyun 		.g2_irqs = 10,
4574*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4575*4882a593Smuzhiyun 		.pvt = true,
4576*4882a593Smuzhiyun 		.multi_chip = true,
4577*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4578*4882a593Smuzhiyun 		.ops = &mv88e6097_ops,
4579*4882a593Smuzhiyun 	},
4580*4882a593Smuzhiyun 
4581*4882a593Smuzhiyun 	[MV88E6123] = {
4582*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
4583*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6165,
4584*4882a593Smuzhiyun 		.name = "Marvell 88E6123",
4585*4882a593Smuzhiyun 		.num_databases = 4096,
4586*4882a593Smuzhiyun 		.num_macs = 1024,
4587*4882a593Smuzhiyun 		.num_ports = 3,
4588*4882a593Smuzhiyun 		.num_internal_phys = 5,
4589*4882a593Smuzhiyun 		.max_vid = 4095,
4590*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4591*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4592*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4593*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4594*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4595*4882a593Smuzhiyun 		.g1_irqs = 9,
4596*4882a593Smuzhiyun 		.g2_irqs = 10,
4597*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4598*4882a593Smuzhiyun 		.pvt = true,
4599*4882a593Smuzhiyun 		.multi_chip = true,
4600*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4601*4882a593Smuzhiyun 		.ops = &mv88e6123_ops,
4602*4882a593Smuzhiyun 	},
4603*4882a593Smuzhiyun 
4604*4882a593Smuzhiyun 	[MV88E6131] = {
4605*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
4606*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6185,
4607*4882a593Smuzhiyun 		.name = "Marvell 88E6131",
4608*4882a593Smuzhiyun 		.num_databases = 256,
4609*4882a593Smuzhiyun 		.num_macs = 8192,
4610*4882a593Smuzhiyun 		.num_ports = 8,
4611*4882a593Smuzhiyun 		.num_internal_phys = 0,
4612*4882a593Smuzhiyun 		.max_vid = 4095,
4613*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4614*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4615*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4616*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4617*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4618*4882a593Smuzhiyun 		.g1_irqs = 9,
4619*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4620*4882a593Smuzhiyun 		.multi_chip = true,
4621*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4622*4882a593Smuzhiyun 		.ops = &mv88e6131_ops,
4623*4882a593Smuzhiyun 	},
4624*4882a593Smuzhiyun 
4625*4882a593Smuzhiyun 	[MV88E6141] = {
4626*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4627*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6341,
4628*4882a593Smuzhiyun 		.name = "Marvell 88E6141",
4629*4882a593Smuzhiyun 		.num_databases = 4096,
4630*4882a593Smuzhiyun 		.num_macs = 2048,
4631*4882a593Smuzhiyun 		.num_ports = 6,
4632*4882a593Smuzhiyun 		.num_internal_phys = 5,
4633*4882a593Smuzhiyun 		.num_gpio = 11,
4634*4882a593Smuzhiyun 		.max_vid = 4095,
4635*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4636*4882a593Smuzhiyun 		.phy_base_addr = 0x10,
4637*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4638*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4639*4882a593Smuzhiyun 		.age_time_coeff = 3750,
4640*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
4641*4882a593Smuzhiyun 		.g1_irqs = 9,
4642*4882a593Smuzhiyun 		.g2_irqs = 10,
4643*4882a593Smuzhiyun 		.pvt = true,
4644*4882a593Smuzhiyun 		.multi_chip = true,
4645*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4646*4882a593Smuzhiyun 		.ops = &mv88e6141_ops,
4647*4882a593Smuzhiyun 	},
4648*4882a593Smuzhiyun 
4649*4882a593Smuzhiyun 	[MV88E6161] = {
4650*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4651*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6165,
4652*4882a593Smuzhiyun 		.name = "Marvell 88E6161",
4653*4882a593Smuzhiyun 		.num_databases = 4096,
4654*4882a593Smuzhiyun 		.num_macs = 1024,
4655*4882a593Smuzhiyun 		.num_ports = 6,
4656*4882a593Smuzhiyun 		.num_internal_phys = 5,
4657*4882a593Smuzhiyun 		.max_vid = 4095,
4658*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4659*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4660*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4661*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4662*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4663*4882a593Smuzhiyun 		.g1_irqs = 9,
4664*4882a593Smuzhiyun 		.g2_irqs = 10,
4665*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4666*4882a593Smuzhiyun 		.pvt = true,
4667*4882a593Smuzhiyun 		.multi_chip = true,
4668*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4669*4882a593Smuzhiyun 		.ptp_support = true,
4670*4882a593Smuzhiyun 		.ops = &mv88e6161_ops,
4671*4882a593Smuzhiyun 	},
4672*4882a593Smuzhiyun 
4673*4882a593Smuzhiyun 	[MV88E6165] = {
4674*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4675*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6165,
4676*4882a593Smuzhiyun 		.name = "Marvell 88E6165",
4677*4882a593Smuzhiyun 		.num_databases = 4096,
4678*4882a593Smuzhiyun 		.num_macs = 8192,
4679*4882a593Smuzhiyun 		.num_ports = 6,
4680*4882a593Smuzhiyun 		.num_internal_phys = 0,
4681*4882a593Smuzhiyun 		.max_vid = 4095,
4682*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4683*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4684*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4685*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4686*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4687*4882a593Smuzhiyun 		.g1_irqs = 9,
4688*4882a593Smuzhiyun 		.g2_irqs = 10,
4689*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4690*4882a593Smuzhiyun 		.pvt = true,
4691*4882a593Smuzhiyun 		.multi_chip = true,
4692*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4693*4882a593Smuzhiyun 		.ptp_support = true,
4694*4882a593Smuzhiyun 		.ops = &mv88e6165_ops,
4695*4882a593Smuzhiyun 	},
4696*4882a593Smuzhiyun 
4697*4882a593Smuzhiyun 	[MV88E6171] = {
4698*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4699*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6351,
4700*4882a593Smuzhiyun 		.name = "Marvell 88E6171",
4701*4882a593Smuzhiyun 		.num_databases = 4096,
4702*4882a593Smuzhiyun 		.num_macs = 8192,
4703*4882a593Smuzhiyun 		.num_ports = 7,
4704*4882a593Smuzhiyun 		.num_internal_phys = 5,
4705*4882a593Smuzhiyun 		.max_vid = 4095,
4706*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4707*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4708*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4709*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4710*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4711*4882a593Smuzhiyun 		.g1_irqs = 9,
4712*4882a593Smuzhiyun 		.g2_irqs = 10,
4713*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4714*4882a593Smuzhiyun 		.pvt = true,
4715*4882a593Smuzhiyun 		.multi_chip = true,
4716*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4717*4882a593Smuzhiyun 		.ops = &mv88e6171_ops,
4718*4882a593Smuzhiyun 	},
4719*4882a593Smuzhiyun 
4720*4882a593Smuzhiyun 	[MV88E6172] = {
4721*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4722*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6352,
4723*4882a593Smuzhiyun 		.name = "Marvell 88E6172",
4724*4882a593Smuzhiyun 		.num_databases = 4096,
4725*4882a593Smuzhiyun 		.num_macs = 8192,
4726*4882a593Smuzhiyun 		.num_ports = 7,
4727*4882a593Smuzhiyun 		.num_internal_phys = 5,
4728*4882a593Smuzhiyun 		.num_gpio = 15,
4729*4882a593Smuzhiyun 		.max_vid = 4095,
4730*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4731*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4732*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4733*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4734*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4735*4882a593Smuzhiyun 		.g1_irqs = 9,
4736*4882a593Smuzhiyun 		.g2_irqs = 10,
4737*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4738*4882a593Smuzhiyun 		.pvt = true,
4739*4882a593Smuzhiyun 		.multi_chip = true,
4740*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4741*4882a593Smuzhiyun 		.ops = &mv88e6172_ops,
4742*4882a593Smuzhiyun 	},
4743*4882a593Smuzhiyun 
4744*4882a593Smuzhiyun 	[MV88E6175] = {
4745*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4746*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6351,
4747*4882a593Smuzhiyun 		.name = "Marvell 88E6175",
4748*4882a593Smuzhiyun 		.num_databases = 4096,
4749*4882a593Smuzhiyun 		.num_macs = 8192,
4750*4882a593Smuzhiyun 		.num_ports = 7,
4751*4882a593Smuzhiyun 		.num_internal_phys = 5,
4752*4882a593Smuzhiyun 		.max_vid = 4095,
4753*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4754*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4755*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4756*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4757*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4758*4882a593Smuzhiyun 		.g1_irqs = 9,
4759*4882a593Smuzhiyun 		.g2_irqs = 10,
4760*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4761*4882a593Smuzhiyun 		.pvt = true,
4762*4882a593Smuzhiyun 		.multi_chip = true,
4763*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4764*4882a593Smuzhiyun 		.ops = &mv88e6175_ops,
4765*4882a593Smuzhiyun 	},
4766*4882a593Smuzhiyun 
4767*4882a593Smuzhiyun 	[MV88E6176] = {
4768*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4769*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6352,
4770*4882a593Smuzhiyun 		.name = "Marvell 88E6176",
4771*4882a593Smuzhiyun 		.num_databases = 4096,
4772*4882a593Smuzhiyun 		.num_macs = 8192,
4773*4882a593Smuzhiyun 		.num_ports = 7,
4774*4882a593Smuzhiyun 		.num_internal_phys = 5,
4775*4882a593Smuzhiyun 		.num_gpio = 15,
4776*4882a593Smuzhiyun 		.max_vid = 4095,
4777*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4778*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4779*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4780*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4781*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4782*4882a593Smuzhiyun 		.g1_irqs = 9,
4783*4882a593Smuzhiyun 		.g2_irqs = 10,
4784*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4785*4882a593Smuzhiyun 		.pvt = true,
4786*4882a593Smuzhiyun 		.multi_chip = true,
4787*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4788*4882a593Smuzhiyun 		.ops = &mv88e6176_ops,
4789*4882a593Smuzhiyun 	},
4790*4882a593Smuzhiyun 
4791*4882a593Smuzhiyun 	[MV88E6185] = {
4792*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4793*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6185,
4794*4882a593Smuzhiyun 		.name = "Marvell 88E6185",
4795*4882a593Smuzhiyun 		.num_databases = 256,
4796*4882a593Smuzhiyun 		.num_macs = 8192,
4797*4882a593Smuzhiyun 		.num_ports = 10,
4798*4882a593Smuzhiyun 		.num_internal_phys = 0,
4799*4882a593Smuzhiyun 		.max_vid = 4095,
4800*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4801*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4802*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4803*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4804*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4805*4882a593Smuzhiyun 		.g1_irqs = 8,
4806*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4807*4882a593Smuzhiyun 		.multi_chip = true,
4808*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4809*4882a593Smuzhiyun 		.ops = &mv88e6185_ops,
4810*4882a593Smuzhiyun 	},
4811*4882a593Smuzhiyun 
4812*4882a593Smuzhiyun 	[MV88E6190] = {
4813*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4814*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
4815*4882a593Smuzhiyun 		.name = "Marvell 88E6190",
4816*4882a593Smuzhiyun 		.num_databases = 4096,
4817*4882a593Smuzhiyun 		.num_macs = 16384,
4818*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
4819*4882a593Smuzhiyun 		.num_internal_phys = 9,
4820*4882a593Smuzhiyun 		.num_gpio = 16,
4821*4882a593Smuzhiyun 		.max_vid = 8191,
4822*4882a593Smuzhiyun 		.port_base_addr = 0x0,
4823*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4824*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4825*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4826*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4827*4882a593Smuzhiyun 		.age_time_coeff = 3750,
4828*4882a593Smuzhiyun 		.g1_irqs = 9,
4829*4882a593Smuzhiyun 		.g2_irqs = 14,
4830*4882a593Smuzhiyun 		.pvt = true,
4831*4882a593Smuzhiyun 		.multi_chip = true,
4832*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
4833*4882a593Smuzhiyun 		.ops = &mv88e6190_ops,
4834*4882a593Smuzhiyun 	},
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun 	[MV88E6190X] = {
4837*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4838*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
4839*4882a593Smuzhiyun 		.name = "Marvell 88E6190X",
4840*4882a593Smuzhiyun 		.num_databases = 4096,
4841*4882a593Smuzhiyun 		.num_macs = 16384,
4842*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
4843*4882a593Smuzhiyun 		.num_internal_phys = 9,
4844*4882a593Smuzhiyun 		.num_gpio = 16,
4845*4882a593Smuzhiyun 		.max_vid = 8191,
4846*4882a593Smuzhiyun 		.port_base_addr = 0x0,
4847*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4848*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4849*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4850*4882a593Smuzhiyun 		.age_time_coeff = 3750,
4851*4882a593Smuzhiyun 		.g1_irqs = 9,
4852*4882a593Smuzhiyun 		.g2_irqs = 14,
4853*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
4854*4882a593Smuzhiyun 		.pvt = true,
4855*4882a593Smuzhiyun 		.multi_chip = true,
4856*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4857*4882a593Smuzhiyun 		.ops = &mv88e6190x_ops,
4858*4882a593Smuzhiyun 	},
4859*4882a593Smuzhiyun 
4860*4882a593Smuzhiyun 	[MV88E6191] = {
4861*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4862*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
4863*4882a593Smuzhiyun 		.name = "Marvell 88E6191",
4864*4882a593Smuzhiyun 		.num_databases = 4096,
4865*4882a593Smuzhiyun 		.num_macs = 16384,
4866*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
4867*4882a593Smuzhiyun 		.num_internal_phys = 9,
4868*4882a593Smuzhiyun 		.max_vid = 8191,
4869*4882a593Smuzhiyun 		.port_base_addr = 0x0,
4870*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4871*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4872*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4873*4882a593Smuzhiyun 		.age_time_coeff = 3750,
4874*4882a593Smuzhiyun 		.g1_irqs = 9,
4875*4882a593Smuzhiyun 		.g2_irqs = 14,
4876*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
4877*4882a593Smuzhiyun 		.pvt = true,
4878*4882a593Smuzhiyun 		.multi_chip = true,
4879*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4880*4882a593Smuzhiyun 		.ptp_support = true,
4881*4882a593Smuzhiyun 		.ops = &mv88e6191_ops,
4882*4882a593Smuzhiyun 	},
4883*4882a593Smuzhiyun 
4884*4882a593Smuzhiyun 	[MV88E6220] = {
4885*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4886*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6250,
4887*4882a593Smuzhiyun 		.name = "Marvell 88E6220",
4888*4882a593Smuzhiyun 		.num_databases = 64,
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 		/* Ports 2-4 are not routed to pins
4891*4882a593Smuzhiyun 		 * => usable ports 0, 1, 5, 6
4892*4882a593Smuzhiyun 		 */
4893*4882a593Smuzhiyun 		.num_ports = 7,
4894*4882a593Smuzhiyun 		.num_internal_phys = 2,
4895*4882a593Smuzhiyun 		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
4896*4882a593Smuzhiyun 		.max_vid = 4095,
4897*4882a593Smuzhiyun 		.port_base_addr = 0x08,
4898*4882a593Smuzhiyun 		.phy_base_addr = 0x00,
4899*4882a593Smuzhiyun 		.global1_addr = 0x0f,
4900*4882a593Smuzhiyun 		.global2_addr = 0x07,
4901*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4902*4882a593Smuzhiyun 		.g1_irqs = 9,
4903*4882a593Smuzhiyun 		.g2_irqs = 10,
4904*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4905*4882a593Smuzhiyun 		.dual_chip = true,
4906*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4907*4882a593Smuzhiyun 		.ptp_support = true,
4908*4882a593Smuzhiyun 		.ops = &mv88e6250_ops,
4909*4882a593Smuzhiyun 	},
4910*4882a593Smuzhiyun 
4911*4882a593Smuzhiyun 	[MV88E6240] = {
4912*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4913*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6352,
4914*4882a593Smuzhiyun 		.name = "Marvell 88E6240",
4915*4882a593Smuzhiyun 		.num_databases = 4096,
4916*4882a593Smuzhiyun 		.num_macs = 8192,
4917*4882a593Smuzhiyun 		.num_ports = 7,
4918*4882a593Smuzhiyun 		.num_internal_phys = 5,
4919*4882a593Smuzhiyun 		.num_gpio = 15,
4920*4882a593Smuzhiyun 		.max_vid = 4095,
4921*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4922*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4923*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4924*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4925*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4926*4882a593Smuzhiyun 		.g1_irqs = 9,
4927*4882a593Smuzhiyun 		.g2_irqs = 10,
4928*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4929*4882a593Smuzhiyun 		.pvt = true,
4930*4882a593Smuzhiyun 		.multi_chip = true,
4931*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
4932*4882a593Smuzhiyun 		.ptp_support = true,
4933*4882a593Smuzhiyun 		.ops = &mv88e6240_ops,
4934*4882a593Smuzhiyun 	},
4935*4882a593Smuzhiyun 
4936*4882a593Smuzhiyun 	[MV88E6250] = {
4937*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4938*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6250,
4939*4882a593Smuzhiyun 		.name = "Marvell 88E6250",
4940*4882a593Smuzhiyun 		.num_databases = 64,
4941*4882a593Smuzhiyun 		.num_ports = 7,
4942*4882a593Smuzhiyun 		.num_internal_phys = 5,
4943*4882a593Smuzhiyun 		.max_vid = 4095,
4944*4882a593Smuzhiyun 		.port_base_addr = 0x08,
4945*4882a593Smuzhiyun 		.phy_base_addr = 0x00,
4946*4882a593Smuzhiyun 		.global1_addr = 0x0f,
4947*4882a593Smuzhiyun 		.global2_addr = 0x07,
4948*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4949*4882a593Smuzhiyun 		.g1_irqs = 9,
4950*4882a593Smuzhiyun 		.g2_irqs = 10,
4951*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
4952*4882a593Smuzhiyun 		.dual_chip = true,
4953*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4954*4882a593Smuzhiyun 		.ptp_support = true,
4955*4882a593Smuzhiyun 		.ops = &mv88e6250_ops,
4956*4882a593Smuzhiyun 	},
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	[MV88E6290] = {
4959*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4960*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
4961*4882a593Smuzhiyun 		.name = "Marvell 88E6290",
4962*4882a593Smuzhiyun 		.num_databases = 4096,
4963*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
4964*4882a593Smuzhiyun 		.num_internal_phys = 9,
4965*4882a593Smuzhiyun 		.num_gpio = 16,
4966*4882a593Smuzhiyun 		.max_vid = 8191,
4967*4882a593Smuzhiyun 		.port_base_addr = 0x0,
4968*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4969*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4970*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4971*4882a593Smuzhiyun 		.age_time_coeff = 3750,
4972*4882a593Smuzhiyun 		.g1_irqs = 9,
4973*4882a593Smuzhiyun 		.g2_irqs = 14,
4974*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
4975*4882a593Smuzhiyun 		.pvt = true,
4976*4882a593Smuzhiyun 		.multi_chip = true,
4977*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
4978*4882a593Smuzhiyun 		.ptp_support = true,
4979*4882a593Smuzhiyun 		.ops = &mv88e6290_ops,
4980*4882a593Smuzhiyun 	},
4981*4882a593Smuzhiyun 
4982*4882a593Smuzhiyun 	[MV88E6320] = {
4983*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4984*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6320,
4985*4882a593Smuzhiyun 		.name = "Marvell 88E6320",
4986*4882a593Smuzhiyun 		.num_databases = 4096,
4987*4882a593Smuzhiyun 		.num_macs = 8192,
4988*4882a593Smuzhiyun 		.num_ports = 7,
4989*4882a593Smuzhiyun 		.num_internal_phys = 5,
4990*4882a593Smuzhiyun 		.num_gpio = 15,
4991*4882a593Smuzhiyun 		.max_vid = 4095,
4992*4882a593Smuzhiyun 		.port_base_addr = 0x10,
4993*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
4994*4882a593Smuzhiyun 		.global1_addr = 0x1b,
4995*4882a593Smuzhiyun 		.global2_addr = 0x1c,
4996*4882a593Smuzhiyun 		.age_time_coeff = 15000,
4997*4882a593Smuzhiyun 		.g1_irqs = 8,
4998*4882a593Smuzhiyun 		.g2_irqs = 10,
4999*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
5000*4882a593Smuzhiyun 		.pvt = true,
5001*4882a593Smuzhiyun 		.multi_chip = true,
5002*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5003*4882a593Smuzhiyun 		.ptp_support = true,
5004*4882a593Smuzhiyun 		.ops = &mv88e6320_ops,
5005*4882a593Smuzhiyun 	},
5006*4882a593Smuzhiyun 
5007*4882a593Smuzhiyun 	[MV88E6321] = {
5008*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
5009*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6320,
5010*4882a593Smuzhiyun 		.name = "Marvell 88E6321",
5011*4882a593Smuzhiyun 		.num_databases = 4096,
5012*4882a593Smuzhiyun 		.num_macs = 8192,
5013*4882a593Smuzhiyun 		.num_ports = 7,
5014*4882a593Smuzhiyun 		.num_internal_phys = 5,
5015*4882a593Smuzhiyun 		.num_gpio = 15,
5016*4882a593Smuzhiyun 		.max_vid = 4095,
5017*4882a593Smuzhiyun 		.port_base_addr = 0x10,
5018*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5019*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5020*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5021*4882a593Smuzhiyun 		.age_time_coeff = 15000,
5022*4882a593Smuzhiyun 		.g1_irqs = 8,
5023*4882a593Smuzhiyun 		.g2_irqs = 10,
5024*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
5025*4882a593Smuzhiyun 		.multi_chip = true,
5026*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5027*4882a593Smuzhiyun 		.ptp_support = true,
5028*4882a593Smuzhiyun 		.ops = &mv88e6321_ops,
5029*4882a593Smuzhiyun 	},
5030*4882a593Smuzhiyun 
5031*4882a593Smuzhiyun 	[MV88E6341] = {
5032*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
5033*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6341,
5034*4882a593Smuzhiyun 		.name = "Marvell 88E6341",
5035*4882a593Smuzhiyun 		.num_databases = 4096,
5036*4882a593Smuzhiyun 		.num_macs = 2048,
5037*4882a593Smuzhiyun 		.num_internal_phys = 5,
5038*4882a593Smuzhiyun 		.num_ports = 6,
5039*4882a593Smuzhiyun 		.num_gpio = 11,
5040*4882a593Smuzhiyun 		.max_vid = 4095,
5041*4882a593Smuzhiyun 		.port_base_addr = 0x10,
5042*4882a593Smuzhiyun 		.phy_base_addr = 0x10,
5043*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5044*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5045*4882a593Smuzhiyun 		.age_time_coeff = 3750,
5046*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
5047*4882a593Smuzhiyun 		.g1_irqs = 9,
5048*4882a593Smuzhiyun 		.g2_irqs = 10,
5049*4882a593Smuzhiyun 		.pvt = true,
5050*4882a593Smuzhiyun 		.multi_chip = true,
5051*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5052*4882a593Smuzhiyun 		.ptp_support = true,
5053*4882a593Smuzhiyun 		.ops = &mv88e6341_ops,
5054*4882a593Smuzhiyun 	},
5055*4882a593Smuzhiyun 
5056*4882a593Smuzhiyun 	[MV88E6350] = {
5057*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
5058*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6351,
5059*4882a593Smuzhiyun 		.name = "Marvell 88E6350",
5060*4882a593Smuzhiyun 		.num_databases = 4096,
5061*4882a593Smuzhiyun 		.num_macs = 8192,
5062*4882a593Smuzhiyun 		.num_ports = 7,
5063*4882a593Smuzhiyun 		.num_internal_phys = 5,
5064*4882a593Smuzhiyun 		.max_vid = 4095,
5065*4882a593Smuzhiyun 		.port_base_addr = 0x10,
5066*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5067*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5068*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5069*4882a593Smuzhiyun 		.age_time_coeff = 15000,
5070*4882a593Smuzhiyun 		.g1_irqs = 9,
5071*4882a593Smuzhiyun 		.g2_irqs = 10,
5072*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
5073*4882a593Smuzhiyun 		.pvt = true,
5074*4882a593Smuzhiyun 		.multi_chip = true,
5075*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5076*4882a593Smuzhiyun 		.ops = &mv88e6350_ops,
5077*4882a593Smuzhiyun 	},
5078*4882a593Smuzhiyun 
5079*4882a593Smuzhiyun 	[MV88E6351] = {
5080*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
5081*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6351,
5082*4882a593Smuzhiyun 		.name = "Marvell 88E6351",
5083*4882a593Smuzhiyun 		.num_databases = 4096,
5084*4882a593Smuzhiyun 		.num_macs = 8192,
5085*4882a593Smuzhiyun 		.num_ports = 7,
5086*4882a593Smuzhiyun 		.num_internal_phys = 5,
5087*4882a593Smuzhiyun 		.max_vid = 4095,
5088*4882a593Smuzhiyun 		.port_base_addr = 0x10,
5089*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5090*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5091*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5092*4882a593Smuzhiyun 		.age_time_coeff = 15000,
5093*4882a593Smuzhiyun 		.g1_irqs = 9,
5094*4882a593Smuzhiyun 		.g2_irqs = 10,
5095*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
5096*4882a593Smuzhiyun 		.pvt = true,
5097*4882a593Smuzhiyun 		.multi_chip = true,
5098*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5099*4882a593Smuzhiyun 		.ops = &mv88e6351_ops,
5100*4882a593Smuzhiyun 	},
5101*4882a593Smuzhiyun 
5102*4882a593Smuzhiyun 	[MV88E6352] = {
5103*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
5104*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6352,
5105*4882a593Smuzhiyun 		.name = "Marvell 88E6352",
5106*4882a593Smuzhiyun 		.num_databases = 4096,
5107*4882a593Smuzhiyun 		.num_macs = 8192,
5108*4882a593Smuzhiyun 		.num_ports = 7,
5109*4882a593Smuzhiyun 		.num_internal_phys = 5,
5110*4882a593Smuzhiyun 		.num_gpio = 15,
5111*4882a593Smuzhiyun 		.max_vid = 4095,
5112*4882a593Smuzhiyun 		.port_base_addr = 0x10,
5113*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5114*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5115*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5116*4882a593Smuzhiyun 		.age_time_coeff = 15000,
5117*4882a593Smuzhiyun 		.g1_irqs = 9,
5118*4882a593Smuzhiyun 		.g2_irqs = 10,
5119*4882a593Smuzhiyun 		.atu_move_port_mask = 0xf,
5120*4882a593Smuzhiyun 		.pvt = true,
5121*4882a593Smuzhiyun 		.multi_chip = true,
5122*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_EDSA,
5123*4882a593Smuzhiyun 		.ptp_support = true,
5124*4882a593Smuzhiyun 		.ops = &mv88e6352_ops,
5125*4882a593Smuzhiyun 	},
5126*4882a593Smuzhiyun 	[MV88E6390] = {
5127*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
5128*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
5129*4882a593Smuzhiyun 		.name = "Marvell 88E6390",
5130*4882a593Smuzhiyun 		.num_databases = 4096,
5131*4882a593Smuzhiyun 		.num_macs = 16384,
5132*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
5133*4882a593Smuzhiyun 		.num_internal_phys = 9,
5134*4882a593Smuzhiyun 		.num_gpio = 16,
5135*4882a593Smuzhiyun 		.max_vid = 8191,
5136*4882a593Smuzhiyun 		.port_base_addr = 0x0,
5137*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5138*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5139*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5140*4882a593Smuzhiyun 		.age_time_coeff = 3750,
5141*4882a593Smuzhiyun 		.g1_irqs = 9,
5142*4882a593Smuzhiyun 		.g2_irqs = 14,
5143*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
5144*4882a593Smuzhiyun 		.pvt = true,
5145*4882a593Smuzhiyun 		.multi_chip = true,
5146*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
5147*4882a593Smuzhiyun 		.ptp_support = true,
5148*4882a593Smuzhiyun 		.ops = &mv88e6390_ops,
5149*4882a593Smuzhiyun 	},
5150*4882a593Smuzhiyun 	[MV88E6390X] = {
5151*4882a593Smuzhiyun 		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
5152*4882a593Smuzhiyun 		.family = MV88E6XXX_FAMILY_6390,
5153*4882a593Smuzhiyun 		.name = "Marvell 88E6390X",
5154*4882a593Smuzhiyun 		.num_databases = 4096,
5155*4882a593Smuzhiyun 		.num_macs = 16384,
5156*4882a593Smuzhiyun 		.num_ports = 11,	/* 10 + Z80 */
5157*4882a593Smuzhiyun 		.num_internal_phys = 9,
5158*4882a593Smuzhiyun 		.num_gpio = 16,
5159*4882a593Smuzhiyun 		.max_vid = 8191,
5160*4882a593Smuzhiyun 		.port_base_addr = 0x0,
5161*4882a593Smuzhiyun 		.phy_base_addr = 0x0,
5162*4882a593Smuzhiyun 		.global1_addr = 0x1b,
5163*4882a593Smuzhiyun 		.global2_addr = 0x1c,
5164*4882a593Smuzhiyun 		.age_time_coeff = 3750,
5165*4882a593Smuzhiyun 		.g1_irqs = 9,
5166*4882a593Smuzhiyun 		.g2_irqs = 14,
5167*4882a593Smuzhiyun 		.atu_move_port_mask = 0x1f,
5168*4882a593Smuzhiyun 		.pvt = true,
5169*4882a593Smuzhiyun 		.multi_chip = true,
5170*4882a593Smuzhiyun 		.tag_protocol = DSA_TAG_PROTO_DSA,
5171*4882a593Smuzhiyun 		.ptp_support = true,
5172*4882a593Smuzhiyun 		.ops = &mv88e6390x_ops,
5173*4882a593Smuzhiyun 	},
5174*4882a593Smuzhiyun };
5175*4882a593Smuzhiyun 
mv88e6xxx_lookup_info(unsigned int prod_num)5176*4882a593Smuzhiyun static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
5177*4882a593Smuzhiyun {
5178*4882a593Smuzhiyun 	int i;
5179*4882a593Smuzhiyun 
5180*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5181*4882a593Smuzhiyun 		if (mv88e6xxx_table[i].prod_num == prod_num)
5182*4882a593Smuzhiyun 			return &mv88e6xxx_table[i];
5183*4882a593Smuzhiyun 
5184*4882a593Smuzhiyun 	return NULL;
5185*4882a593Smuzhiyun }
5186*4882a593Smuzhiyun 
mv88e6xxx_detect(struct mv88e6xxx_chip * chip)5187*4882a593Smuzhiyun static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
5188*4882a593Smuzhiyun {
5189*4882a593Smuzhiyun 	const struct mv88e6xxx_info *info;
5190*4882a593Smuzhiyun 	unsigned int prod_num, rev;
5191*4882a593Smuzhiyun 	u16 id;
5192*4882a593Smuzhiyun 	int err;
5193*4882a593Smuzhiyun 
5194*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5195*4882a593Smuzhiyun 	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
5196*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5197*4882a593Smuzhiyun 	if (err)
5198*4882a593Smuzhiyun 		return err;
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5201*4882a593Smuzhiyun 	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
5202*4882a593Smuzhiyun 
5203*4882a593Smuzhiyun 	info = mv88e6xxx_lookup_info(prod_num);
5204*4882a593Smuzhiyun 	if (!info)
5205*4882a593Smuzhiyun 		return -ENODEV;
5206*4882a593Smuzhiyun 
5207*4882a593Smuzhiyun 	/* Update the compatible info with the probed one */
5208*4882a593Smuzhiyun 	chip->info = info;
5209*4882a593Smuzhiyun 
5210*4882a593Smuzhiyun 	err = mv88e6xxx_g2_require(chip);
5211*4882a593Smuzhiyun 	if (err)
5212*4882a593Smuzhiyun 		return err;
5213*4882a593Smuzhiyun 
5214*4882a593Smuzhiyun 	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5215*4882a593Smuzhiyun 		 chip->info->prod_num, chip->info->name, rev);
5216*4882a593Smuzhiyun 
5217*4882a593Smuzhiyun 	return 0;
5218*4882a593Smuzhiyun }
5219*4882a593Smuzhiyun 
mv88e6xxx_alloc_chip(struct device * dev)5220*4882a593Smuzhiyun static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
5221*4882a593Smuzhiyun {
5222*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip;
5223*4882a593Smuzhiyun 
5224*4882a593Smuzhiyun 	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5225*4882a593Smuzhiyun 	if (!chip)
5226*4882a593Smuzhiyun 		return NULL;
5227*4882a593Smuzhiyun 
5228*4882a593Smuzhiyun 	chip->dev = dev;
5229*4882a593Smuzhiyun 
5230*4882a593Smuzhiyun 	mutex_init(&chip->reg_lock);
5231*4882a593Smuzhiyun 	INIT_LIST_HEAD(&chip->mdios);
5232*4882a593Smuzhiyun 	idr_init(&chip->policies);
5233*4882a593Smuzhiyun 
5234*4882a593Smuzhiyun 	return chip;
5235*4882a593Smuzhiyun }
5236*4882a593Smuzhiyun 
mv88e6xxx_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol m)5237*4882a593Smuzhiyun static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
5238*4882a593Smuzhiyun 							int port,
5239*4882a593Smuzhiyun 							enum dsa_tag_protocol m)
5240*4882a593Smuzhiyun {
5241*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5242*4882a593Smuzhiyun 
5243*4882a593Smuzhiyun 	return chip->info->tag_protocol;
5244*4882a593Smuzhiyun }
5245*4882a593Smuzhiyun 
mv88e6xxx_port_mdb_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)5246*4882a593Smuzhiyun static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
5247*4882a593Smuzhiyun 				      const struct switchdev_obj_port_mdb *mdb)
5248*4882a593Smuzhiyun {
5249*4882a593Smuzhiyun 	/* We don't need any dynamic resource from the kernel (yet),
5250*4882a593Smuzhiyun 	 * so skip the prepare phase.
5251*4882a593Smuzhiyun 	 */
5252*4882a593Smuzhiyun 
5253*4882a593Smuzhiyun 	return 0;
5254*4882a593Smuzhiyun }
5255*4882a593Smuzhiyun 
mv88e6xxx_port_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)5256*4882a593Smuzhiyun static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5257*4882a593Smuzhiyun 				   const struct switchdev_obj_port_mdb *mdb)
5258*4882a593Smuzhiyun {
5259*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5260*4882a593Smuzhiyun 
5261*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5262*4882a593Smuzhiyun 	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5263*4882a593Smuzhiyun 					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
5264*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
5265*4882a593Smuzhiyun 			port);
5266*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5267*4882a593Smuzhiyun }
5268*4882a593Smuzhiyun 
mv88e6xxx_port_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)5269*4882a593Smuzhiyun static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5270*4882a593Smuzhiyun 				  const struct switchdev_obj_port_mdb *mdb)
5271*4882a593Smuzhiyun {
5272*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5273*4882a593Smuzhiyun 	int err;
5274*4882a593Smuzhiyun 
5275*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5276*4882a593Smuzhiyun 	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
5277*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5278*4882a593Smuzhiyun 
5279*4882a593Smuzhiyun 	return err;
5280*4882a593Smuzhiyun }
5281*4882a593Smuzhiyun 
mv88e6xxx_port_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress)5282*4882a593Smuzhiyun static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5283*4882a593Smuzhiyun 				     struct dsa_mall_mirror_tc_entry *mirror,
5284*4882a593Smuzhiyun 				     bool ingress)
5285*4882a593Smuzhiyun {
5286*4882a593Smuzhiyun 	enum mv88e6xxx_egress_direction direction = ingress ?
5287*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_INGRESS :
5288*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_EGRESS;
5289*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5290*4882a593Smuzhiyun 	bool other_mirrors = false;
5291*4882a593Smuzhiyun 	int i;
5292*4882a593Smuzhiyun 	int err;
5293*4882a593Smuzhiyun 
5294*4882a593Smuzhiyun 	if (!chip->info->ops->set_egress_port)
5295*4882a593Smuzhiyun 		return -EOPNOTSUPP;
5296*4882a593Smuzhiyun 
5297*4882a593Smuzhiyun 	mutex_lock(&chip->reg_lock);
5298*4882a593Smuzhiyun 	if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5299*4882a593Smuzhiyun 	    mirror->to_local_port) {
5300*4882a593Smuzhiyun 		for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5301*4882a593Smuzhiyun 			other_mirrors |= ingress ?
5302*4882a593Smuzhiyun 					 chip->ports[i].mirror_ingress :
5303*4882a593Smuzhiyun 					 chip->ports[i].mirror_egress;
5304*4882a593Smuzhiyun 
5305*4882a593Smuzhiyun 		/* Can't change egress port when other mirror is active */
5306*4882a593Smuzhiyun 		if (other_mirrors) {
5307*4882a593Smuzhiyun 			err = -EBUSY;
5308*4882a593Smuzhiyun 			goto out;
5309*4882a593Smuzhiyun 		}
5310*4882a593Smuzhiyun 
5311*4882a593Smuzhiyun 		err = chip->info->ops->set_egress_port(chip,
5312*4882a593Smuzhiyun 						       direction,
5313*4882a593Smuzhiyun 						       mirror->to_local_port);
5314*4882a593Smuzhiyun 		if (err)
5315*4882a593Smuzhiyun 			goto out;
5316*4882a593Smuzhiyun 	}
5317*4882a593Smuzhiyun 
5318*4882a593Smuzhiyun 	err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5319*4882a593Smuzhiyun out:
5320*4882a593Smuzhiyun 	mutex_unlock(&chip->reg_lock);
5321*4882a593Smuzhiyun 
5322*4882a593Smuzhiyun 	return err;
5323*4882a593Smuzhiyun }
5324*4882a593Smuzhiyun 
mv88e6xxx_port_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)5325*4882a593Smuzhiyun static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5326*4882a593Smuzhiyun 				      struct dsa_mall_mirror_tc_entry *mirror)
5327*4882a593Smuzhiyun {
5328*4882a593Smuzhiyun 	enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5329*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_INGRESS :
5330*4882a593Smuzhiyun 						MV88E6XXX_EGRESS_DIR_EGRESS;
5331*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5332*4882a593Smuzhiyun 	bool other_mirrors = false;
5333*4882a593Smuzhiyun 	int i;
5334*4882a593Smuzhiyun 
5335*4882a593Smuzhiyun 	mutex_lock(&chip->reg_lock);
5336*4882a593Smuzhiyun 	if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5337*4882a593Smuzhiyun 		dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5338*4882a593Smuzhiyun 
5339*4882a593Smuzhiyun 	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5340*4882a593Smuzhiyun 		other_mirrors |= mirror->ingress ?
5341*4882a593Smuzhiyun 				 chip->ports[i].mirror_ingress :
5342*4882a593Smuzhiyun 				 chip->ports[i].mirror_egress;
5343*4882a593Smuzhiyun 
5344*4882a593Smuzhiyun 	/* Reset egress port when no other mirror is active */
5345*4882a593Smuzhiyun 	if (!other_mirrors) {
5346*4882a593Smuzhiyun 		if (chip->info->ops->set_egress_port(chip,
5347*4882a593Smuzhiyun 						     direction,
5348*4882a593Smuzhiyun 						     dsa_upstream_port(ds,
5349*4882a593Smuzhiyun 								       port)))
5350*4882a593Smuzhiyun 			dev_err(ds->dev, "failed to set egress port\n");
5351*4882a593Smuzhiyun 	}
5352*4882a593Smuzhiyun 
5353*4882a593Smuzhiyun 	mutex_unlock(&chip->reg_lock);
5354*4882a593Smuzhiyun }
5355*4882a593Smuzhiyun 
mv88e6xxx_port_egress_floods(struct dsa_switch * ds,int port,bool unicast,bool multicast)5356*4882a593Smuzhiyun static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
5357*4882a593Smuzhiyun 					 bool unicast, bool multicast)
5358*4882a593Smuzhiyun {
5359*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5360*4882a593Smuzhiyun 	int err = -EOPNOTSUPP;
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5363*4882a593Smuzhiyun 	if (chip->info->ops->port_set_egress_floods)
5364*4882a593Smuzhiyun 		err = chip->info->ops->port_set_egress_floods(chip, port,
5365*4882a593Smuzhiyun 							      unicast,
5366*4882a593Smuzhiyun 							      multicast);
5367*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5368*4882a593Smuzhiyun 
5369*4882a593Smuzhiyun 	return err;
5370*4882a593Smuzhiyun }
5371*4882a593Smuzhiyun 
5372*4882a593Smuzhiyun static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
5373*4882a593Smuzhiyun 	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
5374*4882a593Smuzhiyun 	.setup			= mv88e6xxx_setup,
5375*4882a593Smuzhiyun 	.teardown		= mv88e6xxx_teardown,
5376*4882a593Smuzhiyun 	.phylink_validate	= mv88e6xxx_validate,
5377*4882a593Smuzhiyun 	.phylink_mac_link_state	= mv88e6xxx_serdes_pcs_get_state,
5378*4882a593Smuzhiyun 	.phylink_mac_config	= mv88e6xxx_mac_config,
5379*4882a593Smuzhiyun 	.phylink_mac_an_restart	= mv88e6xxx_serdes_pcs_an_restart,
5380*4882a593Smuzhiyun 	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
5381*4882a593Smuzhiyun 	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
5382*4882a593Smuzhiyun 	.get_strings		= mv88e6xxx_get_strings,
5383*4882a593Smuzhiyun 	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
5384*4882a593Smuzhiyun 	.get_sset_count		= mv88e6xxx_get_sset_count,
5385*4882a593Smuzhiyun 	.port_enable		= mv88e6xxx_port_enable,
5386*4882a593Smuzhiyun 	.port_disable		= mv88e6xxx_port_disable,
5387*4882a593Smuzhiyun 	.port_max_mtu		= mv88e6xxx_get_max_mtu,
5388*4882a593Smuzhiyun 	.port_change_mtu	= mv88e6xxx_change_mtu,
5389*4882a593Smuzhiyun 	.get_mac_eee		= mv88e6xxx_get_mac_eee,
5390*4882a593Smuzhiyun 	.set_mac_eee		= mv88e6xxx_set_mac_eee,
5391*4882a593Smuzhiyun 	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
5392*4882a593Smuzhiyun 	.get_eeprom		= mv88e6xxx_get_eeprom,
5393*4882a593Smuzhiyun 	.set_eeprom		= mv88e6xxx_set_eeprom,
5394*4882a593Smuzhiyun 	.get_regs_len		= mv88e6xxx_get_regs_len,
5395*4882a593Smuzhiyun 	.get_regs		= mv88e6xxx_get_regs,
5396*4882a593Smuzhiyun 	.get_rxnfc		= mv88e6xxx_get_rxnfc,
5397*4882a593Smuzhiyun 	.set_rxnfc		= mv88e6xxx_set_rxnfc,
5398*4882a593Smuzhiyun 	.set_ageing_time	= mv88e6xxx_set_ageing_time,
5399*4882a593Smuzhiyun 	.port_bridge_join	= mv88e6xxx_port_bridge_join,
5400*4882a593Smuzhiyun 	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
5401*4882a593Smuzhiyun 	.port_egress_floods	= mv88e6xxx_port_egress_floods,
5402*4882a593Smuzhiyun 	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
5403*4882a593Smuzhiyun 	.port_fast_age		= mv88e6xxx_port_fast_age,
5404*4882a593Smuzhiyun 	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
5405*4882a593Smuzhiyun 	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
5406*4882a593Smuzhiyun 	.port_vlan_add		= mv88e6xxx_port_vlan_add,
5407*4882a593Smuzhiyun 	.port_vlan_del		= mv88e6xxx_port_vlan_del,
5408*4882a593Smuzhiyun 	.port_fdb_add           = mv88e6xxx_port_fdb_add,
5409*4882a593Smuzhiyun 	.port_fdb_del           = mv88e6xxx_port_fdb_del,
5410*4882a593Smuzhiyun 	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
5411*4882a593Smuzhiyun 	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
5412*4882a593Smuzhiyun 	.port_mdb_add           = mv88e6xxx_port_mdb_add,
5413*4882a593Smuzhiyun 	.port_mdb_del           = mv88e6xxx_port_mdb_del,
5414*4882a593Smuzhiyun 	.port_mirror_add	= mv88e6xxx_port_mirror_add,
5415*4882a593Smuzhiyun 	.port_mirror_del	= mv88e6xxx_port_mirror_del,
5416*4882a593Smuzhiyun 	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
5417*4882a593Smuzhiyun 	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
5418*4882a593Smuzhiyun 	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
5419*4882a593Smuzhiyun 	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
5420*4882a593Smuzhiyun 	.port_txtstamp		= mv88e6xxx_port_txtstamp,
5421*4882a593Smuzhiyun 	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
5422*4882a593Smuzhiyun 	.get_ts_info		= mv88e6xxx_get_ts_info,
5423*4882a593Smuzhiyun 	.devlink_param_get	= mv88e6xxx_devlink_param_get,
5424*4882a593Smuzhiyun 	.devlink_param_set	= mv88e6xxx_devlink_param_set,
5425*4882a593Smuzhiyun 	.devlink_info_get	= mv88e6xxx_devlink_info_get,
5426*4882a593Smuzhiyun };
5427*4882a593Smuzhiyun 
mv88e6xxx_register_switch(struct mv88e6xxx_chip * chip)5428*4882a593Smuzhiyun static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
5429*4882a593Smuzhiyun {
5430*4882a593Smuzhiyun 	struct device *dev = chip->dev;
5431*4882a593Smuzhiyun 	struct dsa_switch *ds;
5432*4882a593Smuzhiyun 
5433*4882a593Smuzhiyun 	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
5434*4882a593Smuzhiyun 	if (!ds)
5435*4882a593Smuzhiyun 		return -ENOMEM;
5436*4882a593Smuzhiyun 
5437*4882a593Smuzhiyun 	ds->dev = dev;
5438*4882a593Smuzhiyun 	ds->num_ports = mv88e6xxx_num_ports(chip);
5439*4882a593Smuzhiyun 	ds->priv = chip;
5440*4882a593Smuzhiyun 	ds->dev = dev;
5441*4882a593Smuzhiyun 	ds->ops = &mv88e6xxx_switch_ops;
5442*4882a593Smuzhiyun 	ds->ageing_time_min = chip->info->age_time_coeff;
5443*4882a593Smuzhiyun 	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
5444*4882a593Smuzhiyun 
5445*4882a593Smuzhiyun 	dev_set_drvdata(dev, ds);
5446*4882a593Smuzhiyun 
5447*4882a593Smuzhiyun 	return dsa_register_switch(ds);
5448*4882a593Smuzhiyun }
5449*4882a593Smuzhiyun 
mv88e6xxx_unregister_switch(struct mv88e6xxx_chip * chip)5450*4882a593Smuzhiyun static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
5451*4882a593Smuzhiyun {
5452*4882a593Smuzhiyun 	dsa_unregister_switch(chip->ds);
5453*4882a593Smuzhiyun }
5454*4882a593Smuzhiyun 
pdata_device_get_match_data(struct device * dev)5455*4882a593Smuzhiyun static const void *pdata_device_get_match_data(struct device *dev)
5456*4882a593Smuzhiyun {
5457*4882a593Smuzhiyun 	const struct of_device_id *matches = dev->driver->of_match_table;
5458*4882a593Smuzhiyun 	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
5459*4882a593Smuzhiyun 
5460*4882a593Smuzhiyun 	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
5461*4882a593Smuzhiyun 	     matches++) {
5462*4882a593Smuzhiyun 		if (!strcmp(pdata->compatible, matches->compatible))
5463*4882a593Smuzhiyun 			return matches->data;
5464*4882a593Smuzhiyun 	}
5465*4882a593Smuzhiyun 	return NULL;
5466*4882a593Smuzhiyun }
5467*4882a593Smuzhiyun 
5468*4882a593Smuzhiyun /* There is no suspend to RAM support at DSA level yet, the switch configuration
5469*4882a593Smuzhiyun  * would be lost after a power cycle so prevent it to be suspended.
5470*4882a593Smuzhiyun  */
mv88e6xxx_suspend(struct device * dev)5471*4882a593Smuzhiyun static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
5472*4882a593Smuzhiyun {
5473*4882a593Smuzhiyun 	return -EOPNOTSUPP;
5474*4882a593Smuzhiyun }
5475*4882a593Smuzhiyun 
mv88e6xxx_resume(struct device * dev)5476*4882a593Smuzhiyun static int __maybe_unused mv88e6xxx_resume(struct device *dev)
5477*4882a593Smuzhiyun {
5478*4882a593Smuzhiyun 	return 0;
5479*4882a593Smuzhiyun }
5480*4882a593Smuzhiyun 
5481*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
5482*4882a593Smuzhiyun 
mv88e6xxx_probe(struct mdio_device * mdiodev)5483*4882a593Smuzhiyun static int mv88e6xxx_probe(struct mdio_device *mdiodev)
5484*4882a593Smuzhiyun {
5485*4882a593Smuzhiyun 	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
5486*4882a593Smuzhiyun 	const struct mv88e6xxx_info *compat_info = NULL;
5487*4882a593Smuzhiyun 	struct device *dev = &mdiodev->dev;
5488*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
5489*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip;
5490*4882a593Smuzhiyun 	int port;
5491*4882a593Smuzhiyun 	int err;
5492*4882a593Smuzhiyun 
5493*4882a593Smuzhiyun 	if (!np && !pdata)
5494*4882a593Smuzhiyun 		return -EINVAL;
5495*4882a593Smuzhiyun 
5496*4882a593Smuzhiyun 	if (np)
5497*4882a593Smuzhiyun 		compat_info = of_device_get_match_data(dev);
5498*4882a593Smuzhiyun 
5499*4882a593Smuzhiyun 	if (pdata) {
5500*4882a593Smuzhiyun 		compat_info = pdata_device_get_match_data(dev);
5501*4882a593Smuzhiyun 
5502*4882a593Smuzhiyun 		if (!pdata->netdev)
5503*4882a593Smuzhiyun 			return -EINVAL;
5504*4882a593Smuzhiyun 
5505*4882a593Smuzhiyun 		for (port = 0; port < DSA_MAX_PORTS; port++) {
5506*4882a593Smuzhiyun 			if (!(pdata->enabled_ports & (1 << port)))
5507*4882a593Smuzhiyun 				continue;
5508*4882a593Smuzhiyun 			if (strcmp(pdata->cd.port_names[port], "cpu"))
5509*4882a593Smuzhiyun 				continue;
5510*4882a593Smuzhiyun 			pdata->cd.netdev[port] = &pdata->netdev->dev;
5511*4882a593Smuzhiyun 			break;
5512*4882a593Smuzhiyun 		}
5513*4882a593Smuzhiyun 	}
5514*4882a593Smuzhiyun 
5515*4882a593Smuzhiyun 	if (!compat_info)
5516*4882a593Smuzhiyun 		return -EINVAL;
5517*4882a593Smuzhiyun 
5518*4882a593Smuzhiyun 	chip = mv88e6xxx_alloc_chip(dev);
5519*4882a593Smuzhiyun 	if (!chip) {
5520*4882a593Smuzhiyun 		err = -ENOMEM;
5521*4882a593Smuzhiyun 		goto out;
5522*4882a593Smuzhiyun 	}
5523*4882a593Smuzhiyun 
5524*4882a593Smuzhiyun 	chip->info = compat_info;
5525*4882a593Smuzhiyun 
5526*4882a593Smuzhiyun 	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
5527*4882a593Smuzhiyun 	if (err)
5528*4882a593Smuzhiyun 		goto out;
5529*4882a593Smuzhiyun 
5530*4882a593Smuzhiyun 	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
5531*4882a593Smuzhiyun 	if (IS_ERR(chip->reset)) {
5532*4882a593Smuzhiyun 		err = PTR_ERR(chip->reset);
5533*4882a593Smuzhiyun 		goto out;
5534*4882a593Smuzhiyun 	}
5535*4882a593Smuzhiyun 	if (chip->reset)
5536*4882a593Smuzhiyun 		usleep_range(1000, 2000);
5537*4882a593Smuzhiyun 
5538*4882a593Smuzhiyun 	err = mv88e6xxx_detect(chip);
5539*4882a593Smuzhiyun 	if (err)
5540*4882a593Smuzhiyun 		goto out;
5541*4882a593Smuzhiyun 
5542*4882a593Smuzhiyun 	mv88e6xxx_phy_init(chip);
5543*4882a593Smuzhiyun 
5544*4882a593Smuzhiyun 	if (chip->info->ops->get_eeprom) {
5545*4882a593Smuzhiyun 		if (np)
5546*4882a593Smuzhiyun 			of_property_read_u32(np, "eeprom-length",
5547*4882a593Smuzhiyun 					     &chip->eeprom_len);
5548*4882a593Smuzhiyun 		else
5549*4882a593Smuzhiyun 			chip->eeprom_len = pdata->eeprom_len;
5550*4882a593Smuzhiyun 	}
5551*4882a593Smuzhiyun 
5552*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5553*4882a593Smuzhiyun 	err = mv88e6xxx_switch_reset(chip);
5554*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5555*4882a593Smuzhiyun 	if (err)
5556*4882a593Smuzhiyun 		goto out;
5557*4882a593Smuzhiyun 
5558*4882a593Smuzhiyun 	if (np) {
5559*4882a593Smuzhiyun 		chip->irq = of_irq_get(np, 0);
5560*4882a593Smuzhiyun 		if (chip->irq == -EPROBE_DEFER) {
5561*4882a593Smuzhiyun 			err = chip->irq;
5562*4882a593Smuzhiyun 			goto out;
5563*4882a593Smuzhiyun 		}
5564*4882a593Smuzhiyun 	}
5565*4882a593Smuzhiyun 
5566*4882a593Smuzhiyun 	if (pdata)
5567*4882a593Smuzhiyun 		chip->irq = pdata->irq;
5568*4882a593Smuzhiyun 
5569*4882a593Smuzhiyun 	/* Has to be performed before the MDIO bus is created, because
5570*4882a593Smuzhiyun 	 * the PHYs will link their interrupts to these interrupt
5571*4882a593Smuzhiyun 	 * controllers
5572*4882a593Smuzhiyun 	 */
5573*4882a593Smuzhiyun 	mv88e6xxx_reg_lock(chip);
5574*4882a593Smuzhiyun 	if (chip->irq > 0)
5575*4882a593Smuzhiyun 		err = mv88e6xxx_g1_irq_setup(chip);
5576*4882a593Smuzhiyun 	else
5577*4882a593Smuzhiyun 		err = mv88e6xxx_irq_poll_setup(chip);
5578*4882a593Smuzhiyun 	mv88e6xxx_reg_unlock(chip);
5579*4882a593Smuzhiyun 
5580*4882a593Smuzhiyun 	if (err)
5581*4882a593Smuzhiyun 		goto out;
5582*4882a593Smuzhiyun 
5583*4882a593Smuzhiyun 	if (chip->info->g2_irqs > 0) {
5584*4882a593Smuzhiyun 		err = mv88e6xxx_g2_irq_setup(chip);
5585*4882a593Smuzhiyun 		if (err)
5586*4882a593Smuzhiyun 			goto out_g1_irq;
5587*4882a593Smuzhiyun 	}
5588*4882a593Smuzhiyun 
5589*4882a593Smuzhiyun 	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
5590*4882a593Smuzhiyun 	if (err)
5591*4882a593Smuzhiyun 		goto out_g2_irq;
5592*4882a593Smuzhiyun 
5593*4882a593Smuzhiyun 	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
5594*4882a593Smuzhiyun 	if (err)
5595*4882a593Smuzhiyun 		goto out_g1_atu_prob_irq;
5596*4882a593Smuzhiyun 
5597*4882a593Smuzhiyun 	err = mv88e6xxx_mdios_register(chip, np);
5598*4882a593Smuzhiyun 	if (err)
5599*4882a593Smuzhiyun 		goto out_g1_vtu_prob_irq;
5600*4882a593Smuzhiyun 
5601*4882a593Smuzhiyun 	err = mv88e6xxx_register_switch(chip);
5602*4882a593Smuzhiyun 	if (err)
5603*4882a593Smuzhiyun 		goto out_mdio;
5604*4882a593Smuzhiyun 
5605*4882a593Smuzhiyun 	return 0;
5606*4882a593Smuzhiyun 
5607*4882a593Smuzhiyun out_mdio:
5608*4882a593Smuzhiyun 	mv88e6xxx_mdios_unregister(chip);
5609*4882a593Smuzhiyun out_g1_vtu_prob_irq:
5610*4882a593Smuzhiyun 	mv88e6xxx_g1_vtu_prob_irq_free(chip);
5611*4882a593Smuzhiyun out_g1_atu_prob_irq:
5612*4882a593Smuzhiyun 	mv88e6xxx_g1_atu_prob_irq_free(chip);
5613*4882a593Smuzhiyun out_g2_irq:
5614*4882a593Smuzhiyun 	if (chip->info->g2_irqs > 0)
5615*4882a593Smuzhiyun 		mv88e6xxx_g2_irq_free(chip);
5616*4882a593Smuzhiyun out_g1_irq:
5617*4882a593Smuzhiyun 	if (chip->irq > 0)
5618*4882a593Smuzhiyun 		mv88e6xxx_g1_irq_free(chip);
5619*4882a593Smuzhiyun 	else
5620*4882a593Smuzhiyun 		mv88e6xxx_irq_poll_free(chip);
5621*4882a593Smuzhiyun out:
5622*4882a593Smuzhiyun 	if (pdata)
5623*4882a593Smuzhiyun 		dev_put(pdata->netdev);
5624*4882a593Smuzhiyun 
5625*4882a593Smuzhiyun 	return err;
5626*4882a593Smuzhiyun }
5627*4882a593Smuzhiyun 
mv88e6xxx_remove(struct mdio_device * mdiodev)5628*4882a593Smuzhiyun static void mv88e6xxx_remove(struct mdio_device *mdiodev)
5629*4882a593Smuzhiyun {
5630*4882a593Smuzhiyun 	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
5631*4882a593Smuzhiyun 	struct mv88e6xxx_chip *chip = ds->priv;
5632*4882a593Smuzhiyun 
5633*4882a593Smuzhiyun 	if (chip->info->ptp_support) {
5634*4882a593Smuzhiyun 		mv88e6xxx_hwtstamp_free(chip);
5635*4882a593Smuzhiyun 		mv88e6xxx_ptp_free(chip);
5636*4882a593Smuzhiyun 	}
5637*4882a593Smuzhiyun 
5638*4882a593Smuzhiyun 	mv88e6xxx_phy_destroy(chip);
5639*4882a593Smuzhiyun 	mv88e6xxx_unregister_switch(chip);
5640*4882a593Smuzhiyun 	mv88e6xxx_mdios_unregister(chip);
5641*4882a593Smuzhiyun 
5642*4882a593Smuzhiyun 	mv88e6xxx_g1_vtu_prob_irq_free(chip);
5643*4882a593Smuzhiyun 	mv88e6xxx_g1_atu_prob_irq_free(chip);
5644*4882a593Smuzhiyun 
5645*4882a593Smuzhiyun 	if (chip->info->g2_irqs > 0)
5646*4882a593Smuzhiyun 		mv88e6xxx_g2_irq_free(chip);
5647*4882a593Smuzhiyun 
5648*4882a593Smuzhiyun 	if (chip->irq > 0)
5649*4882a593Smuzhiyun 		mv88e6xxx_g1_irq_free(chip);
5650*4882a593Smuzhiyun 	else
5651*4882a593Smuzhiyun 		mv88e6xxx_irq_poll_free(chip);
5652*4882a593Smuzhiyun }
5653*4882a593Smuzhiyun 
5654*4882a593Smuzhiyun static const struct of_device_id mv88e6xxx_of_match[] = {
5655*4882a593Smuzhiyun 	{
5656*4882a593Smuzhiyun 		.compatible = "marvell,mv88e6085",
5657*4882a593Smuzhiyun 		.data = &mv88e6xxx_table[MV88E6085],
5658*4882a593Smuzhiyun 	},
5659*4882a593Smuzhiyun 	{
5660*4882a593Smuzhiyun 		.compatible = "marvell,mv88e6190",
5661*4882a593Smuzhiyun 		.data = &mv88e6xxx_table[MV88E6190],
5662*4882a593Smuzhiyun 	},
5663*4882a593Smuzhiyun 	{
5664*4882a593Smuzhiyun 		.compatible = "marvell,mv88e6250",
5665*4882a593Smuzhiyun 		.data = &mv88e6xxx_table[MV88E6250],
5666*4882a593Smuzhiyun 	},
5667*4882a593Smuzhiyun 	{ /* sentinel */ },
5668*4882a593Smuzhiyun };
5669*4882a593Smuzhiyun 
5670*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
5671*4882a593Smuzhiyun 
5672*4882a593Smuzhiyun static struct mdio_driver mv88e6xxx_driver = {
5673*4882a593Smuzhiyun 	.probe	= mv88e6xxx_probe,
5674*4882a593Smuzhiyun 	.remove = mv88e6xxx_remove,
5675*4882a593Smuzhiyun 	.mdiodrv.driver = {
5676*4882a593Smuzhiyun 		.name = "mv88e6085",
5677*4882a593Smuzhiyun 		.of_match_table = mv88e6xxx_of_match,
5678*4882a593Smuzhiyun 		.pm = &mv88e6xxx_pm_ops,
5679*4882a593Smuzhiyun 	},
5680*4882a593Smuzhiyun };
5681*4882a593Smuzhiyun 
5682*4882a593Smuzhiyun mdio_module_driver(mv88e6xxx_driver);
5683*4882a593Smuzhiyun 
5684*4882a593Smuzhiyun MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
5685*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
5686*4882a593Smuzhiyun MODULE_LICENSE("GPL");
5687