1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Mediatek MT7530 DSA Switch driver
4*4882a593Smuzhiyun * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/etherdevice.h>
7*4882a593Smuzhiyun #include <linux/if_bridge.h>
8*4882a593Smuzhiyun #include <linux/iopoll.h>
9*4882a593Smuzhiyun #include <linux/mdio.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/netdevice.h>
13*4882a593Smuzhiyun #include <linux/of_mdio.h>
14*4882a593Smuzhiyun #include <linux/of_net.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/phylink.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <net/dsa.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "mt7530.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* String, offset, and register size in bytes if different from 4 bytes */
26*4882a593Smuzhiyun static const struct mt7530_mib_desc mt7530_mib[] = {
27*4882a593Smuzhiyun MIB_DESC(1, 0x00, "TxDrop"),
28*4882a593Smuzhiyun MIB_DESC(1, 0x04, "TxCrcErr"),
29*4882a593Smuzhiyun MIB_DESC(1, 0x08, "TxUnicast"),
30*4882a593Smuzhiyun MIB_DESC(1, 0x0c, "TxMulticast"),
31*4882a593Smuzhiyun MIB_DESC(1, 0x10, "TxBroadcast"),
32*4882a593Smuzhiyun MIB_DESC(1, 0x14, "TxCollision"),
33*4882a593Smuzhiyun MIB_DESC(1, 0x18, "TxSingleCollision"),
34*4882a593Smuzhiyun MIB_DESC(1, 0x1c, "TxMultipleCollision"),
35*4882a593Smuzhiyun MIB_DESC(1, 0x20, "TxDeferred"),
36*4882a593Smuzhiyun MIB_DESC(1, 0x24, "TxLateCollision"),
37*4882a593Smuzhiyun MIB_DESC(1, 0x28, "TxExcessiveCollistion"),
38*4882a593Smuzhiyun MIB_DESC(1, 0x2c, "TxPause"),
39*4882a593Smuzhiyun MIB_DESC(1, 0x30, "TxPktSz64"),
40*4882a593Smuzhiyun MIB_DESC(1, 0x34, "TxPktSz65To127"),
41*4882a593Smuzhiyun MIB_DESC(1, 0x38, "TxPktSz128To255"),
42*4882a593Smuzhiyun MIB_DESC(1, 0x3c, "TxPktSz256To511"),
43*4882a593Smuzhiyun MIB_DESC(1, 0x40, "TxPktSz512To1023"),
44*4882a593Smuzhiyun MIB_DESC(1, 0x44, "Tx1024ToMax"),
45*4882a593Smuzhiyun MIB_DESC(2, 0x48, "TxBytes"),
46*4882a593Smuzhiyun MIB_DESC(1, 0x60, "RxDrop"),
47*4882a593Smuzhiyun MIB_DESC(1, 0x64, "RxFiltering"),
48*4882a593Smuzhiyun MIB_DESC(1, 0x68, "RxUnicast"),
49*4882a593Smuzhiyun MIB_DESC(1, 0x6c, "RxMulticast"),
50*4882a593Smuzhiyun MIB_DESC(1, 0x70, "RxBroadcast"),
51*4882a593Smuzhiyun MIB_DESC(1, 0x74, "RxAlignErr"),
52*4882a593Smuzhiyun MIB_DESC(1, 0x78, "RxCrcErr"),
53*4882a593Smuzhiyun MIB_DESC(1, 0x7c, "RxUnderSizeErr"),
54*4882a593Smuzhiyun MIB_DESC(1, 0x80, "RxFragErr"),
55*4882a593Smuzhiyun MIB_DESC(1, 0x84, "RxOverSzErr"),
56*4882a593Smuzhiyun MIB_DESC(1, 0x88, "RxJabberErr"),
57*4882a593Smuzhiyun MIB_DESC(1, 0x8c, "RxPause"),
58*4882a593Smuzhiyun MIB_DESC(1, 0x90, "RxPktSz64"),
59*4882a593Smuzhiyun MIB_DESC(1, 0x94, "RxPktSz65To127"),
60*4882a593Smuzhiyun MIB_DESC(1, 0x98, "RxPktSz128To255"),
61*4882a593Smuzhiyun MIB_DESC(1, 0x9c, "RxPktSz256To511"),
62*4882a593Smuzhiyun MIB_DESC(1, 0xa0, "RxPktSz512To1023"),
63*4882a593Smuzhiyun MIB_DESC(1, 0xa4, "RxPktSz1024ToMax"),
64*4882a593Smuzhiyun MIB_DESC(2, 0xa8, "RxBytes"),
65*4882a593Smuzhiyun MIB_DESC(1, 0xb0, "RxCtrlDrop"),
66*4882a593Smuzhiyun MIB_DESC(1, 0xb4, "RxIngressDrop"),
67*4882a593Smuzhiyun MIB_DESC(1, 0xb8, "RxArlDrop"),
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static int
core_read_mmd_indirect(struct mt7530_priv * priv,int prtad,int devad)71*4882a593Smuzhiyun core_read_mmd_indirect(struct mt7530_priv *priv, int prtad, int devad)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
74*4882a593Smuzhiyun int value, ret;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Write the desired MMD Devad */
77*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
78*4882a593Smuzhiyun if (ret < 0)
79*4882a593Smuzhiyun goto err;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Write the desired MMD register address */
82*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
83*4882a593Smuzhiyun if (ret < 0)
84*4882a593Smuzhiyun goto err;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Select the Function : DATA with no post increment */
87*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
88*4882a593Smuzhiyun if (ret < 0)
89*4882a593Smuzhiyun goto err;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Read the content of the MMD's selected register */
92*4882a593Smuzhiyun value = bus->read(bus, 0, MII_MMD_DATA);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return value;
95*4882a593Smuzhiyun err:
96*4882a593Smuzhiyun dev_err(&bus->dev, "failed to read mmd register\n");
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return ret;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static int
core_write_mmd_indirect(struct mt7530_priv * priv,int prtad,int devad,u32 data)102*4882a593Smuzhiyun core_write_mmd_indirect(struct mt7530_priv *priv, int prtad,
103*4882a593Smuzhiyun int devad, u32 data)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
106*4882a593Smuzhiyun int ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Write the desired MMD Devad */
109*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
110*4882a593Smuzhiyun if (ret < 0)
111*4882a593Smuzhiyun goto err;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Write the desired MMD register address */
114*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
115*4882a593Smuzhiyun if (ret < 0)
116*4882a593Smuzhiyun goto err;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Select the Function : DATA with no post increment */
119*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
120*4882a593Smuzhiyun if (ret < 0)
121*4882a593Smuzhiyun goto err;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Write the data into MMD's selected register */
124*4882a593Smuzhiyun ret = bus->write(bus, 0, MII_MMD_DATA, data);
125*4882a593Smuzhiyun err:
126*4882a593Smuzhiyun if (ret < 0)
127*4882a593Smuzhiyun dev_err(&bus->dev,
128*4882a593Smuzhiyun "failed to write mmd register\n");
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static void
core_write(struct mt7530_priv * priv,u32 reg,u32 val)133*4882a593Smuzhiyun core_write(struct mt7530_priv *priv, u32 reg, u32 val)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static void
core_rmw(struct mt7530_priv * priv,u32 reg,u32 mask,u32 set)145*4882a593Smuzhiyun core_rmw(struct mt7530_priv *priv, u32 reg, u32 mask, u32 set)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
148*4882a593Smuzhiyun u32 val;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun val = core_read_mmd_indirect(priv, reg, MDIO_MMD_VEND2);
153*4882a593Smuzhiyun val &= ~mask;
154*4882a593Smuzhiyun val |= set;
155*4882a593Smuzhiyun core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static void
core_set(struct mt7530_priv * priv,u32 reg,u32 val)161*4882a593Smuzhiyun core_set(struct mt7530_priv *priv, u32 reg, u32 val)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun core_rmw(priv, reg, 0, val);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static void
core_clear(struct mt7530_priv * priv,u32 reg,u32 val)167*4882a593Smuzhiyun core_clear(struct mt7530_priv *priv, u32 reg, u32 val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun core_rmw(priv, reg, val, 0);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static int
mt7530_mii_write(struct mt7530_priv * priv,u32 reg,u32 val)173*4882a593Smuzhiyun mt7530_mii_write(struct mt7530_priv *priv, u32 reg, u32 val)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
176*4882a593Smuzhiyun u16 page, r, lo, hi;
177*4882a593Smuzhiyun int ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun page = (reg >> 6) & 0x3ff;
180*4882a593Smuzhiyun r = (reg >> 2) & 0xf;
181*4882a593Smuzhiyun lo = val & 0xffff;
182*4882a593Smuzhiyun hi = val >> 16;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* MT7530 uses 31 as the pseudo port */
185*4882a593Smuzhiyun ret = bus->write(bus, 0x1f, 0x1f, page);
186*4882a593Smuzhiyun if (ret < 0)
187*4882a593Smuzhiyun goto err;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ret = bus->write(bus, 0x1f, r, lo);
190*4882a593Smuzhiyun if (ret < 0)
191*4882a593Smuzhiyun goto err;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ret = bus->write(bus, 0x1f, 0x10, hi);
194*4882a593Smuzhiyun err:
195*4882a593Smuzhiyun if (ret < 0)
196*4882a593Smuzhiyun dev_err(&bus->dev,
197*4882a593Smuzhiyun "failed to write mt7530 register\n");
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static u32
mt7530_mii_read(struct mt7530_priv * priv,u32 reg)202*4882a593Smuzhiyun mt7530_mii_read(struct mt7530_priv *priv, u32 reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
205*4882a593Smuzhiyun u16 page, r, lo, hi;
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun page = (reg >> 6) & 0x3ff;
209*4882a593Smuzhiyun r = (reg >> 2) & 0xf;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* MT7530 uses 31 as the pseudo port */
212*4882a593Smuzhiyun ret = bus->write(bus, 0x1f, 0x1f, page);
213*4882a593Smuzhiyun if (ret < 0) {
214*4882a593Smuzhiyun dev_err(&bus->dev,
215*4882a593Smuzhiyun "failed to read mt7530 register\n");
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun lo = bus->read(bus, 0x1f, r);
220*4882a593Smuzhiyun hi = bus->read(bus, 0x1f, 0x10);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return (hi << 16) | (lo & 0xffff);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static void
mt7530_write(struct mt7530_priv * priv,u32 reg,u32 val)226*4882a593Smuzhiyun mt7530_write(struct mt7530_priv *priv, u32 reg, u32 val)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mt7530_mii_write(priv, reg, val);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static u32
_mt7530_unlocked_read(struct mt7530_dummy_poll * p)238*4882a593Smuzhiyun _mt7530_unlocked_read(struct mt7530_dummy_poll *p)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun return mt7530_mii_read(p->priv, p->reg);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static u32
_mt7530_read(struct mt7530_dummy_poll * p)244*4882a593Smuzhiyun _mt7530_read(struct mt7530_dummy_poll *p)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct mii_bus *bus = p->priv->bus;
247*4882a593Smuzhiyun u32 val;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun val = mt7530_mii_read(p->priv, p->reg);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return val;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static u32
mt7530_read(struct mt7530_priv * priv,u32 reg)259*4882a593Smuzhiyun mt7530_read(struct mt7530_priv *priv, u32 reg)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct mt7530_dummy_poll p;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, reg);
264*4882a593Smuzhiyun return _mt7530_read(&p);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static void
mt7530_rmw(struct mt7530_priv * priv,u32 reg,u32 mask,u32 set)268*4882a593Smuzhiyun mt7530_rmw(struct mt7530_priv *priv, u32 reg,
269*4882a593Smuzhiyun u32 mask, u32 set)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
272*4882a593Smuzhiyun u32 val;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun val = mt7530_mii_read(priv, reg);
277*4882a593Smuzhiyun val &= ~mask;
278*4882a593Smuzhiyun val |= set;
279*4882a593Smuzhiyun mt7530_mii_write(priv, reg, val);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static void
mt7530_set(struct mt7530_priv * priv,u32 reg,u32 val)285*4882a593Smuzhiyun mt7530_set(struct mt7530_priv *priv, u32 reg, u32 val)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun mt7530_rmw(priv, reg, 0, val);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static void
mt7530_clear(struct mt7530_priv * priv,u32 reg,u32 val)291*4882a593Smuzhiyun mt7530_clear(struct mt7530_priv *priv, u32 reg, u32 val)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun mt7530_rmw(priv, reg, val, 0);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static int
mt7530_fdb_cmd(struct mt7530_priv * priv,enum mt7530_fdb_cmd cmd,u32 * rsp)297*4882a593Smuzhiyun mt7530_fdb_cmd(struct mt7530_priv *priv, enum mt7530_fdb_cmd cmd, u32 *rsp)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun u32 val;
300*4882a593Smuzhiyun int ret;
301*4882a593Smuzhiyun struct mt7530_dummy_poll p;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Set the command operating upon the MAC address entries */
304*4882a593Smuzhiyun val = ATC_BUSY | ATC_MAT(0) | cmd;
305*4882a593Smuzhiyun mt7530_write(priv, MT7530_ATC, val);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_ATC);
308*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_read, &p, val,
309*4882a593Smuzhiyun !(val & ATC_BUSY), 20, 20000);
310*4882a593Smuzhiyun if (ret < 0) {
311*4882a593Smuzhiyun dev_err(priv->dev, "reset timeout\n");
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Additional sanity for read command if the specified
316*4882a593Smuzhiyun * entry is invalid
317*4882a593Smuzhiyun */
318*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_ATC);
319*4882a593Smuzhiyun if ((cmd == MT7530_FDB_READ) && (val & ATC_INVALID))
320*4882a593Smuzhiyun return -EINVAL;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (rsp)
323*4882a593Smuzhiyun *rsp = val;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static void
mt7530_fdb_read(struct mt7530_priv * priv,struct mt7530_fdb * fdb)329*4882a593Smuzhiyun mt7530_fdb_read(struct mt7530_priv *priv, struct mt7530_fdb *fdb)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun u32 reg[3];
332*4882a593Smuzhiyun int i;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Read from ARL table into an array */
335*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
336*4882a593Smuzhiyun reg[i] = mt7530_read(priv, MT7530_TSRA1 + (i * 4));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(%d) reg[%d]=0x%x\n",
339*4882a593Smuzhiyun __func__, __LINE__, i, reg[i]);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun fdb->vid = (reg[1] >> CVID) & CVID_MASK;
343*4882a593Smuzhiyun fdb->aging = (reg[2] >> AGE_TIMER) & AGE_TIMER_MASK;
344*4882a593Smuzhiyun fdb->port_mask = (reg[2] >> PORT_MAP) & PORT_MAP_MASK;
345*4882a593Smuzhiyun fdb->mac[0] = (reg[0] >> MAC_BYTE_0) & MAC_BYTE_MASK;
346*4882a593Smuzhiyun fdb->mac[1] = (reg[0] >> MAC_BYTE_1) & MAC_BYTE_MASK;
347*4882a593Smuzhiyun fdb->mac[2] = (reg[0] >> MAC_BYTE_2) & MAC_BYTE_MASK;
348*4882a593Smuzhiyun fdb->mac[3] = (reg[0] >> MAC_BYTE_3) & MAC_BYTE_MASK;
349*4882a593Smuzhiyun fdb->mac[4] = (reg[1] >> MAC_BYTE_4) & MAC_BYTE_MASK;
350*4882a593Smuzhiyun fdb->mac[5] = (reg[1] >> MAC_BYTE_5) & MAC_BYTE_MASK;
351*4882a593Smuzhiyun fdb->noarp = ((reg[2] >> ENT_STATUS) & ENT_STATUS_MASK) == STATIC_ENT;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static void
mt7530_fdb_write(struct mt7530_priv * priv,u16 vid,u8 port_mask,const u8 * mac,u8 aging,u8 type)355*4882a593Smuzhiyun mt7530_fdb_write(struct mt7530_priv *priv, u16 vid,
356*4882a593Smuzhiyun u8 port_mask, const u8 *mac,
357*4882a593Smuzhiyun u8 aging, u8 type)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u32 reg[3] = { 0 };
360*4882a593Smuzhiyun int i;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun reg[1] |= vid & CVID_MASK;
363*4882a593Smuzhiyun reg[2] |= (aging & AGE_TIMER_MASK) << AGE_TIMER;
364*4882a593Smuzhiyun reg[2] |= (port_mask & PORT_MAP_MASK) << PORT_MAP;
365*4882a593Smuzhiyun /* STATIC_ENT indicate that entry is static wouldn't
366*4882a593Smuzhiyun * be aged out and STATIC_EMP specified as erasing an
367*4882a593Smuzhiyun * entry
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun reg[2] |= (type & ENT_STATUS_MASK) << ENT_STATUS;
370*4882a593Smuzhiyun reg[1] |= mac[5] << MAC_BYTE_5;
371*4882a593Smuzhiyun reg[1] |= mac[4] << MAC_BYTE_4;
372*4882a593Smuzhiyun reg[0] |= mac[3] << MAC_BYTE_3;
373*4882a593Smuzhiyun reg[0] |= mac[2] << MAC_BYTE_2;
374*4882a593Smuzhiyun reg[0] |= mac[1] << MAC_BYTE_1;
375*4882a593Smuzhiyun reg[0] |= mac[0] << MAC_BYTE_0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Write array into the ARL table */
378*4882a593Smuzhiyun for (i = 0; i < 3; i++)
379*4882a593Smuzhiyun mt7530_write(priv, MT7530_ATA1 + (i * 4), reg[i]);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Setup TX circuit including relevant PAD and driving */
383*4882a593Smuzhiyun static int
mt7530_pad_clk_setup(struct dsa_switch * ds,phy_interface_t interface)384*4882a593Smuzhiyun mt7530_pad_clk_setup(struct dsa_switch *ds, phy_interface_t interface)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
387*4882a593Smuzhiyun u32 ncpo1, ssc_delta, trgint, i, xtal;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun xtal = mt7530_read(priv, MT7530_MHWTRAP) & HWTRAP_XTAL_MASK;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_20MHZ) {
392*4882a593Smuzhiyun dev_err(priv->dev,
393*4882a593Smuzhiyun "%s: MT7530 with a 20MHz XTAL is not supported!\n",
394*4882a593Smuzhiyun __func__);
395*4882a593Smuzhiyun return -EINVAL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun switch (interface) {
399*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
400*4882a593Smuzhiyun trgint = 0;
401*4882a593Smuzhiyun /* PLL frequency: 125MHz */
402*4882a593Smuzhiyun ncpo1 = 0x0c80;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun case PHY_INTERFACE_MODE_TRGMII:
405*4882a593Smuzhiyun trgint = 1;
406*4882a593Smuzhiyun if (priv->id == ID_MT7621) {
407*4882a593Smuzhiyun /* PLL frequency: 150MHz: 1.2GBit */
408*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_40MHZ)
409*4882a593Smuzhiyun ncpo1 = 0x0780;
410*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_25MHZ)
411*4882a593Smuzhiyun ncpo1 = 0x0a00;
412*4882a593Smuzhiyun } else { /* PLL frequency: 250MHz: 2.0Gbit */
413*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_40MHZ)
414*4882a593Smuzhiyun ncpo1 = 0x0c80;
415*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_25MHZ)
416*4882a593Smuzhiyun ncpo1 = 0x1400;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun default:
420*4882a593Smuzhiyun dev_err(priv->dev, "xMII interface %d not supported\n",
421*4882a593Smuzhiyun interface);
422*4882a593Smuzhiyun return -EINVAL;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (xtal == HWTRAP_XTAL_25MHZ)
426*4882a593Smuzhiyun ssc_delta = 0x57;
427*4882a593Smuzhiyun else
428*4882a593Smuzhiyun ssc_delta = 0x87;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_MASK,
431*4882a593Smuzhiyun P6_INTF_MODE(trgint));
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Lower Tx Driving for TRGMII path */
434*4882a593Smuzhiyun for (i = 0 ; i < NUM_TRGMII_CTRL ; i++)
435*4882a593Smuzhiyun mt7530_write(priv, MT7530_TRGMII_TD_ODT(i),
436*4882a593Smuzhiyun TD_DM_DRVP(8) | TD_DM_DRVN(8));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Setup core clock for MT7530 */
439*4882a593Smuzhiyun if (!trgint) {
440*4882a593Smuzhiyun /* Disable MT7530 core clock */
441*4882a593Smuzhiyun core_clear(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Disable PLL, since phy_device has not yet been created
444*4882a593Smuzhiyun * provided for phy_[read,write]_mmd_indirect is called, we
445*4882a593Smuzhiyun * provide our own core_write_mmd_indirect to complete this
446*4882a593Smuzhiyun * function.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun core_write_mmd_indirect(priv,
449*4882a593Smuzhiyun CORE_GSWPLL_GRP1,
450*4882a593Smuzhiyun MDIO_MMD_VEND2,
451*4882a593Smuzhiyun 0);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Set core clock into 500Mhz */
454*4882a593Smuzhiyun core_write(priv, CORE_GSWPLL_GRP2,
455*4882a593Smuzhiyun RG_GSWPLL_POSDIV_500M(1) |
456*4882a593Smuzhiyun RG_GSWPLL_FBKDIV_500M(25));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Enable PLL */
459*4882a593Smuzhiyun core_write(priv, CORE_GSWPLL_GRP1,
460*4882a593Smuzhiyun RG_GSWPLL_EN_PRE |
461*4882a593Smuzhiyun RG_GSWPLL_POSDIV_200M(2) |
462*4882a593Smuzhiyun RG_GSWPLL_FBKDIV_200M(32));
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* Enable MT7530 core clock */
465*4882a593Smuzhiyun core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Setup the MT7530 TRGMII Tx Clock */
469*4882a593Smuzhiyun core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
470*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP5, RG_LCDDS_PCW_NCPO1(ncpo1));
471*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP6, RG_LCDDS_PCW_NCPO0(0));
472*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP10, RG_LCDDS_SSC_DELTA(ssc_delta));
473*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP11, RG_LCDDS_SSC_DELTA1(ssc_delta));
474*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP4,
475*4882a593Smuzhiyun RG_SYSPLL_DDSFBK_EN | RG_SYSPLL_BIAS_EN |
476*4882a593Smuzhiyun RG_SYSPLL_BIAS_LPF_EN);
477*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP2,
478*4882a593Smuzhiyun RG_SYSPLL_EN_NORMAL | RG_SYSPLL_VODEN |
479*4882a593Smuzhiyun RG_SYSPLL_POSDIV(1));
480*4882a593Smuzhiyun core_write(priv, CORE_PLL_GROUP7,
481*4882a593Smuzhiyun RG_LCDDS_PCW_NCPO_CHG | RG_LCCDS_C(3) |
482*4882a593Smuzhiyun RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
483*4882a593Smuzhiyun core_set(priv, CORE_TRGMII_GSW_CLK_CG,
484*4882a593Smuzhiyun REG_GSWCK_EN | REG_TRGMIICK_EN);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (!trgint)
487*4882a593Smuzhiyun for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
488*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_TRGMII_RD(i),
489*4882a593Smuzhiyun RD_TAP_MASK, RD_TAP(16));
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
mt7531_dual_sgmii_supported(struct mt7530_priv * priv)493*4882a593Smuzhiyun static bool mt7531_dual_sgmii_supported(struct mt7530_priv *priv)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun u32 val;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_TOP_SIG_SR);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return (val & PAD_DUAL_SGMII_EN) != 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static int
mt7531_pad_setup(struct dsa_switch * ds,phy_interface_t interface)503*4882a593Smuzhiyun mt7531_pad_setup(struct dsa_switch *ds, phy_interface_t interface)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static void
mt7531_pll_setup(struct mt7530_priv * priv)509*4882a593Smuzhiyun mt7531_pll_setup(struct mt7530_priv *priv)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun u32 top_sig;
512*4882a593Smuzhiyun u32 hwstrap;
513*4882a593Smuzhiyun u32 xtal;
514*4882a593Smuzhiyun u32 val;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (mt7531_dual_sgmii_supported(priv))
517*4882a593Smuzhiyun return;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_CREV);
520*4882a593Smuzhiyun top_sig = mt7530_read(priv, MT7531_TOP_SIG_SR);
521*4882a593Smuzhiyun hwstrap = mt7530_read(priv, MT7531_HWTRAP);
522*4882a593Smuzhiyun if ((val & CHIP_REV_M) > 0)
523*4882a593Smuzhiyun xtal = (top_sig & PAD_MCM_SMI_EN) ? HWTRAP_XTAL_FSEL_40MHZ :
524*4882a593Smuzhiyun HWTRAP_XTAL_FSEL_25MHZ;
525*4882a593Smuzhiyun else
526*4882a593Smuzhiyun xtal = hwstrap & HWTRAP_XTAL_FSEL_MASK;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* Step 1 : Disable MT7531 COREPLL */
529*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_EN);
530*4882a593Smuzhiyun val &= ~EN_COREPLL;
531*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_EN, val);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Step 2: switch to XTAL output */
534*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_EN);
535*4882a593Smuzhiyun val |= SW_CLKSW;
536*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_EN, val);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
539*4882a593Smuzhiyun val &= ~RG_COREPLL_EN;
540*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Step 3: disable PLLGP and enable program PLLGP */
543*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_EN);
544*4882a593Smuzhiyun val |= SW_PLLGP;
545*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_EN, val);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Step 4: program COREPLL output frequency to 500MHz */
548*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
549*4882a593Smuzhiyun val &= ~RG_COREPLL_POSDIV_M;
550*4882a593Smuzhiyun val |= 2 << RG_COREPLL_POSDIV_S;
551*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
552*4882a593Smuzhiyun usleep_range(25, 35);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun switch (xtal) {
555*4882a593Smuzhiyun case HWTRAP_XTAL_FSEL_25MHZ:
556*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
557*4882a593Smuzhiyun val &= ~RG_COREPLL_SDM_PCW_M;
558*4882a593Smuzhiyun val |= 0x140000 << RG_COREPLL_SDM_PCW_S;
559*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case HWTRAP_XTAL_FSEL_40MHZ:
562*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
563*4882a593Smuzhiyun val &= ~RG_COREPLL_SDM_PCW_M;
564*4882a593Smuzhiyun val |= 0x190000 << RG_COREPLL_SDM_PCW_S;
565*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Set feedback divide ratio update signal to high */
570*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
571*4882a593Smuzhiyun val |= RG_COREPLL_SDM_PCW_CHG;
572*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
573*4882a593Smuzhiyun /* Wait for at least 16 XTAL clocks */
574*4882a593Smuzhiyun usleep_range(10, 20);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Step 5: set feedback divide ratio update signal to low */
577*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
578*4882a593Smuzhiyun val &= ~RG_COREPLL_SDM_PCW_CHG;
579*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* Enable 325M clock for SGMII */
582*4882a593Smuzhiyun mt7530_write(priv, MT7531_ANA_PLLGP_CR5, 0xad0000);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Enable 250SSC clock for RGMII */
585*4882a593Smuzhiyun mt7530_write(priv, MT7531_ANA_PLLGP_CR2, 0x4f40000);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Step 6: Enable MT7531 PLL */
588*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_CR0);
589*4882a593Smuzhiyun val |= RG_COREPLL_EN;
590*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_CR0, val);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PLLGP_EN);
593*4882a593Smuzhiyun val |= EN_COREPLL;
594*4882a593Smuzhiyun mt7530_write(priv, MT7531_PLLGP_EN, val);
595*4882a593Smuzhiyun usleep_range(25, 35);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static void
mt7530_mib_reset(struct dsa_switch * ds)599*4882a593Smuzhiyun mt7530_mib_reset(struct dsa_switch *ds)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_FLUSH);
604*4882a593Smuzhiyun mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_ACTIVATE);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
mt7530_phy_read(struct dsa_switch * ds,int port,int regnum)607*4882a593Smuzhiyun static int mt7530_phy_read(struct dsa_switch *ds, int port, int regnum)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return mdiobus_read_nested(priv->bus, port, regnum);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
mt7530_phy_write(struct dsa_switch * ds,int port,int regnum,u16 val)614*4882a593Smuzhiyun static int mt7530_phy_write(struct dsa_switch *ds, int port, int regnum,
615*4882a593Smuzhiyun u16 val)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return mdiobus_write_nested(priv->bus, port, regnum, val);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static int
mt7531_ind_c45_phy_read(struct mt7530_priv * priv,int port,int devad,int regnum)623*4882a593Smuzhiyun mt7531_ind_c45_phy_read(struct mt7530_priv *priv, int port, int devad,
624*4882a593Smuzhiyun int regnum)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
627*4882a593Smuzhiyun struct mt7530_dummy_poll p;
628*4882a593Smuzhiyun u32 reg, val;
629*4882a593Smuzhiyun int ret;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
636*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
637*4882a593Smuzhiyun if (ret < 0) {
638*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
639*4882a593Smuzhiyun goto out;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun reg = MT7531_MDIO_CL45_ADDR | MT7531_MDIO_PHY_ADDR(port) |
643*4882a593Smuzhiyun MT7531_MDIO_DEV_ADDR(devad) | regnum;
644*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
647*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
648*4882a593Smuzhiyun if (ret < 0) {
649*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
650*4882a593Smuzhiyun goto out;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun reg = MT7531_MDIO_CL45_READ | MT7531_MDIO_PHY_ADDR(port) |
654*4882a593Smuzhiyun MT7531_MDIO_DEV_ADDR(devad);
655*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
658*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
659*4882a593Smuzhiyun if (ret < 0) {
660*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
661*4882a593Smuzhiyun goto out;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ret = val & MT7531_MDIO_RW_DATA_MASK;
665*4882a593Smuzhiyun out:
666*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun return ret;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static int
mt7531_ind_c45_phy_write(struct mt7530_priv * priv,int port,int devad,int regnum,u32 data)672*4882a593Smuzhiyun mt7531_ind_c45_phy_write(struct mt7530_priv *priv, int port, int devad,
673*4882a593Smuzhiyun int regnum, u32 data)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
676*4882a593Smuzhiyun struct mt7530_dummy_poll p;
677*4882a593Smuzhiyun u32 val, reg;
678*4882a593Smuzhiyun int ret;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
685*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
686*4882a593Smuzhiyun if (ret < 0) {
687*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
688*4882a593Smuzhiyun goto out;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun reg = MT7531_MDIO_CL45_ADDR | MT7531_MDIO_PHY_ADDR(port) |
692*4882a593Smuzhiyun MT7531_MDIO_DEV_ADDR(devad) | regnum;
693*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
696*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
697*4882a593Smuzhiyun if (ret < 0) {
698*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
699*4882a593Smuzhiyun goto out;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun reg = MT7531_MDIO_CL45_WRITE | MT7531_MDIO_PHY_ADDR(port) |
703*4882a593Smuzhiyun MT7531_MDIO_DEV_ADDR(devad) | data;
704*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
707*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
708*4882a593Smuzhiyun if (ret < 0) {
709*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
710*4882a593Smuzhiyun goto out;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun out:
714*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return ret;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun static int
mt7531_ind_c22_phy_read(struct mt7530_priv * priv,int port,int regnum)720*4882a593Smuzhiyun mt7531_ind_c22_phy_read(struct mt7530_priv *priv, int port, int regnum)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
723*4882a593Smuzhiyun struct mt7530_dummy_poll p;
724*4882a593Smuzhiyun int ret;
725*4882a593Smuzhiyun u32 val;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
732*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
733*4882a593Smuzhiyun if (ret < 0) {
734*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
735*4882a593Smuzhiyun goto out;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun val = MT7531_MDIO_CL22_READ | MT7531_MDIO_PHY_ADDR(port) |
739*4882a593Smuzhiyun MT7531_MDIO_REG_ADDR(regnum);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, val | MT7531_PHY_ACS_ST);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
744*4882a593Smuzhiyun !(val & MT7531_PHY_ACS_ST), 20, 100000);
745*4882a593Smuzhiyun if (ret < 0) {
746*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
747*4882a593Smuzhiyun goto out;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun ret = val & MT7531_MDIO_RW_DATA_MASK;
751*4882a593Smuzhiyun out:
752*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return ret;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static int
mt7531_ind_c22_phy_write(struct mt7530_priv * priv,int port,int regnum,u16 data)758*4882a593Smuzhiyun mt7531_ind_c22_phy_write(struct mt7530_priv *priv, int port, int regnum,
759*4882a593Smuzhiyun u16 data)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun struct mii_bus *bus = priv->bus;
762*4882a593Smuzhiyun struct mt7530_dummy_poll p;
763*4882a593Smuzhiyun int ret;
764*4882a593Smuzhiyun u32 reg;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, reg,
771*4882a593Smuzhiyun !(reg & MT7531_PHY_ACS_ST), 20, 100000);
772*4882a593Smuzhiyun if (ret < 0) {
773*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
774*4882a593Smuzhiyun goto out;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun reg = MT7531_MDIO_CL22_WRITE | MT7531_MDIO_PHY_ADDR(port) |
778*4882a593Smuzhiyun MT7531_MDIO_REG_ADDR(regnum) | data;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_unlocked_read, &p, reg,
783*4882a593Smuzhiyun !(reg & MT7531_PHY_ACS_ST), 20, 100000);
784*4882a593Smuzhiyun if (ret < 0) {
785*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
786*4882a593Smuzhiyun goto out;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun out:
790*4882a593Smuzhiyun mutex_unlock(&bus->mdio_lock);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static int
mt7531_ind_phy_read(struct dsa_switch * ds,int port,int regnum)796*4882a593Smuzhiyun mt7531_ind_phy_read(struct dsa_switch *ds, int port, int regnum)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
799*4882a593Smuzhiyun int devad;
800*4882a593Smuzhiyun int ret;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (regnum & MII_ADDR_C45) {
803*4882a593Smuzhiyun devad = (regnum >> MII_DEVADDR_C45_SHIFT) & 0x1f;
804*4882a593Smuzhiyun ret = mt7531_ind_c45_phy_read(priv, port, devad,
805*4882a593Smuzhiyun regnum & MII_REGADDR_C45_MASK);
806*4882a593Smuzhiyun } else {
807*4882a593Smuzhiyun ret = mt7531_ind_c22_phy_read(priv, port, regnum);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return ret;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun static int
mt7531_ind_phy_write(struct dsa_switch * ds,int port,int regnum,u16 data)814*4882a593Smuzhiyun mt7531_ind_phy_write(struct dsa_switch *ds, int port, int regnum,
815*4882a593Smuzhiyun u16 data)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
818*4882a593Smuzhiyun int devad;
819*4882a593Smuzhiyun int ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (regnum & MII_ADDR_C45) {
822*4882a593Smuzhiyun devad = (regnum >> MII_DEVADDR_C45_SHIFT) & 0x1f;
823*4882a593Smuzhiyun ret = mt7531_ind_c45_phy_write(priv, port, devad,
824*4882a593Smuzhiyun regnum & MII_REGADDR_C45_MASK,
825*4882a593Smuzhiyun data);
826*4882a593Smuzhiyun } else {
827*4882a593Smuzhiyun ret = mt7531_ind_c22_phy_write(priv, port, regnum, data);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static void
mt7530_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)834*4882a593Smuzhiyun mt7530_get_strings(struct dsa_switch *ds, int port, u32 stringset,
835*4882a593Smuzhiyun uint8_t *data)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun int i;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (stringset != ETH_SS_STATS)
840*4882a593Smuzhiyun return;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++)
843*4882a593Smuzhiyun strncpy(data + i * ETH_GSTRING_LEN, mt7530_mib[i].name,
844*4882a593Smuzhiyun ETH_GSTRING_LEN);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun static void
mt7530_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)848*4882a593Smuzhiyun mt7530_get_ethtool_stats(struct dsa_switch *ds, int port,
849*4882a593Smuzhiyun uint64_t *data)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
852*4882a593Smuzhiyun const struct mt7530_mib_desc *mib;
853*4882a593Smuzhiyun u32 reg, i;
854*4882a593Smuzhiyun u64 hi;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++) {
857*4882a593Smuzhiyun mib = &mt7530_mib[i];
858*4882a593Smuzhiyun reg = MT7530_PORT_MIB_COUNTER(port) + mib->offset;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun data[i] = mt7530_read(priv, reg);
861*4882a593Smuzhiyun if (mib->size == 2) {
862*4882a593Smuzhiyun hi = mt7530_read(priv, reg + 4);
863*4882a593Smuzhiyun data[i] |= hi << 32;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static int
mt7530_get_sset_count(struct dsa_switch * ds,int port,int sset)869*4882a593Smuzhiyun mt7530_get_sset_count(struct dsa_switch *ds, int port, int sset)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun if (sset != ETH_SS_STATS)
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return ARRAY_SIZE(mt7530_mib);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
mt7530_setup_port5(struct dsa_switch * ds,phy_interface_t interface)877*4882a593Smuzhiyun static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
880*4882a593Smuzhiyun u8 tx_delay = 0;
881*4882a593Smuzhiyun int val;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_MHWTRAP);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun val |= MHWTRAP_MANUAL | MHWTRAP_P5_MAC_SEL | MHWTRAP_P5_DIS;
888*4882a593Smuzhiyun val &= ~MHWTRAP_P5_RGMII_MODE & ~MHWTRAP_PHY0_SEL;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun switch (priv->p5_intf_sel) {
891*4882a593Smuzhiyun case P5_INTF_SEL_PHY_P0:
892*4882a593Smuzhiyun /* MT7530_P5_MODE_GPHY_P0: 2nd GMAC -> P5 -> P0 */
893*4882a593Smuzhiyun val |= MHWTRAP_PHY0_SEL;
894*4882a593Smuzhiyun fallthrough;
895*4882a593Smuzhiyun case P5_INTF_SEL_PHY_P4:
896*4882a593Smuzhiyun /* MT7530_P5_MODE_GPHY_P4: 2nd GMAC -> P5 -> P4 */
897*4882a593Smuzhiyun val &= ~MHWTRAP_P5_MAC_SEL & ~MHWTRAP_P5_DIS;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Setup the MAC by default for the cpu port */
900*4882a593Smuzhiyun mt7530_write(priv, MT7530_PMCR_P(5), 0x56300);
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun case P5_INTF_SEL_GMAC5:
903*4882a593Smuzhiyun /* MT7530_P5_MODE_GMAC: P5 -> External phy or 2nd GMAC */
904*4882a593Smuzhiyun val &= ~MHWTRAP_P5_DIS;
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun case P5_DISABLED:
907*4882a593Smuzhiyun interface = PHY_INTERFACE_MODE_NA;
908*4882a593Smuzhiyun break;
909*4882a593Smuzhiyun default:
910*4882a593Smuzhiyun dev_err(ds->dev, "Unsupported p5_intf_sel %d\n",
911*4882a593Smuzhiyun priv->p5_intf_sel);
912*4882a593Smuzhiyun goto unlock_exit;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Setup RGMII settings */
916*4882a593Smuzhiyun if (phy_interface_mode_is_rgmii(interface)) {
917*4882a593Smuzhiyun val |= MHWTRAP_P5_RGMII_MODE;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* P5 RGMII RX Clock Control: delay setting for 1000M */
920*4882a593Smuzhiyun mt7530_write(priv, MT7530_P5RGMIIRXCR, CSR_RGMII_EDGE_ALIGN);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Don't set delay in DSA mode */
923*4882a593Smuzhiyun if (!dsa_is_dsa_port(priv->ds, 5) &&
924*4882a593Smuzhiyun (interface == PHY_INTERFACE_MODE_RGMII_TXID ||
925*4882a593Smuzhiyun interface == PHY_INTERFACE_MODE_RGMII_ID))
926*4882a593Smuzhiyun tx_delay = 4; /* n * 0.5 ns */
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* P5 RGMII TX Clock Control: delay x */
929*4882a593Smuzhiyun mt7530_write(priv, MT7530_P5RGMIITXCR,
930*4882a593Smuzhiyun CSR_RGMII_TXC_CFG(0x10 + tx_delay));
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* reduce P5 RGMII Tx driving, 8mA */
933*4882a593Smuzhiyun mt7530_write(priv, MT7530_IO_DRV_CR,
934*4882a593Smuzhiyun P5_IO_CLK_DRV(1) | P5_IO_DATA_DRV(1));
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun mt7530_write(priv, MT7530_MHWTRAP, val);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, intf_sel=%s, phy-mode=%s\n",
940*4882a593Smuzhiyun val, p5_intf_modes(priv->p5_intf_sel), phy_modes(interface));
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun priv->p5_interface = interface;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun unlock_exit:
945*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun static int
mt753x_cpu_port_enable(struct dsa_switch * ds,int port)949*4882a593Smuzhiyun mt753x_cpu_port_enable(struct dsa_switch *ds, int port)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
952*4882a593Smuzhiyun int ret;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* Setup max capability of CPU port at first */
955*4882a593Smuzhiyun if (priv->info->cpu_port_config) {
956*4882a593Smuzhiyun ret = priv->info->cpu_port_config(ds, port);
957*4882a593Smuzhiyun if (ret)
958*4882a593Smuzhiyun return ret;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Enable Mediatek header mode on the cpu port */
962*4882a593Smuzhiyun mt7530_write(priv, MT7530_PVC_P(port),
963*4882a593Smuzhiyun PORT_SPEC_TAG);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Unknown multicast frame forwarding to the cpu port */
966*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_MFC, UNM_FFP_MASK, UNM_FFP(BIT(port)));
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* Set CPU port number */
969*4882a593Smuzhiyun if (priv->id == ID_MT7621)
970*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_MFC, CPU_MASK, CPU_EN | CPU_PORT(port));
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* CPU port gets connected to all user ports of
973*4882a593Smuzhiyun * the switch.
974*4882a593Smuzhiyun */
975*4882a593Smuzhiyun mt7530_write(priv, MT7530_PCR_P(port),
976*4882a593Smuzhiyun PCR_MATRIX(dsa_user_ports(priv->ds)));
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static int
mt7530_port_enable(struct dsa_switch * ds,int port,struct phy_device * phy)982*4882a593Smuzhiyun mt7530_port_enable(struct dsa_switch *ds, int port,
983*4882a593Smuzhiyun struct phy_device *phy)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Allow the user port gets connected to the cpu port and also
990*4882a593Smuzhiyun * restore the port matrix if the port is the member of a certain
991*4882a593Smuzhiyun * bridge.
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun priv->ports[port].pm |= PCR_MATRIX(BIT(MT7530_CPU_PORT));
994*4882a593Smuzhiyun priv->ports[port].enable = true;
995*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
996*4882a593Smuzhiyun priv->ports[port].pm);
997*4882a593Smuzhiyun mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static void
mt7530_port_disable(struct dsa_switch * ds,int port)1005*4882a593Smuzhiyun mt7530_port_disable(struct dsa_switch *ds, int port)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Clear up all port matrix which could be restored in the next
1012*4882a593Smuzhiyun * enablement for the port.
1013*4882a593Smuzhiyun */
1014*4882a593Smuzhiyun priv->ports[port].enable = false;
1015*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
1016*4882a593Smuzhiyun PCR_MATRIX_CLR);
1017*4882a593Smuzhiyun mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static void
mt7530_stp_state_set(struct dsa_switch * ds,int port,u8 state)1023*4882a593Smuzhiyun mt7530_stp_state_set(struct dsa_switch *ds, int port, u8 state)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1026*4882a593Smuzhiyun u32 stp_state;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun switch (state) {
1029*4882a593Smuzhiyun case BR_STATE_DISABLED:
1030*4882a593Smuzhiyun stp_state = MT7530_STP_DISABLED;
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun case BR_STATE_BLOCKING:
1033*4882a593Smuzhiyun stp_state = MT7530_STP_BLOCKING;
1034*4882a593Smuzhiyun break;
1035*4882a593Smuzhiyun case BR_STATE_LISTENING:
1036*4882a593Smuzhiyun stp_state = MT7530_STP_LISTENING;
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun case BR_STATE_LEARNING:
1039*4882a593Smuzhiyun stp_state = MT7530_STP_LEARNING;
1040*4882a593Smuzhiyun break;
1041*4882a593Smuzhiyun case BR_STATE_FORWARDING:
1042*4882a593Smuzhiyun default:
1043*4882a593Smuzhiyun stp_state = MT7530_STP_FORWARDING;
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_SSP_P(port), FID_PST_MASK, stp_state);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun static int
mt7530_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * bridge)1051*4882a593Smuzhiyun mt7530_port_bridge_join(struct dsa_switch *ds, int port,
1052*4882a593Smuzhiyun struct net_device *bridge)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1055*4882a593Smuzhiyun u32 port_bitmap = BIT(MT7530_CPU_PORT);
1056*4882a593Smuzhiyun int i;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun for (i = 0; i < MT7530_NUM_PORTS; i++) {
1061*4882a593Smuzhiyun /* Add this port to the port matrix of the other ports in the
1062*4882a593Smuzhiyun * same bridge. If the port is disabled, port matrix is kept
1063*4882a593Smuzhiyun * and not being setup until the port becomes enabled.
1064*4882a593Smuzhiyun */
1065*4882a593Smuzhiyun if (dsa_is_user_port(ds, i) && i != port) {
1066*4882a593Smuzhiyun if (dsa_to_port(ds, i)->bridge_dev != bridge)
1067*4882a593Smuzhiyun continue;
1068*4882a593Smuzhiyun if (priv->ports[i].enable)
1069*4882a593Smuzhiyun mt7530_set(priv, MT7530_PCR_P(i),
1070*4882a593Smuzhiyun PCR_MATRIX(BIT(port)));
1071*4882a593Smuzhiyun priv->ports[i].pm |= PCR_MATRIX(BIT(port));
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun port_bitmap |= BIT(i);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* Add the all other ports to this port matrix. */
1078*4882a593Smuzhiyun if (priv->ports[port].enable)
1079*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port),
1080*4882a593Smuzhiyun PCR_MATRIX_MASK, PCR_MATRIX(port_bitmap));
1081*4882a593Smuzhiyun priv->ports[port].pm |= PCR_MATRIX(port_bitmap);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun static void
mt7530_port_set_vlan_unaware(struct dsa_switch * ds,int port)1089*4882a593Smuzhiyun mt7530_port_set_vlan_unaware(struct dsa_switch *ds, int port)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1092*4882a593Smuzhiyun bool all_user_ports_removed = true;
1093*4882a593Smuzhiyun int i;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* When a port is removed from the bridge, the port would be set up
1096*4882a593Smuzhiyun * back to the default as is at initial boot which is a VLAN-unaware
1097*4882a593Smuzhiyun * port.
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1100*4882a593Smuzhiyun MT7530_PORT_MATRIX_MODE);
1101*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK | PVC_EG_TAG_MASK,
1102*4882a593Smuzhiyun VLAN_ATTR(MT7530_VLAN_TRANSPARENT) |
1103*4882a593Smuzhiyun PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun for (i = 0; i < MT7530_NUM_PORTS; i++) {
1106*4882a593Smuzhiyun if (dsa_is_user_port(ds, i) &&
1107*4882a593Smuzhiyun dsa_port_is_vlan_filtering(dsa_to_port(ds, i))) {
1108*4882a593Smuzhiyun all_user_ports_removed = false;
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* CPU port also does the same thing until all user ports belonging to
1114*4882a593Smuzhiyun * the CPU port get out of VLAN filtering mode.
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun if (all_user_ports_removed) {
1117*4882a593Smuzhiyun mt7530_write(priv, MT7530_PCR_P(MT7530_CPU_PORT),
1118*4882a593Smuzhiyun PCR_MATRIX(dsa_user_ports(priv->ds)));
1119*4882a593Smuzhiyun mt7530_write(priv, MT7530_PVC_P(MT7530_CPU_PORT), PORT_SPEC_TAG
1120*4882a593Smuzhiyun | PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static void
mt7530_port_set_vlan_aware(struct dsa_switch * ds,int port)1125*4882a593Smuzhiyun mt7530_port_set_vlan_aware(struct dsa_switch *ds, int port)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* Trapped into security mode allows packet forwarding through VLAN
1130*4882a593Smuzhiyun * table lookup. CPU port is set to fallback mode to let untagged
1131*4882a593Smuzhiyun * frames pass through.
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, port))
1134*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1135*4882a593Smuzhiyun MT7530_PORT_FALLBACK_MODE);
1136*4882a593Smuzhiyun else
1137*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1138*4882a593Smuzhiyun MT7530_PORT_SECURITY_MODE);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* Set the port as a user port which is to be able to recognize VID
1141*4882a593Smuzhiyun * from incoming packets before fetching entry within the VLAN table.
1142*4882a593Smuzhiyun */
1143*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK | PVC_EG_TAG_MASK,
1144*4882a593Smuzhiyun VLAN_ATTR(MT7530_VLAN_USER) |
1145*4882a593Smuzhiyun PVC_EG_TAG(MT7530_VLAN_EG_DISABLED));
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static void
mt7530_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * bridge)1149*4882a593Smuzhiyun mt7530_port_bridge_leave(struct dsa_switch *ds, int port,
1150*4882a593Smuzhiyun struct net_device *bridge)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1153*4882a593Smuzhiyun int i;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun for (i = 0; i < MT7530_NUM_PORTS; i++) {
1158*4882a593Smuzhiyun /* Remove this port from the port matrix of the other ports
1159*4882a593Smuzhiyun * in the same bridge. If the port is disabled, port matrix
1160*4882a593Smuzhiyun * is kept and not being setup until the port becomes enabled.
1161*4882a593Smuzhiyun */
1162*4882a593Smuzhiyun if (dsa_is_user_port(ds, i) && i != port) {
1163*4882a593Smuzhiyun if (dsa_to_port(ds, i)->bridge_dev != bridge)
1164*4882a593Smuzhiyun continue;
1165*4882a593Smuzhiyun if (priv->ports[i].enable)
1166*4882a593Smuzhiyun mt7530_clear(priv, MT7530_PCR_P(i),
1167*4882a593Smuzhiyun PCR_MATRIX(BIT(port)));
1168*4882a593Smuzhiyun priv->ports[i].pm &= ~PCR_MATRIX(BIT(port));
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* Set the cpu port to be the only one in the port matrix of
1173*4882a593Smuzhiyun * this port.
1174*4882a593Smuzhiyun */
1175*4882a593Smuzhiyun if (priv->ports[port].enable)
1176*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
1177*4882a593Smuzhiyun PCR_MATRIX(BIT(MT7530_CPU_PORT)));
1178*4882a593Smuzhiyun priv->ports[port].pm = PCR_MATRIX(BIT(MT7530_CPU_PORT));
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static int
mt7530_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1184*4882a593Smuzhiyun mt7530_port_fdb_add(struct dsa_switch *ds, int port,
1185*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1188*4882a593Smuzhiyun int ret;
1189*4882a593Smuzhiyun u8 port_mask = BIT(port);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1192*4882a593Smuzhiyun mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_ENT);
1193*4882a593Smuzhiyun ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1194*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun return ret;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun static int
mt7530_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1200*4882a593Smuzhiyun mt7530_port_fdb_del(struct dsa_switch *ds, int port,
1201*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1204*4882a593Smuzhiyun int ret;
1205*4882a593Smuzhiyun u8 port_mask = BIT(port);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1208*4882a593Smuzhiyun mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_EMP);
1209*4882a593Smuzhiyun ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1210*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return ret;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static int
mt7530_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)1216*4882a593Smuzhiyun mt7530_port_fdb_dump(struct dsa_switch *ds, int port,
1217*4882a593Smuzhiyun dsa_fdb_dump_cb_t *cb, void *data)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1220*4882a593Smuzhiyun struct mt7530_fdb _fdb = { 0 };
1221*4882a593Smuzhiyun int cnt = MT7530_NUM_FDB_RECORDS;
1222*4882a593Smuzhiyun int ret = 0;
1223*4882a593Smuzhiyun u32 rsp = 0;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun ret = mt7530_fdb_cmd(priv, MT7530_FDB_START, &rsp);
1228*4882a593Smuzhiyun if (ret < 0)
1229*4882a593Smuzhiyun goto err;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun do {
1232*4882a593Smuzhiyun if (rsp & ATC_SRCH_HIT) {
1233*4882a593Smuzhiyun mt7530_fdb_read(priv, &_fdb);
1234*4882a593Smuzhiyun if (_fdb.port_mask & BIT(port)) {
1235*4882a593Smuzhiyun ret = cb(_fdb.mac, _fdb.vid, _fdb.noarp,
1236*4882a593Smuzhiyun data);
1237*4882a593Smuzhiyun if (ret < 0)
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun } while (--cnt &&
1242*4882a593Smuzhiyun !(rsp & ATC_SRCH_END) &&
1243*4882a593Smuzhiyun !mt7530_fdb_cmd(priv, MT7530_FDB_NEXT, &rsp));
1244*4882a593Smuzhiyun err:
1245*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun return 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun static int
mt7530_vlan_cmd(struct mt7530_priv * priv,enum mt7530_vlan_cmd cmd,u16 vid)1251*4882a593Smuzhiyun mt7530_vlan_cmd(struct mt7530_priv *priv, enum mt7530_vlan_cmd cmd, u16 vid)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun struct mt7530_dummy_poll p;
1254*4882a593Smuzhiyun u32 val;
1255*4882a593Smuzhiyun int ret;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun val = VTCR_BUSY | VTCR_FUNC(cmd) | vid;
1258*4882a593Smuzhiyun mt7530_write(priv, MT7530_VTCR, val);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_VTCR);
1261*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_read, &p, val,
1262*4882a593Smuzhiyun !(val & VTCR_BUSY), 20, 20000);
1263*4882a593Smuzhiyun if (ret < 0) {
1264*4882a593Smuzhiyun dev_err(priv->dev, "poll timeout\n");
1265*4882a593Smuzhiyun return ret;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_VTCR);
1269*4882a593Smuzhiyun if (val & VTCR_INVALID) {
1270*4882a593Smuzhiyun dev_err(priv->dev, "read VTCR invalid\n");
1271*4882a593Smuzhiyun return -EINVAL;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun return 0;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun static int
mt7530_port_vlan_filtering(struct dsa_switch * ds,int port,bool vlan_filtering,struct switchdev_trans * trans)1278*4882a593Smuzhiyun mt7530_port_vlan_filtering(struct dsa_switch *ds, int port,
1279*4882a593Smuzhiyun bool vlan_filtering,
1280*4882a593Smuzhiyun struct switchdev_trans *trans)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun if (switchdev_trans_ph_prepare(trans))
1283*4882a593Smuzhiyun return 0;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun if (vlan_filtering) {
1286*4882a593Smuzhiyun /* The port is being kept as VLAN-unaware port when bridge is
1287*4882a593Smuzhiyun * set up with vlan_filtering not being set, Otherwise, the
1288*4882a593Smuzhiyun * port and the corresponding CPU port is required the setup
1289*4882a593Smuzhiyun * for becoming a VLAN-aware port.
1290*4882a593Smuzhiyun */
1291*4882a593Smuzhiyun mt7530_port_set_vlan_aware(ds, port);
1292*4882a593Smuzhiyun mt7530_port_set_vlan_aware(ds, MT7530_CPU_PORT);
1293*4882a593Smuzhiyun } else {
1294*4882a593Smuzhiyun mt7530_port_set_vlan_unaware(ds, port);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun return 0;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static int
mt7530_port_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1301*4882a593Smuzhiyun mt7530_port_vlan_prepare(struct dsa_switch *ds, int port,
1302*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun /* nothing needed */
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return 0;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun static void
mt7530_hw_vlan_add(struct mt7530_priv * priv,struct mt7530_hw_vlan_entry * entry)1310*4882a593Smuzhiyun mt7530_hw_vlan_add(struct mt7530_priv *priv,
1311*4882a593Smuzhiyun struct mt7530_hw_vlan_entry *entry)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun u8 new_members;
1314*4882a593Smuzhiyun u32 val;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun new_members = entry->old_members | BIT(entry->port) |
1317*4882a593Smuzhiyun BIT(MT7530_CPU_PORT);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Validate the entry with independent learning, create egress tag per
1320*4882a593Smuzhiyun * VLAN and joining the port as one of the port members.
1321*4882a593Smuzhiyun */
1322*4882a593Smuzhiyun val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) | VLAN_VALID;
1323*4882a593Smuzhiyun mt7530_write(priv, MT7530_VAWD1, val);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Decide whether adding tag or not for those outgoing packets from the
1326*4882a593Smuzhiyun * port inside the VLAN.
1327*4882a593Smuzhiyun */
1328*4882a593Smuzhiyun val = entry->untagged ? MT7530_VLAN_EGRESS_UNTAG :
1329*4882a593Smuzhiyun MT7530_VLAN_EGRESS_TAG;
1330*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_VAWD2,
1331*4882a593Smuzhiyun ETAG_CTRL_P_MASK(entry->port),
1332*4882a593Smuzhiyun ETAG_CTRL_P(entry->port, val));
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* CPU port is always taken as a tagged port for serving more than one
1335*4882a593Smuzhiyun * VLANs across and also being applied with egress type stack mode for
1336*4882a593Smuzhiyun * that VLAN tags would be appended after hardware special tag used as
1337*4882a593Smuzhiyun * DSA tag.
1338*4882a593Smuzhiyun */
1339*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_VAWD2,
1340*4882a593Smuzhiyun ETAG_CTRL_P_MASK(MT7530_CPU_PORT),
1341*4882a593Smuzhiyun ETAG_CTRL_P(MT7530_CPU_PORT,
1342*4882a593Smuzhiyun MT7530_VLAN_EGRESS_STACK));
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun static void
mt7530_hw_vlan_del(struct mt7530_priv * priv,struct mt7530_hw_vlan_entry * entry)1346*4882a593Smuzhiyun mt7530_hw_vlan_del(struct mt7530_priv *priv,
1347*4882a593Smuzhiyun struct mt7530_hw_vlan_entry *entry)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun u8 new_members;
1350*4882a593Smuzhiyun u32 val;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun new_members = entry->old_members & ~BIT(entry->port);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_VAWD1);
1355*4882a593Smuzhiyun if (!(val & VLAN_VALID)) {
1356*4882a593Smuzhiyun dev_err(priv->dev,
1357*4882a593Smuzhiyun "Cannot be deleted due to invalid entry\n");
1358*4882a593Smuzhiyun return;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* If certain member apart from CPU port is still alive in the VLAN,
1362*4882a593Smuzhiyun * the entry would be kept valid. Otherwise, the entry is got to be
1363*4882a593Smuzhiyun * disabled.
1364*4882a593Smuzhiyun */
1365*4882a593Smuzhiyun if (new_members && new_members != BIT(MT7530_CPU_PORT)) {
1366*4882a593Smuzhiyun val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) |
1367*4882a593Smuzhiyun VLAN_VALID;
1368*4882a593Smuzhiyun mt7530_write(priv, MT7530_VAWD1, val);
1369*4882a593Smuzhiyun } else {
1370*4882a593Smuzhiyun mt7530_write(priv, MT7530_VAWD1, 0);
1371*4882a593Smuzhiyun mt7530_write(priv, MT7530_VAWD2, 0);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static void
mt7530_hw_vlan_update(struct mt7530_priv * priv,u16 vid,struct mt7530_hw_vlan_entry * entry,mt7530_vlan_op vlan_op)1376*4882a593Smuzhiyun mt7530_hw_vlan_update(struct mt7530_priv *priv, u16 vid,
1377*4882a593Smuzhiyun struct mt7530_hw_vlan_entry *entry,
1378*4882a593Smuzhiyun mt7530_vlan_op vlan_op)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun u32 val;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /* Fetch entry */
1383*4882a593Smuzhiyun mt7530_vlan_cmd(priv, MT7530_VTCR_RD_VID, vid);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_VAWD1);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun entry->old_members = (val >> PORT_MEM_SHFT) & PORT_MEM_MASK;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun /* Manipulate entry */
1390*4882a593Smuzhiyun vlan_op(priv, entry);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* Flush result to hardware */
1393*4882a593Smuzhiyun mt7530_vlan_cmd(priv, MT7530_VTCR_WR_VID, vid);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun static void
mt7530_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1397*4882a593Smuzhiyun mt7530_port_vlan_add(struct dsa_switch *ds, int port,
1398*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1401*4882a593Smuzhiyun bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1402*4882a593Smuzhiyun struct mt7530_hw_vlan_entry new_entry;
1403*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1404*4882a593Smuzhiyun u16 vid;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1409*4882a593Smuzhiyun mt7530_hw_vlan_entry_init(&new_entry, port, untagged);
1410*4882a593Smuzhiyun mt7530_hw_vlan_update(priv, vid, &new_entry,
1411*4882a593Smuzhiyun mt7530_hw_vlan_add);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (pvid) {
1415*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1416*4882a593Smuzhiyun G0_PORT_VID(vlan->vid_end));
1417*4882a593Smuzhiyun priv->ports[port].pvid = vlan->vid_end;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun static int
mt7530_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1424*4882a593Smuzhiyun mt7530_port_vlan_del(struct dsa_switch *ds, int port,
1425*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun struct mt7530_hw_vlan_entry target_entry;
1428*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1429*4882a593Smuzhiyun u16 vid, pvid;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun mutex_lock(&priv->reg_mutex);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun pvid = priv->ports[port].pvid;
1434*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1435*4882a593Smuzhiyun mt7530_hw_vlan_entry_init(&target_entry, port, 0);
1436*4882a593Smuzhiyun mt7530_hw_vlan_update(priv, vid, &target_entry,
1437*4882a593Smuzhiyun mt7530_hw_vlan_del);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* PVID is being restored to the default whenever the PVID port
1440*4882a593Smuzhiyun * is being removed from the VLAN.
1441*4882a593Smuzhiyun */
1442*4882a593Smuzhiyun if (pvid == vid)
1443*4882a593Smuzhiyun pvid = G0_PORT_VID_DEF;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK, pvid);
1447*4882a593Smuzhiyun priv->ports[port].pvid = pvid;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun mutex_unlock(&priv->reg_mutex);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun return 0;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
mt753x_mirror_port_get(unsigned int id,u32 val)1454*4882a593Smuzhiyun static int mt753x_mirror_port_get(unsigned int id, u32 val)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun return (id == ID_MT7531) ? MT7531_MIRROR_PORT_GET(val) :
1457*4882a593Smuzhiyun MIRROR_PORT(val);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
mt753x_mirror_port_set(unsigned int id,u32 val)1460*4882a593Smuzhiyun static int mt753x_mirror_port_set(unsigned int id, u32 val)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun return (id == ID_MT7531) ? MT7531_MIRROR_PORT_SET(val) :
1463*4882a593Smuzhiyun MIRROR_PORT(val);
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
mt753x_port_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress)1466*4882a593Smuzhiyun static int mt753x_port_mirror_add(struct dsa_switch *ds, int port,
1467*4882a593Smuzhiyun struct dsa_mall_mirror_tc_entry *mirror,
1468*4882a593Smuzhiyun bool ingress)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1471*4882a593Smuzhiyun int monitor_port;
1472*4882a593Smuzhiyun u32 val;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* Check for existent entry */
1475*4882a593Smuzhiyun if ((ingress ? priv->mirror_rx : priv->mirror_tx) & BIT(port))
1476*4882a593Smuzhiyun return -EEXIST;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun val = mt7530_read(priv, MT753X_MIRROR_REG(priv->id));
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* MT7530 only supports one monitor port */
1481*4882a593Smuzhiyun monitor_port = mt753x_mirror_port_get(priv->id, val);
1482*4882a593Smuzhiyun if (val & MT753X_MIRROR_EN(priv->id) &&
1483*4882a593Smuzhiyun monitor_port != mirror->to_local_port)
1484*4882a593Smuzhiyun return -EEXIST;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun val |= MT753X_MIRROR_EN(priv->id);
1487*4882a593Smuzhiyun val &= ~MT753X_MIRROR_MASK(priv->id);
1488*4882a593Smuzhiyun val |= mt753x_mirror_port_set(priv->id, mirror->to_local_port);
1489*4882a593Smuzhiyun mt7530_write(priv, MT753X_MIRROR_REG(priv->id), val);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_PCR_P(port));
1492*4882a593Smuzhiyun if (ingress) {
1493*4882a593Smuzhiyun val |= PORT_RX_MIR;
1494*4882a593Smuzhiyun priv->mirror_rx |= BIT(port);
1495*4882a593Smuzhiyun } else {
1496*4882a593Smuzhiyun val |= PORT_TX_MIR;
1497*4882a593Smuzhiyun priv->mirror_tx |= BIT(port);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun mt7530_write(priv, MT7530_PCR_P(port), val);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun return 0;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
mt753x_port_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)1504*4882a593Smuzhiyun static void mt753x_port_mirror_del(struct dsa_switch *ds, int port,
1505*4882a593Smuzhiyun struct dsa_mall_mirror_tc_entry *mirror)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1508*4882a593Smuzhiyun u32 val;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_PCR_P(port));
1511*4882a593Smuzhiyun if (mirror->ingress) {
1512*4882a593Smuzhiyun val &= ~PORT_RX_MIR;
1513*4882a593Smuzhiyun priv->mirror_rx &= ~BIT(port);
1514*4882a593Smuzhiyun } else {
1515*4882a593Smuzhiyun val &= ~PORT_TX_MIR;
1516*4882a593Smuzhiyun priv->mirror_tx &= ~BIT(port);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun mt7530_write(priv, MT7530_PCR_P(port), val);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (!priv->mirror_rx && !priv->mirror_tx) {
1521*4882a593Smuzhiyun val = mt7530_read(priv, MT753X_MIRROR_REG(priv->id));
1522*4882a593Smuzhiyun val &= ~MT753X_MIRROR_EN(priv->id);
1523*4882a593Smuzhiyun mt7530_write(priv, MT753X_MIRROR_REG(priv->id), val);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun static enum dsa_tag_protocol
mtk_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)1528*4882a593Smuzhiyun mtk_get_tag_protocol(struct dsa_switch *ds, int port,
1529*4882a593Smuzhiyun enum dsa_tag_protocol mp)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (port != MT7530_CPU_PORT) {
1534*4882a593Smuzhiyun dev_warn(priv->dev,
1535*4882a593Smuzhiyun "port not matched with tagging CPU port\n");
1536*4882a593Smuzhiyun return DSA_TAG_PROTO_NONE;
1537*4882a593Smuzhiyun } else {
1538*4882a593Smuzhiyun return DSA_TAG_PROTO_MTK;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun static int
mt7530_setup(struct dsa_switch * ds)1543*4882a593Smuzhiyun mt7530_setup(struct dsa_switch *ds)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1546*4882a593Smuzhiyun struct device_node *phy_node;
1547*4882a593Smuzhiyun struct device_node *mac_np;
1548*4882a593Smuzhiyun struct mt7530_dummy_poll p;
1549*4882a593Smuzhiyun phy_interface_t interface;
1550*4882a593Smuzhiyun struct device_node *dn;
1551*4882a593Smuzhiyun u32 id, val;
1552*4882a593Smuzhiyun int ret, i;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* The parent node of master netdev which holds the common system
1555*4882a593Smuzhiyun * controller also is the container for two GMACs nodes representing
1556*4882a593Smuzhiyun * as two netdev instances.
1557*4882a593Smuzhiyun */
1558*4882a593Smuzhiyun dn = dsa_to_port(ds, MT7530_CPU_PORT)->master->dev.of_node->parent;
1559*4882a593Smuzhiyun ds->configure_vlan_while_not_filtering = true;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (priv->id == ID_MT7530) {
1562*4882a593Smuzhiyun regulator_set_voltage(priv->core_pwr, 1000000, 1000000);
1563*4882a593Smuzhiyun ret = regulator_enable(priv->core_pwr);
1564*4882a593Smuzhiyun if (ret < 0) {
1565*4882a593Smuzhiyun dev_err(priv->dev,
1566*4882a593Smuzhiyun "Failed to enable core power: %d\n", ret);
1567*4882a593Smuzhiyun return ret;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun regulator_set_voltage(priv->io_pwr, 3300000, 3300000);
1571*4882a593Smuzhiyun ret = regulator_enable(priv->io_pwr);
1572*4882a593Smuzhiyun if (ret < 0) {
1573*4882a593Smuzhiyun dev_err(priv->dev, "Failed to enable io pwr: %d\n",
1574*4882a593Smuzhiyun ret);
1575*4882a593Smuzhiyun return ret;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun /* Reset whole chip through gpio pin or memory-mapped registers for
1580*4882a593Smuzhiyun * different type of hardware
1581*4882a593Smuzhiyun */
1582*4882a593Smuzhiyun if (priv->mcm) {
1583*4882a593Smuzhiyun reset_control_assert(priv->rstc);
1584*4882a593Smuzhiyun usleep_range(1000, 1100);
1585*4882a593Smuzhiyun reset_control_deassert(priv->rstc);
1586*4882a593Smuzhiyun } else {
1587*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset, 0);
1588*4882a593Smuzhiyun usleep_range(1000, 1100);
1589*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset, 1);
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* Waiting for MT7530 got to stable */
1593*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_HWTRAP);
1594*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
1595*4882a593Smuzhiyun 20, 1000000);
1596*4882a593Smuzhiyun if (ret < 0) {
1597*4882a593Smuzhiyun dev_err(priv->dev, "reset timeout\n");
1598*4882a593Smuzhiyun return ret;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun id = mt7530_read(priv, MT7530_CREV);
1602*4882a593Smuzhiyun id >>= CHIP_NAME_SHIFT;
1603*4882a593Smuzhiyun if (id != MT7530_ID) {
1604*4882a593Smuzhiyun dev_err(priv->dev, "chip %x can't be supported\n", id);
1605*4882a593Smuzhiyun return -ENODEV;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* Reset the switch through internal reset */
1609*4882a593Smuzhiyun mt7530_write(priv, MT7530_SYS_CTRL,
1610*4882a593Smuzhiyun SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
1611*4882a593Smuzhiyun SYS_CTRL_REG_RST);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* Enable Port 6 only; P5 as GMAC5 which currently is not supported */
1614*4882a593Smuzhiyun val = mt7530_read(priv, MT7530_MHWTRAP);
1615*4882a593Smuzhiyun val &= ~MHWTRAP_P6_DIS & ~MHWTRAP_PHY_ACCESS;
1616*4882a593Smuzhiyun val |= MHWTRAP_MANUAL;
1617*4882a593Smuzhiyun mt7530_write(priv, MT7530_MHWTRAP, val);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun priv->p6_interface = PHY_INTERFACE_MODE_NA;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Enable and reset MIB counters */
1622*4882a593Smuzhiyun mt7530_mib_reset(ds);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun for (i = 0; i < MT7530_NUM_PORTS; i++) {
1625*4882a593Smuzhiyun /* Disable forwarding by default on all ports */
1626*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
1627*4882a593Smuzhiyun PCR_MATRIX_CLR);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, i)) {
1630*4882a593Smuzhiyun ret = mt753x_cpu_port_enable(ds, i);
1631*4882a593Smuzhiyun if (ret)
1632*4882a593Smuzhiyun return ret;
1633*4882a593Smuzhiyun } else
1634*4882a593Smuzhiyun mt7530_port_disable(ds, i);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /* Enable consistent egress tag */
1637*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PVC_P(i), PVC_EG_TAG_MASK,
1638*4882a593Smuzhiyun PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /* Setup port 5 */
1642*4882a593Smuzhiyun priv->p5_intf_sel = P5_DISABLED;
1643*4882a593Smuzhiyun interface = PHY_INTERFACE_MODE_NA;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun if (!dsa_is_unused_port(ds, 5)) {
1646*4882a593Smuzhiyun priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
1647*4882a593Smuzhiyun ret = of_get_phy_mode(dsa_to_port(ds, 5)->dn, &interface);
1648*4882a593Smuzhiyun if (ret && ret != -ENODEV)
1649*4882a593Smuzhiyun return ret;
1650*4882a593Smuzhiyun } else {
1651*4882a593Smuzhiyun /* Scan the ethernet nodes. look for GMAC1, lookup used phy */
1652*4882a593Smuzhiyun for_each_child_of_node(dn, mac_np) {
1653*4882a593Smuzhiyun if (!of_device_is_compatible(mac_np,
1654*4882a593Smuzhiyun "mediatek,eth-mac"))
1655*4882a593Smuzhiyun continue;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun ret = of_property_read_u32(mac_np, "reg", &id);
1658*4882a593Smuzhiyun if (ret < 0 || id != 1)
1659*4882a593Smuzhiyun continue;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun phy_node = of_parse_phandle(mac_np, "phy-handle", 0);
1662*4882a593Smuzhiyun if (!phy_node)
1663*4882a593Smuzhiyun continue;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if (phy_node->parent == priv->dev->of_node->parent) {
1666*4882a593Smuzhiyun ret = of_get_phy_mode(mac_np, &interface);
1667*4882a593Smuzhiyun if (ret && ret != -ENODEV) {
1668*4882a593Smuzhiyun of_node_put(mac_np);
1669*4882a593Smuzhiyun of_node_put(phy_node);
1670*4882a593Smuzhiyun return ret;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun id = of_mdio_parse_addr(ds->dev, phy_node);
1673*4882a593Smuzhiyun if (id == 0)
1674*4882a593Smuzhiyun priv->p5_intf_sel = P5_INTF_SEL_PHY_P0;
1675*4882a593Smuzhiyun if (id == 4)
1676*4882a593Smuzhiyun priv->p5_intf_sel = P5_INTF_SEL_PHY_P4;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun of_node_put(mac_np);
1679*4882a593Smuzhiyun of_node_put(phy_node);
1680*4882a593Smuzhiyun break;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun mt7530_setup_port5(ds, interface);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun /* Flush the FDB table */
1687*4882a593Smuzhiyun ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
1688*4882a593Smuzhiyun if (ret < 0)
1689*4882a593Smuzhiyun return ret;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun static int
mt7531_setup(struct dsa_switch * ds)1695*4882a593Smuzhiyun mt7531_setup(struct dsa_switch *ds)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1698*4882a593Smuzhiyun struct mt7530_dummy_poll p;
1699*4882a593Smuzhiyun u32 val, id;
1700*4882a593Smuzhiyun int ret, i;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* Reset whole chip through gpio pin or memory-mapped registers for
1703*4882a593Smuzhiyun * different type of hardware
1704*4882a593Smuzhiyun */
1705*4882a593Smuzhiyun if (priv->mcm) {
1706*4882a593Smuzhiyun reset_control_assert(priv->rstc);
1707*4882a593Smuzhiyun usleep_range(1000, 1100);
1708*4882a593Smuzhiyun reset_control_deassert(priv->rstc);
1709*4882a593Smuzhiyun } else {
1710*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset, 0);
1711*4882a593Smuzhiyun usleep_range(1000, 1100);
1712*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset, 1);
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* Waiting for MT7530 got to stable */
1716*4882a593Smuzhiyun INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_HWTRAP);
1717*4882a593Smuzhiyun ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
1718*4882a593Smuzhiyun 20, 1000000);
1719*4882a593Smuzhiyun if (ret < 0) {
1720*4882a593Smuzhiyun dev_err(priv->dev, "reset timeout\n");
1721*4882a593Smuzhiyun return ret;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun id = mt7530_read(priv, MT7531_CREV);
1725*4882a593Smuzhiyun id >>= CHIP_NAME_SHIFT;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (id != MT7531_ID) {
1728*4882a593Smuzhiyun dev_err(priv->dev, "chip %x can't be supported\n", id);
1729*4882a593Smuzhiyun return -ENODEV;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /* Reset the switch through internal reset */
1733*4882a593Smuzhiyun mt7530_write(priv, MT7530_SYS_CTRL,
1734*4882a593Smuzhiyun SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
1735*4882a593Smuzhiyun SYS_CTRL_REG_RST);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun mt7531_pll_setup(priv);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (mt7531_dual_sgmii_supported(priv)) {
1740*4882a593Smuzhiyun priv->p5_intf_sel = P5_INTF_SEL_GMAC5_SGMII;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* Let ds->slave_mii_bus be able to access external phy. */
1743*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_GPIO_MODE1, MT7531_GPIO11_RG_RXD2_MASK,
1744*4882a593Smuzhiyun MT7531_EXT_P_MDC_11);
1745*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_GPIO_MODE1, MT7531_GPIO12_RG_RXD3_MASK,
1746*4882a593Smuzhiyun MT7531_EXT_P_MDIO_12);
1747*4882a593Smuzhiyun } else {
1748*4882a593Smuzhiyun priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun dev_dbg(ds->dev, "P5 support %s interface\n",
1751*4882a593Smuzhiyun p5_intf_modes(priv->p5_intf_sel));
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_GPIO_MODE0, MT7531_GPIO0_MASK,
1754*4882a593Smuzhiyun MT7531_GPIO0_INTERRUPT);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* Let phylink decide the interface later. */
1757*4882a593Smuzhiyun priv->p5_interface = PHY_INTERFACE_MODE_NA;
1758*4882a593Smuzhiyun priv->p6_interface = PHY_INTERFACE_MODE_NA;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun /* Enable PHY core PLL, since phy_device has not yet been created
1761*4882a593Smuzhiyun * provided for phy_[read,write]_mmd_indirect is called, we provide
1762*4882a593Smuzhiyun * our own mt7531_ind_mmd_phy_[read,write] to complete this
1763*4882a593Smuzhiyun * function.
1764*4882a593Smuzhiyun */
1765*4882a593Smuzhiyun val = mt7531_ind_c45_phy_read(priv, MT753X_CTRL_PHY_ADDR,
1766*4882a593Smuzhiyun MDIO_MMD_VEND2, CORE_PLL_GROUP4);
1767*4882a593Smuzhiyun val |= MT7531_PHY_PLL_BYPASS_MODE;
1768*4882a593Smuzhiyun val &= ~MT7531_PHY_PLL_OFF;
1769*4882a593Smuzhiyun mt7531_ind_c45_phy_write(priv, MT753X_CTRL_PHY_ADDR, MDIO_MMD_VEND2,
1770*4882a593Smuzhiyun CORE_PLL_GROUP4, val);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun /* BPDU to CPU port */
1773*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_CFC, MT7531_CPU_PMAP_MASK,
1774*4882a593Smuzhiyun BIT(MT7530_CPU_PORT));
1775*4882a593Smuzhiyun mt7530_rmw(priv, MT753X_BPC, MT753X_BPDU_PORT_FW_MASK,
1776*4882a593Smuzhiyun MT753X_BPDU_CPU_ONLY);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* Enable and reset MIB counters */
1779*4882a593Smuzhiyun mt7530_mib_reset(ds);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun for (i = 0; i < MT7530_NUM_PORTS; i++) {
1782*4882a593Smuzhiyun /* Disable forwarding by default on all ports */
1783*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
1784*4882a593Smuzhiyun PCR_MATRIX_CLR);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun mt7530_set(priv, MT7531_DBG_CNT(i), MT7531_DIS_CLR);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, i)) {
1789*4882a593Smuzhiyun ret = mt753x_cpu_port_enable(ds, i);
1790*4882a593Smuzhiyun if (ret)
1791*4882a593Smuzhiyun return ret;
1792*4882a593Smuzhiyun } else
1793*4882a593Smuzhiyun mt7530_port_disable(ds, i);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun /* Enable consistent egress tag */
1796*4882a593Smuzhiyun mt7530_rmw(priv, MT7530_PVC_P(i), PVC_EG_TAG_MASK,
1797*4882a593Smuzhiyun PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun ds->configure_vlan_while_not_filtering = true;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* Flush the FDB table */
1803*4882a593Smuzhiyun ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
1804*4882a593Smuzhiyun if (ret < 0)
1805*4882a593Smuzhiyun return ret;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun return 0;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun static bool
mt7530_phy_mode_supported(struct dsa_switch * ds,int port,const struct phylink_link_state * state)1811*4882a593Smuzhiyun mt7530_phy_mode_supported(struct dsa_switch *ds, int port,
1812*4882a593Smuzhiyun const struct phylink_link_state *state)
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun switch (port) {
1817*4882a593Smuzhiyun case 0 ... 4: /* Internal phy */
1818*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_GMII)
1819*4882a593Smuzhiyun return false;
1820*4882a593Smuzhiyun break;
1821*4882a593Smuzhiyun case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
1822*4882a593Smuzhiyun if (!phy_interface_mode_is_rgmii(state->interface) &&
1823*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_MII &&
1824*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_GMII)
1825*4882a593Smuzhiyun return false;
1826*4882a593Smuzhiyun break;
1827*4882a593Smuzhiyun case 6: /* 1st cpu port */
1828*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1829*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_TRGMII)
1830*4882a593Smuzhiyun return false;
1831*4882a593Smuzhiyun break;
1832*4882a593Smuzhiyun default:
1833*4882a593Smuzhiyun dev_err(priv->dev, "%s: unsupported port: %i\n", __func__,
1834*4882a593Smuzhiyun port);
1835*4882a593Smuzhiyun return false;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun return true;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
mt7531_is_rgmii_port(struct mt7530_priv * priv,u32 port)1841*4882a593Smuzhiyun static bool mt7531_is_rgmii_port(struct mt7530_priv *priv, u32 port)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun return (port == 5) && (priv->p5_intf_sel != P5_INTF_SEL_GMAC5_SGMII);
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun static bool
mt7531_phy_mode_supported(struct dsa_switch * ds,int port,const struct phylink_link_state * state)1847*4882a593Smuzhiyun mt7531_phy_mode_supported(struct dsa_switch *ds, int port,
1848*4882a593Smuzhiyun const struct phylink_link_state *state)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun switch (port) {
1853*4882a593Smuzhiyun case 0 ... 4: /* Internal phy */
1854*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_GMII)
1855*4882a593Smuzhiyun return false;
1856*4882a593Smuzhiyun break;
1857*4882a593Smuzhiyun case 5: /* 2nd cpu port supports either rgmii or sgmii/8023z */
1858*4882a593Smuzhiyun if (mt7531_is_rgmii_port(priv, port))
1859*4882a593Smuzhiyun return phy_interface_mode_is_rgmii(state->interface);
1860*4882a593Smuzhiyun fallthrough;
1861*4882a593Smuzhiyun case 6: /* 1st cpu port supports sgmii/8023z only */
1862*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_SGMII &&
1863*4882a593Smuzhiyun !phy_interface_mode_is_8023z(state->interface))
1864*4882a593Smuzhiyun return false;
1865*4882a593Smuzhiyun break;
1866*4882a593Smuzhiyun default:
1867*4882a593Smuzhiyun dev_err(priv->dev, "%s: unsupported port: %i\n", __func__,
1868*4882a593Smuzhiyun port);
1869*4882a593Smuzhiyun return false;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun return true;
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static bool
mt753x_phy_mode_supported(struct dsa_switch * ds,int port,const struct phylink_link_state * state)1876*4882a593Smuzhiyun mt753x_phy_mode_supported(struct dsa_switch *ds, int port,
1877*4882a593Smuzhiyun const struct phylink_link_state *state)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun return priv->info->phy_mode_supported(ds, port, state);
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun static int
mt753x_pad_setup(struct dsa_switch * ds,const struct phylink_link_state * state)1885*4882a593Smuzhiyun mt753x_pad_setup(struct dsa_switch *ds, const struct phylink_link_state *state)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun return priv->info->pad_setup(ds, state->interface);
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun static int
mt7530_mac_config(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)1893*4882a593Smuzhiyun mt7530_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
1894*4882a593Smuzhiyun phy_interface_t interface)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun /* Only need to setup port5. */
1899*4882a593Smuzhiyun if (port != 5)
1900*4882a593Smuzhiyun return 0;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun mt7530_setup_port5(priv->ds, interface);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun return 0;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
mt7531_rgmii_setup(struct mt7530_priv * priv,u32 port,phy_interface_t interface,struct phy_device * phydev)1907*4882a593Smuzhiyun static int mt7531_rgmii_setup(struct mt7530_priv *priv, u32 port,
1908*4882a593Smuzhiyun phy_interface_t interface,
1909*4882a593Smuzhiyun struct phy_device *phydev)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun u32 val;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (!mt7531_is_rgmii_port(priv, port)) {
1914*4882a593Smuzhiyun dev_err(priv->dev, "RGMII mode is not available for port %d\n",
1915*4882a593Smuzhiyun port);
1916*4882a593Smuzhiyun return -EINVAL;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_CLKGEN_CTRL);
1920*4882a593Smuzhiyun val |= GP_CLK_EN;
1921*4882a593Smuzhiyun val &= ~GP_MODE_MASK;
1922*4882a593Smuzhiyun val |= GP_MODE(MT7531_GP_MODE_RGMII);
1923*4882a593Smuzhiyun val &= ~CLK_SKEW_IN_MASK;
1924*4882a593Smuzhiyun val |= CLK_SKEW_IN(MT7531_CLK_SKEW_NO_CHG);
1925*4882a593Smuzhiyun val &= ~CLK_SKEW_OUT_MASK;
1926*4882a593Smuzhiyun val |= CLK_SKEW_OUT(MT7531_CLK_SKEW_NO_CHG);
1927*4882a593Smuzhiyun val |= TXCLK_NO_REVERSE | RXCLK_NO_DELAY;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /* Do not adjust rgmii delay when vendor phy driver presents. */
1930*4882a593Smuzhiyun if (!phydev || phy_driver_is_genphy(phydev)) {
1931*4882a593Smuzhiyun val &= ~(TXCLK_NO_REVERSE | RXCLK_NO_DELAY);
1932*4882a593Smuzhiyun switch (interface) {
1933*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
1934*4882a593Smuzhiyun val |= TXCLK_NO_REVERSE;
1935*4882a593Smuzhiyun val |= RXCLK_NO_DELAY;
1936*4882a593Smuzhiyun break;
1937*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
1938*4882a593Smuzhiyun val |= TXCLK_NO_REVERSE;
1939*4882a593Smuzhiyun break;
1940*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
1941*4882a593Smuzhiyun val |= RXCLK_NO_DELAY;
1942*4882a593Smuzhiyun break;
1943*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
1944*4882a593Smuzhiyun break;
1945*4882a593Smuzhiyun default:
1946*4882a593Smuzhiyun return -EINVAL;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun mt7530_write(priv, MT7531_CLKGEN_CTRL, val);
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun return 0;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
mt7531_sgmii_validate(struct mt7530_priv * priv,int port,unsigned long * supported)1954*4882a593Smuzhiyun static void mt7531_sgmii_validate(struct mt7530_priv *priv, int port,
1955*4882a593Smuzhiyun unsigned long *supported)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun /* Port5 supports ethier RGMII or SGMII.
1958*4882a593Smuzhiyun * Port6 supports SGMII only.
1959*4882a593Smuzhiyun */
1960*4882a593Smuzhiyun if (port == 6) {
1961*4882a593Smuzhiyun phylink_set(supported, 2500baseX_Full);
1962*4882a593Smuzhiyun phylink_set(supported, 2500baseT_Full);
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun static void
mt7531_sgmii_link_up_force(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,int speed,int duplex)1967*4882a593Smuzhiyun mt7531_sgmii_link_up_force(struct dsa_switch *ds, int port,
1968*4882a593Smuzhiyun unsigned int mode, phy_interface_t interface,
1969*4882a593Smuzhiyun int speed, int duplex)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
1972*4882a593Smuzhiyun unsigned int val;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun /* For adjusting speed and duplex of SGMII force mode. */
1975*4882a593Smuzhiyun if (interface != PHY_INTERFACE_MODE_SGMII ||
1976*4882a593Smuzhiyun phylink_autoneg_inband(mode))
1977*4882a593Smuzhiyun return;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun /* SGMII force mode setting */
1980*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_SGMII_MODE(port));
1981*4882a593Smuzhiyun val &= ~MT7531_SGMII_IF_MODE_MASK;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun switch (speed) {
1984*4882a593Smuzhiyun case SPEED_10:
1985*4882a593Smuzhiyun val |= MT7531_SGMII_FORCE_SPEED_10;
1986*4882a593Smuzhiyun break;
1987*4882a593Smuzhiyun case SPEED_100:
1988*4882a593Smuzhiyun val |= MT7531_SGMII_FORCE_SPEED_100;
1989*4882a593Smuzhiyun break;
1990*4882a593Smuzhiyun case SPEED_1000:
1991*4882a593Smuzhiyun val |= MT7531_SGMII_FORCE_SPEED_1000;
1992*4882a593Smuzhiyun break;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* MT7531 SGMII 1G force mode can only work in full duplex mode,
1996*4882a593Smuzhiyun * no matter MT7531_SGMII_FORCE_HALF_DUPLEX is set or not.
1997*4882a593Smuzhiyun */
1998*4882a593Smuzhiyun if ((speed == SPEED_10 || speed == SPEED_100) &&
1999*4882a593Smuzhiyun duplex != DUPLEX_FULL)
2000*4882a593Smuzhiyun val |= MT7531_SGMII_FORCE_HALF_DUPLEX;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun mt7530_write(priv, MT7531_SGMII_MODE(port), val);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
mt753x_is_mac_port(u32 port)2005*4882a593Smuzhiyun static bool mt753x_is_mac_port(u32 port)
2006*4882a593Smuzhiyun {
2007*4882a593Smuzhiyun return (port == 5 || port == 6);
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
mt7531_sgmii_setup_mode_force(struct mt7530_priv * priv,u32 port,phy_interface_t interface)2010*4882a593Smuzhiyun static int mt7531_sgmii_setup_mode_force(struct mt7530_priv *priv, u32 port,
2011*4882a593Smuzhiyun phy_interface_t interface)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun u32 val;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun if (!mt753x_is_mac_port(port))
2016*4882a593Smuzhiyun return -EINVAL;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun mt7530_set(priv, MT7531_QPHY_PWR_STATE_CTRL(port),
2019*4882a593Smuzhiyun MT7531_SGMII_PHYA_PWD);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PHYA_CTRL_SIGNAL3(port));
2022*4882a593Smuzhiyun val &= ~MT7531_RG_TPHY_SPEED_MASK;
2023*4882a593Smuzhiyun /* Setup 2.5 times faster clock for 2.5Gbps data speeds with 10B/8B
2024*4882a593Smuzhiyun * encoding.
2025*4882a593Smuzhiyun */
2026*4882a593Smuzhiyun val |= (interface == PHY_INTERFACE_MODE_2500BASEX) ?
2027*4882a593Smuzhiyun MT7531_RG_TPHY_SPEED_3_125G : MT7531_RG_TPHY_SPEED_1_25G;
2028*4882a593Smuzhiyun mt7530_write(priv, MT7531_PHYA_CTRL_SIGNAL3(port), val);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun mt7530_clear(priv, MT7531_PCS_CONTROL_1(port), MT7531_SGMII_AN_ENABLE);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* MT7531 SGMII 1G and 2.5G force mode can only work in full duplex
2033*4882a593Smuzhiyun * mode, no matter MT7531_SGMII_FORCE_HALF_DUPLEX is set or not.
2034*4882a593Smuzhiyun */
2035*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_SGMII_MODE(port),
2036*4882a593Smuzhiyun MT7531_SGMII_IF_MODE_MASK | MT7531_SGMII_REMOTE_FAULT_DIS,
2037*4882a593Smuzhiyun MT7531_SGMII_FORCE_SPEED_1000);
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun mt7530_write(priv, MT7531_QPHY_PWR_STATE_CTRL(port), 0);
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun return 0;
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun
mt7531_sgmii_setup_mode_an(struct mt7530_priv * priv,int port,phy_interface_t interface)2044*4882a593Smuzhiyun static int mt7531_sgmii_setup_mode_an(struct mt7530_priv *priv, int port,
2045*4882a593Smuzhiyun phy_interface_t interface)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun if (!mt753x_is_mac_port(port))
2048*4882a593Smuzhiyun return -EINVAL;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun mt7530_set(priv, MT7531_QPHY_PWR_STATE_CTRL(port),
2051*4882a593Smuzhiyun MT7531_SGMII_PHYA_PWD);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_PHYA_CTRL_SIGNAL3(port),
2054*4882a593Smuzhiyun MT7531_RG_TPHY_SPEED_MASK, MT7531_RG_TPHY_SPEED_1_25G);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun mt7530_set(priv, MT7531_SGMII_MODE(port),
2057*4882a593Smuzhiyun MT7531_SGMII_REMOTE_FAULT_DIS |
2058*4882a593Smuzhiyun MT7531_SGMII_SPEED_DUPLEX_AN);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun mt7530_rmw(priv, MT7531_PCS_SPEED_ABILITY(port),
2061*4882a593Smuzhiyun MT7531_SGMII_TX_CONFIG_MASK, 1);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun mt7530_set(priv, MT7531_PCS_CONTROL_1(port), MT7531_SGMII_AN_ENABLE);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun mt7530_set(priv, MT7531_PCS_CONTROL_1(port), MT7531_SGMII_AN_RESTART);
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun mt7530_write(priv, MT7531_QPHY_PWR_STATE_CTRL(port), 0);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun return 0;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
mt7531_sgmii_restart_an(struct dsa_switch * ds,int port)2072*4882a593Smuzhiyun static void mt7531_sgmii_restart_an(struct dsa_switch *ds, int port)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2075*4882a593Smuzhiyun u32 val;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /* Only restart AN when AN is enabled */
2078*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PCS_CONTROL_1(port));
2079*4882a593Smuzhiyun if (val & MT7531_SGMII_AN_ENABLE) {
2080*4882a593Smuzhiyun val |= MT7531_SGMII_AN_RESTART;
2081*4882a593Smuzhiyun mt7530_write(priv, MT7531_PCS_CONTROL_1(port), val);
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun static int
mt7531_mac_config(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)2086*4882a593Smuzhiyun mt7531_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
2087*4882a593Smuzhiyun phy_interface_t interface)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2090*4882a593Smuzhiyun struct phy_device *phydev;
2091*4882a593Smuzhiyun struct dsa_port *dp;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if (!mt753x_is_mac_port(port)) {
2094*4882a593Smuzhiyun dev_err(priv->dev, "port %d is not a MAC port\n", port);
2095*4882a593Smuzhiyun return -EINVAL;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun switch (interface) {
2099*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
2100*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
2101*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
2102*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
2103*4882a593Smuzhiyun dp = dsa_to_port(ds, port);
2104*4882a593Smuzhiyun phydev = dp->slave->phydev;
2105*4882a593Smuzhiyun return mt7531_rgmii_setup(priv, port, interface, phydev);
2106*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
2107*4882a593Smuzhiyun return mt7531_sgmii_setup_mode_an(priv, port, interface);
2108*4882a593Smuzhiyun case PHY_INTERFACE_MODE_NA:
2109*4882a593Smuzhiyun case PHY_INTERFACE_MODE_1000BASEX:
2110*4882a593Smuzhiyun case PHY_INTERFACE_MODE_2500BASEX:
2111*4882a593Smuzhiyun if (phylink_autoneg_inband(mode))
2112*4882a593Smuzhiyun return -EINVAL;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun return mt7531_sgmii_setup_mode_force(priv, port, interface);
2115*4882a593Smuzhiyun default:
2116*4882a593Smuzhiyun return -EINVAL;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun return -EINVAL;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun static int
mt753x_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)2123*4882a593Smuzhiyun mt753x_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
2124*4882a593Smuzhiyun const struct phylink_link_state *state)
2125*4882a593Smuzhiyun {
2126*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun return priv->info->mac_port_config(ds, port, mode, state->interface);
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun static void
mt753x_phylink_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)2132*4882a593Smuzhiyun mt753x_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
2133*4882a593Smuzhiyun const struct phylink_link_state *state)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2136*4882a593Smuzhiyun u32 mcr_cur, mcr_new;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun if (!mt753x_phy_mode_supported(ds, port, state))
2139*4882a593Smuzhiyun goto unsupported;
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun switch (port) {
2142*4882a593Smuzhiyun case 0 ... 4: /* Internal phy */
2143*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_GMII)
2144*4882a593Smuzhiyun goto unsupported;
2145*4882a593Smuzhiyun break;
2146*4882a593Smuzhiyun case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
2147*4882a593Smuzhiyun if (priv->p5_interface == state->interface)
2148*4882a593Smuzhiyun break;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (mt753x_mac_config(ds, port, mode, state) < 0)
2151*4882a593Smuzhiyun goto unsupported;
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun if (priv->p5_intf_sel != P5_DISABLED)
2154*4882a593Smuzhiyun priv->p5_interface = state->interface;
2155*4882a593Smuzhiyun break;
2156*4882a593Smuzhiyun case 6: /* 1st cpu port */
2157*4882a593Smuzhiyun if (priv->p6_interface == state->interface)
2158*4882a593Smuzhiyun break;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun mt753x_pad_setup(ds, state);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (mt753x_mac_config(ds, port, mode, state) < 0)
2163*4882a593Smuzhiyun goto unsupported;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun priv->p6_interface = state->interface;
2166*4882a593Smuzhiyun break;
2167*4882a593Smuzhiyun default:
2168*4882a593Smuzhiyun unsupported:
2169*4882a593Smuzhiyun dev_err(ds->dev, "%s: unsupported %s port: %i\n",
2170*4882a593Smuzhiyun __func__, phy_modes(state->interface), port);
2171*4882a593Smuzhiyun return;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun if (phylink_autoneg_inband(mode) &&
2175*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_SGMII) {
2176*4882a593Smuzhiyun dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
2177*4882a593Smuzhiyun __func__);
2178*4882a593Smuzhiyun return;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun mcr_cur = mt7530_read(priv, MT7530_PMCR_P(port));
2182*4882a593Smuzhiyun mcr_new = mcr_cur;
2183*4882a593Smuzhiyun mcr_new &= ~PMCR_LINK_SETTINGS_MASK;
2184*4882a593Smuzhiyun mcr_new |= PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | PMCR_BACKOFF_EN |
2185*4882a593Smuzhiyun PMCR_BACKPR_EN | PMCR_FORCE_MODE_ID(priv->id);
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /* Are we connected to external phy */
2188*4882a593Smuzhiyun if (port == 5 && dsa_is_user_port(ds, 5))
2189*4882a593Smuzhiyun mcr_new |= PMCR_EXT_PHY;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (mcr_new != mcr_cur)
2192*4882a593Smuzhiyun mt7530_write(priv, MT7530_PMCR_P(port), mcr_new);
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun static void
mt753x_phylink_mac_an_restart(struct dsa_switch * ds,int port)2196*4882a593Smuzhiyun mt753x_phylink_mac_an_restart(struct dsa_switch *ds, int port)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun if (!priv->info->mac_pcs_an_restart)
2201*4882a593Smuzhiyun return;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun priv->info->mac_pcs_an_restart(ds, port);
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
mt753x_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)2206*4882a593Smuzhiyun static void mt753x_phylink_mac_link_down(struct dsa_switch *ds, int port,
2207*4882a593Smuzhiyun unsigned int mode,
2208*4882a593Smuzhiyun phy_interface_t interface)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun
mt753x_mac_pcs_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,int speed,int duplex)2215*4882a593Smuzhiyun static void mt753x_mac_pcs_link_up(struct dsa_switch *ds, int port,
2216*4882a593Smuzhiyun unsigned int mode, phy_interface_t interface,
2217*4882a593Smuzhiyun int speed, int duplex)
2218*4882a593Smuzhiyun {
2219*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun if (!priv->info->mac_pcs_link_up)
2222*4882a593Smuzhiyun return;
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun priv->info->mac_pcs_link_up(ds, port, mode, interface, speed, duplex);
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
mt753x_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)2227*4882a593Smuzhiyun static void mt753x_phylink_mac_link_up(struct dsa_switch *ds, int port,
2228*4882a593Smuzhiyun unsigned int mode,
2229*4882a593Smuzhiyun phy_interface_t interface,
2230*4882a593Smuzhiyun struct phy_device *phydev,
2231*4882a593Smuzhiyun int speed, int duplex,
2232*4882a593Smuzhiyun bool tx_pause, bool rx_pause)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2235*4882a593Smuzhiyun u32 mcr;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun mt753x_mac_pcs_link_up(ds, port, mode, interface, speed, duplex);
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun mcr = PMCR_RX_EN | PMCR_TX_EN | PMCR_FORCE_LNK;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun /* MT753x MAC works in 1G full duplex mode for all up-clocked
2242*4882a593Smuzhiyun * variants.
2243*4882a593Smuzhiyun */
2244*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_TRGMII ||
2245*4882a593Smuzhiyun (phy_interface_mode_is_8023z(interface))) {
2246*4882a593Smuzhiyun speed = SPEED_1000;
2247*4882a593Smuzhiyun duplex = DUPLEX_FULL;
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun switch (speed) {
2251*4882a593Smuzhiyun case SPEED_1000:
2252*4882a593Smuzhiyun mcr |= PMCR_FORCE_SPEED_1000;
2253*4882a593Smuzhiyun break;
2254*4882a593Smuzhiyun case SPEED_100:
2255*4882a593Smuzhiyun mcr |= PMCR_FORCE_SPEED_100;
2256*4882a593Smuzhiyun break;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun if (duplex == DUPLEX_FULL) {
2259*4882a593Smuzhiyun mcr |= PMCR_FORCE_FDX;
2260*4882a593Smuzhiyun if (tx_pause)
2261*4882a593Smuzhiyun mcr |= PMCR_TX_FC_EN;
2262*4882a593Smuzhiyun if (rx_pause)
2263*4882a593Smuzhiyun mcr |= PMCR_RX_FC_EN;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun mt7530_set(priv, MT7530_PMCR_P(port), mcr);
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun static int
mt7531_cpu_port_config(struct dsa_switch * ds,int port)2270*4882a593Smuzhiyun mt7531_cpu_port_config(struct dsa_switch *ds, int port)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2273*4882a593Smuzhiyun phy_interface_t interface;
2274*4882a593Smuzhiyun int speed;
2275*4882a593Smuzhiyun int ret;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun switch (port) {
2278*4882a593Smuzhiyun case 5:
2279*4882a593Smuzhiyun if (mt7531_is_rgmii_port(priv, port))
2280*4882a593Smuzhiyun interface = PHY_INTERFACE_MODE_RGMII;
2281*4882a593Smuzhiyun else
2282*4882a593Smuzhiyun interface = PHY_INTERFACE_MODE_2500BASEX;
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun priv->p5_interface = interface;
2285*4882a593Smuzhiyun break;
2286*4882a593Smuzhiyun case 6:
2287*4882a593Smuzhiyun interface = PHY_INTERFACE_MODE_2500BASEX;
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun priv->p6_interface = interface;
2290*4882a593Smuzhiyun break;
2291*4882a593Smuzhiyun default:
2292*4882a593Smuzhiyun return -EINVAL;
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_2500BASEX)
2296*4882a593Smuzhiyun speed = SPEED_2500;
2297*4882a593Smuzhiyun else
2298*4882a593Smuzhiyun speed = SPEED_1000;
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun ret = mt7531_mac_config(ds, port, MLO_AN_FIXED, interface);
2301*4882a593Smuzhiyun if (ret)
2302*4882a593Smuzhiyun return ret;
2303*4882a593Smuzhiyun mt7530_write(priv, MT7530_PMCR_P(port),
2304*4882a593Smuzhiyun PMCR_CPU_PORT_SETTING(priv->id));
2305*4882a593Smuzhiyun mt753x_phylink_mac_link_up(ds, port, MLO_AN_FIXED, interface, NULL,
2306*4882a593Smuzhiyun speed, DUPLEX_FULL, true, true);
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun return 0;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun static void
mt7530_mac_port_validate(struct dsa_switch * ds,int port,unsigned long * supported)2312*4882a593Smuzhiyun mt7530_mac_port_validate(struct dsa_switch *ds, int port,
2313*4882a593Smuzhiyun unsigned long *supported)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun
mt7531_mac_port_validate(struct dsa_switch * ds,int port,unsigned long * supported)2317*4882a593Smuzhiyun static void mt7531_mac_port_validate(struct dsa_switch *ds, int port,
2318*4882a593Smuzhiyun unsigned long *supported)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun mt7531_sgmii_validate(priv, port, supported);
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun static void
mt753x_phylink_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)2326*4882a593Smuzhiyun mt753x_phylink_validate(struct dsa_switch *ds, int port,
2327*4882a593Smuzhiyun unsigned long *supported,
2328*4882a593Smuzhiyun struct phylink_link_state *state)
2329*4882a593Smuzhiyun {
2330*4882a593Smuzhiyun __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
2331*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_NA &&
2334*4882a593Smuzhiyun !mt753x_phy_mode_supported(ds, port, state)) {
2335*4882a593Smuzhiyun linkmode_zero(supported);
2336*4882a593Smuzhiyun return;
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun phylink_set_port_modes(mask);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_TRGMII &&
2342*4882a593Smuzhiyun !phy_interface_mode_is_8023z(state->interface)) {
2343*4882a593Smuzhiyun phylink_set(mask, 10baseT_Half);
2344*4882a593Smuzhiyun phylink_set(mask, 10baseT_Full);
2345*4882a593Smuzhiyun phylink_set(mask, 100baseT_Half);
2346*4882a593Smuzhiyun phylink_set(mask, 100baseT_Full);
2347*4882a593Smuzhiyun phylink_set(mask, Autoneg);
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun /* This switch only supports 1G full-duplex. */
2351*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_MII) {
2352*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Full);
2353*4882a593Smuzhiyun phylink_set(mask, 1000baseX_Full);
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun priv->info->mac_port_validate(ds, port, mask);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun phylink_set(mask, Pause);
2359*4882a593Smuzhiyun phylink_set(mask, Asym_Pause);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun linkmode_and(supported, supported, mask);
2362*4882a593Smuzhiyun linkmode_and(state->advertising, state->advertising, mask);
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun /* We can only operate at 2500BaseX or 1000BaseX. If requested
2365*4882a593Smuzhiyun * to advertise both, only report advertising at 2500BaseX.
2366*4882a593Smuzhiyun */
2367*4882a593Smuzhiyun phylink_helper_basex_speed(state);
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun static int
mt7530_phylink_mac_link_state(struct dsa_switch * ds,int port,struct phylink_link_state * state)2371*4882a593Smuzhiyun mt7530_phylink_mac_link_state(struct dsa_switch *ds, int port,
2372*4882a593Smuzhiyun struct phylink_link_state *state)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2375*4882a593Smuzhiyun u32 pmsr;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun if (port < 0 || port >= MT7530_NUM_PORTS)
2378*4882a593Smuzhiyun return -EINVAL;
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun pmsr = mt7530_read(priv, MT7530_PMSR_P(port));
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun state->link = (pmsr & PMSR_LINK);
2383*4882a593Smuzhiyun state->an_complete = state->link;
2384*4882a593Smuzhiyun state->duplex = !!(pmsr & PMSR_DPX);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun switch (pmsr & PMSR_SPEED_MASK) {
2387*4882a593Smuzhiyun case PMSR_SPEED_10:
2388*4882a593Smuzhiyun state->speed = SPEED_10;
2389*4882a593Smuzhiyun break;
2390*4882a593Smuzhiyun case PMSR_SPEED_100:
2391*4882a593Smuzhiyun state->speed = SPEED_100;
2392*4882a593Smuzhiyun break;
2393*4882a593Smuzhiyun case PMSR_SPEED_1000:
2394*4882a593Smuzhiyun state->speed = SPEED_1000;
2395*4882a593Smuzhiyun break;
2396*4882a593Smuzhiyun default:
2397*4882a593Smuzhiyun state->speed = SPEED_UNKNOWN;
2398*4882a593Smuzhiyun break;
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun state->pause &= ~(MLO_PAUSE_RX | MLO_PAUSE_TX);
2402*4882a593Smuzhiyun if (pmsr & PMSR_RX_FC)
2403*4882a593Smuzhiyun state->pause |= MLO_PAUSE_RX;
2404*4882a593Smuzhiyun if (pmsr & PMSR_TX_FC)
2405*4882a593Smuzhiyun state->pause |= MLO_PAUSE_TX;
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun return 1;
2408*4882a593Smuzhiyun }
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun static int
mt7531_sgmii_pcs_get_state_an(struct mt7530_priv * priv,int port,struct phylink_link_state * state)2411*4882a593Smuzhiyun mt7531_sgmii_pcs_get_state_an(struct mt7530_priv *priv, int port,
2412*4882a593Smuzhiyun struct phylink_link_state *state)
2413*4882a593Smuzhiyun {
2414*4882a593Smuzhiyun u32 status, val;
2415*4882a593Smuzhiyun u16 config_reg;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun status = mt7530_read(priv, MT7531_PCS_CONTROL_1(port));
2418*4882a593Smuzhiyun state->link = !!(status & MT7531_SGMII_LINK_STATUS);
2419*4882a593Smuzhiyun if (state->interface == PHY_INTERFACE_MODE_SGMII &&
2420*4882a593Smuzhiyun (status & MT7531_SGMII_AN_ENABLE)) {
2421*4882a593Smuzhiyun val = mt7530_read(priv, MT7531_PCS_SPEED_ABILITY(port));
2422*4882a593Smuzhiyun config_reg = val >> 16;
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun switch (config_reg & LPA_SGMII_SPD_MASK) {
2425*4882a593Smuzhiyun case LPA_SGMII_1000:
2426*4882a593Smuzhiyun state->speed = SPEED_1000;
2427*4882a593Smuzhiyun break;
2428*4882a593Smuzhiyun case LPA_SGMII_100:
2429*4882a593Smuzhiyun state->speed = SPEED_100;
2430*4882a593Smuzhiyun break;
2431*4882a593Smuzhiyun case LPA_SGMII_10:
2432*4882a593Smuzhiyun state->speed = SPEED_10;
2433*4882a593Smuzhiyun break;
2434*4882a593Smuzhiyun default:
2435*4882a593Smuzhiyun dev_err(priv->dev, "invalid sgmii PHY speed\n");
2436*4882a593Smuzhiyun state->link = false;
2437*4882a593Smuzhiyun return -EINVAL;
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun if (config_reg & LPA_SGMII_FULL_DUPLEX)
2441*4882a593Smuzhiyun state->duplex = DUPLEX_FULL;
2442*4882a593Smuzhiyun else
2443*4882a593Smuzhiyun state->duplex = DUPLEX_HALF;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun return 0;
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun static int
mt7531_phylink_mac_link_state(struct dsa_switch * ds,int port,struct phylink_link_state * state)2450*4882a593Smuzhiyun mt7531_phylink_mac_link_state(struct dsa_switch *ds, int port,
2451*4882a593Smuzhiyun struct phylink_link_state *state)
2452*4882a593Smuzhiyun {
2453*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun if (state->interface == PHY_INTERFACE_MODE_SGMII)
2456*4882a593Smuzhiyun return mt7531_sgmii_pcs_get_state_an(priv, port, state);
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun return -EOPNOTSUPP;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun static int
mt753x_phylink_mac_link_state(struct dsa_switch * ds,int port,struct phylink_link_state * state)2462*4882a593Smuzhiyun mt753x_phylink_mac_link_state(struct dsa_switch *ds, int port,
2463*4882a593Smuzhiyun struct phylink_link_state *state)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun return priv->info->mac_port_get_state(ds, port, state);
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun static int
mt753x_setup(struct dsa_switch * ds)2471*4882a593Smuzhiyun mt753x_setup(struct dsa_switch *ds)
2472*4882a593Smuzhiyun {
2473*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun return priv->info->sw_setup(ds);
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun static int
mt753x_phy_read(struct dsa_switch * ds,int port,int regnum)2479*4882a593Smuzhiyun mt753x_phy_read(struct dsa_switch *ds, int port, int regnum)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun return priv->info->phy_read(ds, port, regnum);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun static int
mt753x_phy_write(struct dsa_switch * ds,int port,int regnum,u16 val)2487*4882a593Smuzhiyun mt753x_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
2488*4882a593Smuzhiyun {
2489*4882a593Smuzhiyun struct mt7530_priv *priv = ds->priv;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun return priv->info->phy_write(ds, port, regnum, val);
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun static const struct dsa_switch_ops mt7530_switch_ops = {
2495*4882a593Smuzhiyun .get_tag_protocol = mtk_get_tag_protocol,
2496*4882a593Smuzhiyun .setup = mt753x_setup,
2497*4882a593Smuzhiyun .get_strings = mt7530_get_strings,
2498*4882a593Smuzhiyun .phy_read = mt753x_phy_read,
2499*4882a593Smuzhiyun .phy_write = mt753x_phy_write,
2500*4882a593Smuzhiyun .get_ethtool_stats = mt7530_get_ethtool_stats,
2501*4882a593Smuzhiyun .get_sset_count = mt7530_get_sset_count,
2502*4882a593Smuzhiyun .port_enable = mt7530_port_enable,
2503*4882a593Smuzhiyun .port_disable = mt7530_port_disable,
2504*4882a593Smuzhiyun .port_stp_state_set = mt7530_stp_state_set,
2505*4882a593Smuzhiyun .port_bridge_join = mt7530_port_bridge_join,
2506*4882a593Smuzhiyun .port_bridge_leave = mt7530_port_bridge_leave,
2507*4882a593Smuzhiyun .port_fdb_add = mt7530_port_fdb_add,
2508*4882a593Smuzhiyun .port_fdb_del = mt7530_port_fdb_del,
2509*4882a593Smuzhiyun .port_fdb_dump = mt7530_port_fdb_dump,
2510*4882a593Smuzhiyun .port_vlan_filtering = mt7530_port_vlan_filtering,
2511*4882a593Smuzhiyun .port_vlan_prepare = mt7530_port_vlan_prepare,
2512*4882a593Smuzhiyun .port_vlan_add = mt7530_port_vlan_add,
2513*4882a593Smuzhiyun .port_vlan_del = mt7530_port_vlan_del,
2514*4882a593Smuzhiyun .port_mirror_add = mt753x_port_mirror_add,
2515*4882a593Smuzhiyun .port_mirror_del = mt753x_port_mirror_del,
2516*4882a593Smuzhiyun .phylink_validate = mt753x_phylink_validate,
2517*4882a593Smuzhiyun .phylink_mac_link_state = mt753x_phylink_mac_link_state,
2518*4882a593Smuzhiyun .phylink_mac_config = mt753x_phylink_mac_config,
2519*4882a593Smuzhiyun .phylink_mac_an_restart = mt753x_phylink_mac_an_restart,
2520*4882a593Smuzhiyun .phylink_mac_link_down = mt753x_phylink_mac_link_down,
2521*4882a593Smuzhiyun .phylink_mac_link_up = mt753x_phylink_mac_link_up,
2522*4882a593Smuzhiyun };
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun static const struct mt753x_info mt753x_table[] = {
2525*4882a593Smuzhiyun [ID_MT7621] = {
2526*4882a593Smuzhiyun .id = ID_MT7621,
2527*4882a593Smuzhiyun .sw_setup = mt7530_setup,
2528*4882a593Smuzhiyun .phy_read = mt7530_phy_read,
2529*4882a593Smuzhiyun .phy_write = mt7530_phy_write,
2530*4882a593Smuzhiyun .pad_setup = mt7530_pad_clk_setup,
2531*4882a593Smuzhiyun .phy_mode_supported = mt7530_phy_mode_supported,
2532*4882a593Smuzhiyun .mac_port_validate = mt7530_mac_port_validate,
2533*4882a593Smuzhiyun .mac_port_get_state = mt7530_phylink_mac_link_state,
2534*4882a593Smuzhiyun .mac_port_config = mt7530_mac_config,
2535*4882a593Smuzhiyun },
2536*4882a593Smuzhiyun [ID_MT7530] = {
2537*4882a593Smuzhiyun .id = ID_MT7530,
2538*4882a593Smuzhiyun .sw_setup = mt7530_setup,
2539*4882a593Smuzhiyun .phy_read = mt7530_phy_read,
2540*4882a593Smuzhiyun .phy_write = mt7530_phy_write,
2541*4882a593Smuzhiyun .pad_setup = mt7530_pad_clk_setup,
2542*4882a593Smuzhiyun .phy_mode_supported = mt7530_phy_mode_supported,
2543*4882a593Smuzhiyun .mac_port_validate = mt7530_mac_port_validate,
2544*4882a593Smuzhiyun .mac_port_get_state = mt7530_phylink_mac_link_state,
2545*4882a593Smuzhiyun .mac_port_config = mt7530_mac_config,
2546*4882a593Smuzhiyun },
2547*4882a593Smuzhiyun [ID_MT7531] = {
2548*4882a593Smuzhiyun .id = ID_MT7531,
2549*4882a593Smuzhiyun .sw_setup = mt7531_setup,
2550*4882a593Smuzhiyun .phy_read = mt7531_ind_phy_read,
2551*4882a593Smuzhiyun .phy_write = mt7531_ind_phy_write,
2552*4882a593Smuzhiyun .pad_setup = mt7531_pad_setup,
2553*4882a593Smuzhiyun .cpu_port_config = mt7531_cpu_port_config,
2554*4882a593Smuzhiyun .phy_mode_supported = mt7531_phy_mode_supported,
2555*4882a593Smuzhiyun .mac_port_validate = mt7531_mac_port_validate,
2556*4882a593Smuzhiyun .mac_port_get_state = mt7531_phylink_mac_link_state,
2557*4882a593Smuzhiyun .mac_port_config = mt7531_mac_config,
2558*4882a593Smuzhiyun .mac_pcs_an_restart = mt7531_sgmii_restart_an,
2559*4882a593Smuzhiyun .mac_pcs_link_up = mt7531_sgmii_link_up_force,
2560*4882a593Smuzhiyun },
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun static const struct of_device_id mt7530_of_match[] = {
2564*4882a593Smuzhiyun { .compatible = "mediatek,mt7621", .data = &mt753x_table[ID_MT7621], },
2565*4882a593Smuzhiyun { .compatible = "mediatek,mt7530", .data = &mt753x_table[ID_MT7530], },
2566*4882a593Smuzhiyun { .compatible = "mediatek,mt7531", .data = &mt753x_table[ID_MT7531], },
2567*4882a593Smuzhiyun { /* sentinel */ },
2568*4882a593Smuzhiyun };
2569*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt7530_of_match);
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun static int
mt7530_probe(struct mdio_device * mdiodev)2572*4882a593Smuzhiyun mt7530_probe(struct mdio_device *mdiodev)
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun struct mt7530_priv *priv;
2575*4882a593Smuzhiyun struct device_node *dn;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun dn = mdiodev->dev.of_node;
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
2580*4882a593Smuzhiyun if (!priv)
2581*4882a593Smuzhiyun return -ENOMEM;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
2584*4882a593Smuzhiyun if (!priv->ds)
2585*4882a593Smuzhiyun return -ENOMEM;
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun priv->ds->dev = &mdiodev->dev;
2588*4882a593Smuzhiyun priv->ds->num_ports = MT7530_NUM_PORTS;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun /* Use medatek,mcm property to distinguish hardware type that would
2591*4882a593Smuzhiyun * casues a little bit differences on power-on sequence.
2592*4882a593Smuzhiyun */
2593*4882a593Smuzhiyun priv->mcm = of_property_read_bool(dn, "mediatek,mcm");
2594*4882a593Smuzhiyun if (priv->mcm) {
2595*4882a593Smuzhiyun dev_info(&mdiodev->dev, "MT7530 adapts as multi-chip module\n");
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun priv->rstc = devm_reset_control_get(&mdiodev->dev, "mcm");
2598*4882a593Smuzhiyun if (IS_ERR(priv->rstc)) {
2599*4882a593Smuzhiyun dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
2600*4882a593Smuzhiyun return PTR_ERR(priv->rstc);
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun /* Get the hardware identifier from the devicetree node.
2605*4882a593Smuzhiyun * We will need it for some of the clock and regulator setup.
2606*4882a593Smuzhiyun */
2607*4882a593Smuzhiyun priv->info = of_device_get_match_data(&mdiodev->dev);
2608*4882a593Smuzhiyun if (!priv->info)
2609*4882a593Smuzhiyun return -EINVAL;
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun /* Sanity check if these required device operations are filled
2612*4882a593Smuzhiyun * properly.
2613*4882a593Smuzhiyun */
2614*4882a593Smuzhiyun if (!priv->info->sw_setup || !priv->info->pad_setup ||
2615*4882a593Smuzhiyun !priv->info->phy_read || !priv->info->phy_write ||
2616*4882a593Smuzhiyun !priv->info->phy_mode_supported ||
2617*4882a593Smuzhiyun !priv->info->mac_port_validate ||
2618*4882a593Smuzhiyun !priv->info->mac_port_get_state || !priv->info->mac_port_config)
2619*4882a593Smuzhiyun return -EINVAL;
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun priv->id = priv->info->id;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun if (priv->id == ID_MT7530) {
2624*4882a593Smuzhiyun priv->core_pwr = devm_regulator_get(&mdiodev->dev, "core");
2625*4882a593Smuzhiyun if (IS_ERR(priv->core_pwr))
2626*4882a593Smuzhiyun return PTR_ERR(priv->core_pwr);
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun priv->io_pwr = devm_regulator_get(&mdiodev->dev, "io");
2629*4882a593Smuzhiyun if (IS_ERR(priv->io_pwr))
2630*4882a593Smuzhiyun return PTR_ERR(priv->io_pwr);
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun /* Not MCM that indicates switch works as the remote standalone
2634*4882a593Smuzhiyun * integrated circuit so the GPIO pin would be used to complete
2635*4882a593Smuzhiyun * the reset, otherwise memory-mapped register accessing used
2636*4882a593Smuzhiyun * through syscon provides in the case of MCM.
2637*4882a593Smuzhiyun */
2638*4882a593Smuzhiyun if (!priv->mcm) {
2639*4882a593Smuzhiyun priv->reset = devm_gpiod_get_optional(&mdiodev->dev, "reset",
2640*4882a593Smuzhiyun GPIOD_OUT_LOW);
2641*4882a593Smuzhiyun if (IS_ERR(priv->reset)) {
2642*4882a593Smuzhiyun dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
2643*4882a593Smuzhiyun return PTR_ERR(priv->reset);
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun priv->bus = mdiodev->bus;
2648*4882a593Smuzhiyun priv->dev = &mdiodev->dev;
2649*4882a593Smuzhiyun priv->ds->priv = priv;
2650*4882a593Smuzhiyun priv->ds->ops = &mt7530_switch_ops;
2651*4882a593Smuzhiyun mutex_init(&priv->reg_mutex);
2652*4882a593Smuzhiyun dev_set_drvdata(&mdiodev->dev, priv);
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun return dsa_register_switch(priv->ds);
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun static void
mt7530_remove(struct mdio_device * mdiodev)2658*4882a593Smuzhiyun mt7530_remove(struct mdio_device *mdiodev)
2659*4882a593Smuzhiyun {
2660*4882a593Smuzhiyun struct mt7530_priv *priv = dev_get_drvdata(&mdiodev->dev);
2661*4882a593Smuzhiyun int ret = 0;
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun ret = regulator_disable(priv->core_pwr);
2664*4882a593Smuzhiyun if (ret < 0)
2665*4882a593Smuzhiyun dev_err(priv->dev,
2666*4882a593Smuzhiyun "Failed to disable core power: %d\n", ret);
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun ret = regulator_disable(priv->io_pwr);
2669*4882a593Smuzhiyun if (ret < 0)
2670*4882a593Smuzhiyun dev_err(priv->dev, "Failed to disable io pwr: %d\n",
2671*4882a593Smuzhiyun ret);
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun dsa_unregister_switch(priv->ds);
2674*4882a593Smuzhiyun mutex_destroy(&priv->reg_mutex);
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun static struct mdio_driver mt7530_mdio_driver = {
2678*4882a593Smuzhiyun .probe = mt7530_probe,
2679*4882a593Smuzhiyun .remove = mt7530_remove,
2680*4882a593Smuzhiyun .mdiodrv.driver = {
2681*4882a593Smuzhiyun .name = "mt7530",
2682*4882a593Smuzhiyun .of_match_table = mt7530_of_match,
2683*4882a593Smuzhiyun },
2684*4882a593Smuzhiyun };
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun mdio_module_driver(mt7530_mdio_driver);
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun MODULE_AUTHOR("Sean Wang <sean.wang@mediatek.com>");
2689*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Mediatek MT7530 Switch");
2690*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2691