1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Microchip KSZ9477 register definitions 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2017-2018 Microchip Technology Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __KSZ9477_REGS_H 9*4882a593Smuzhiyun #define __KSZ9477_REGS_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define KS_PRIO_M 0x7 12*4882a593Smuzhiyun #define KS_PRIO_S 4 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 0 - Operation */ 15*4882a593Smuzhiyun #define REG_CHIP_ID0__1 0x0000 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define REG_CHIP_ID1__1 0x0001 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define FAMILY_ID 0x95 20*4882a593Smuzhiyun #define FAMILY_ID_94 0x94 21*4882a593Smuzhiyun #define FAMILY_ID_95 0x95 22*4882a593Smuzhiyun #define FAMILY_ID_85 0x85 23*4882a593Smuzhiyun #define FAMILY_ID_98 0x98 24*4882a593Smuzhiyun #define FAMILY_ID_88 0x88 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define REG_CHIP_ID2__1 0x0002 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CHIP_ID_63 0x63 29*4882a593Smuzhiyun #define CHIP_ID_66 0x66 30*4882a593Smuzhiyun #define CHIP_ID_67 0x67 31*4882a593Smuzhiyun #define CHIP_ID_77 0x77 32*4882a593Smuzhiyun #define CHIP_ID_93 0x93 33*4882a593Smuzhiyun #define CHIP_ID_96 0x96 34*4882a593Smuzhiyun #define CHIP_ID_97 0x97 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define REG_CHIP_ID3__1 0x0003 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define SWITCH_REVISION_M 0x0F 39*4882a593Smuzhiyun #define SWITCH_REVISION_S 4 40*4882a593Smuzhiyun #define SWITCH_RESET 0x01 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define REG_SW_PME_CTRL 0x0006 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define PME_ENABLE BIT(1) 45*4882a593Smuzhiyun #define PME_POLARITY BIT(0) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define REG_GLOBAL_OPTIONS 0x000F 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define SW_GIGABIT_ABLE BIT(6) 50*4882a593Smuzhiyun #define SW_REDUNDANCY_ABLE BIT(5) 51*4882a593Smuzhiyun #define SW_AVB_ABLE BIT(4) 52*4882a593Smuzhiyun #define SW_9567_RL_5_2 0xC 53*4882a593Smuzhiyun #define SW_9477_SL_5_2 0xD 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define SW_9896_GL_5_1 0xB 56*4882a593Smuzhiyun #define SW_9896_RL_5_1 0x8 57*4882a593Smuzhiyun #define SW_9896_SL_5_1 0x9 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define SW_9895_GL_4_1 0x7 60*4882a593Smuzhiyun #define SW_9895_RL_4_1 0x4 61*4882a593Smuzhiyun #define SW_9895_SL_4_1 0x5 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define SW_9896_RL_4_2 0x6 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define SW_9893_RL_2_1 0x0 66*4882a593Smuzhiyun #define SW_9893_SL_2_1 0x1 67*4882a593Smuzhiyun #define SW_9893_GL_2_1 0x3 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define SW_QW_ABLE BIT(5) 70*4882a593Smuzhiyun #define SW_9893_RN_2_1 0xC 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define REG_SW_INT_STATUS__4 0x0010 73*4882a593Smuzhiyun #define REG_SW_INT_MASK__4 0x0014 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define LUE_INT BIT(31) 76*4882a593Smuzhiyun #define TRIG_TS_INT BIT(30) 77*4882a593Smuzhiyun #define APB_TIMEOUT_INT BIT(29) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define SWITCH_INT_MASK (TRIG_TS_INT | APB_TIMEOUT_INT) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define REG_SW_PORT_INT_STATUS__4 0x0018 82*4882a593Smuzhiyun #define REG_SW_PORT_INT_MASK__4 0x001C 83*4882a593Smuzhiyun #define REG_SW_PHY_INT_STATUS 0x0020 84*4882a593Smuzhiyun #define REG_SW_PHY_INT_ENABLE 0x0024 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* 1 - Global */ 87*4882a593Smuzhiyun #define REG_SW_GLOBAL_SERIAL_CTRL_0 0x0100 88*4882a593Smuzhiyun #define SW_SPARE_REG_2 BIT(7) 89*4882a593Smuzhiyun #define SW_SPARE_REG_1 BIT(6) 90*4882a593Smuzhiyun #define SW_SPARE_REG_0 BIT(5) 91*4882a593Smuzhiyun #define SW_BIG_ENDIAN BIT(4) 92*4882a593Smuzhiyun #define SPI_AUTO_EDGE_DETECTION BIT(1) 93*4882a593Smuzhiyun #define SPI_CLOCK_OUT_RISING_EDGE BIT(0) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define REG_SW_GLOBAL_OUTPUT_CTRL__1 0x0103 96*4882a593Smuzhiyun #define SW_ENABLE_REFCLKO BIT(1) 97*4882a593Smuzhiyun #define SW_REFCLKO_IS_125MHZ BIT(0) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define REG_SW_IBA__4 0x0104 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define SW_IBA_ENABLE BIT(31) 102*4882a593Smuzhiyun #define SW_IBA_DA_MATCH BIT(30) 103*4882a593Smuzhiyun #define SW_IBA_INIT BIT(29) 104*4882a593Smuzhiyun #define SW_IBA_QID_M 0xF 105*4882a593Smuzhiyun #define SW_IBA_QID_S 22 106*4882a593Smuzhiyun #define SW_IBA_PORT_M 0x2F 107*4882a593Smuzhiyun #define SW_IBA_PORT_S 16 108*4882a593Smuzhiyun #define SW_IBA_FRAME_TPID_M 0xFFFF 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define REG_SW_APB_TIMEOUT_ADDR__4 0x0108 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define APB_TIMEOUT_ACKNOWLEDGE BIT(31) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define REG_SW_IBA_SYNC__1 0x010C 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define REG_SW_IO_STRENGTH__1 0x010D 117*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_M 0x7 118*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_2MA 0 119*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_4MA 1 120*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_8MA 2 121*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_12MA 3 122*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_16MA 4 123*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_20MA 5 124*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_24MA 6 125*4882a593Smuzhiyun #define SW_DRIVE_STRENGTH_28MA 7 126*4882a593Smuzhiyun #define SW_HI_SPEED_DRIVE_STRENGTH_S 4 127*4882a593Smuzhiyun #define SW_LO_SPEED_DRIVE_STRENGTH_S 0 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define REG_SW_IBA_STATUS__4 0x0110 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define SW_IBA_REQ BIT(31) 132*4882a593Smuzhiyun #define SW_IBA_RESP BIT(30) 133*4882a593Smuzhiyun #define SW_IBA_DA_MISMATCH BIT(14) 134*4882a593Smuzhiyun #define SW_IBA_FMT_MISMATCH BIT(13) 135*4882a593Smuzhiyun #define SW_IBA_CODE_ERROR BIT(12) 136*4882a593Smuzhiyun #define SW_IBA_CMD_ERROR BIT(11) 137*4882a593Smuzhiyun #define SW_IBA_CMD_LOC_M (BIT(6) - 1) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define REG_SW_IBA_STATES__4 0x0114 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define SW_IBA_BUF_STATE_S 30 142*4882a593Smuzhiyun #define SW_IBA_CMD_STATE_S 28 143*4882a593Smuzhiyun #define SW_IBA_RESP_STATE_S 26 144*4882a593Smuzhiyun #define SW_IBA_STATE_M 0x3 145*4882a593Smuzhiyun #define SW_IBA_PACKET_SIZE_M 0x7F 146*4882a593Smuzhiyun #define SW_IBA_PACKET_SIZE_S 16 147*4882a593Smuzhiyun #define SW_IBA_FMT_ID_M 0xFFFF 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define REG_SW_IBA_RESULT__4 0x0118 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define SW_IBA_SIZE_S 24 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define SW_IBA_RETRY_CNT_M (BIT(5) - 1) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* 2 - PHY */ 156*4882a593Smuzhiyun #define REG_SW_POWER_MANAGEMENT_CTRL 0x0201 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define SW_PLL_POWER_DOWN BIT(5) 159*4882a593Smuzhiyun #define SW_POWER_DOWN_MODE 0x3 160*4882a593Smuzhiyun #define SW_ENERGY_DETECTION 1 161*4882a593Smuzhiyun #define SW_SOFT_POWER_DOWN 2 162*4882a593Smuzhiyun #define SW_POWER_SAVING 3 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* 3 - Operation Control */ 165*4882a593Smuzhiyun #define REG_SW_OPERATION 0x0300 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define SW_DOUBLE_TAG BIT(7) 168*4882a593Smuzhiyun #define SW_RESET BIT(1) 169*4882a593Smuzhiyun #define SW_START BIT(0) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_0 0x0302 172*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_1 0x0303 173*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_2 0x0304 174*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_3 0x0305 175*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_4 0x0306 176*4882a593Smuzhiyun #define REG_SW_MAC_ADDR_5 0x0307 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define REG_SW_MTU__2 0x0308 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define REG_SW_ISP_TPID__2 0x030A 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define REG_SW_HSR_TPID__2 0x030C 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define REG_AVB_STRATEGY__2 0x030E 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define SW_SHAPING_CREDIT_ACCT BIT(1) 187*4882a593Smuzhiyun #define SW_POLICING_CREDIT_ACCT BIT(0) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define REG_SW_LUE_CTRL_0 0x0310 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define SW_VLAN_ENABLE BIT(7) 192*4882a593Smuzhiyun #define SW_DROP_INVALID_VID BIT(6) 193*4882a593Smuzhiyun #define SW_AGE_CNT_M 0x7 194*4882a593Smuzhiyun #define SW_AGE_CNT_S 3 195*4882a593Smuzhiyun #define SW_RESV_MCAST_ENABLE BIT(2) 196*4882a593Smuzhiyun #define SW_HASH_OPTION_M 0x03 197*4882a593Smuzhiyun #define SW_HASH_OPTION_CRC 1 198*4882a593Smuzhiyun #define SW_HASH_OPTION_XOR 2 199*4882a593Smuzhiyun #define SW_HASH_OPTION_DIRECT 3 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define REG_SW_LUE_CTRL_1 0x0311 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define UNICAST_LEARN_DISABLE BIT(7) 204*4882a593Smuzhiyun #define SW_SRC_ADDR_FILTER BIT(6) 205*4882a593Smuzhiyun #define SW_FLUSH_STP_TABLE BIT(5) 206*4882a593Smuzhiyun #define SW_FLUSH_MSTP_TABLE BIT(4) 207*4882a593Smuzhiyun #define SW_FWD_MCAST_SRC_ADDR BIT(3) 208*4882a593Smuzhiyun #define SW_AGING_ENABLE BIT(2) 209*4882a593Smuzhiyun #define SW_FAST_AGING BIT(1) 210*4882a593Smuzhiyun #define SW_LINK_AUTO_AGING BIT(0) 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define REG_SW_LUE_CTRL_2 0x0312 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define SW_TRAP_DOUBLE_TAG BIT(6) 215*4882a593Smuzhiyun #define SW_EGRESS_VLAN_FILTER_DYN BIT(5) 216*4882a593Smuzhiyun #define SW_EGRESS_VLAN_FILTER_STA BIT(4) 217*4882a593Smuzhiyun #define SW_FLUSH_OPTION_M 0x3 218*4882a593Smuzhiyun #define SW_FLUSH_OPTION_S 2 219*4882a593Smuzhiyun #define SW_FLUSH_OPTION_DYN_MAC 1 220*4882a593Smuzhiyun #define SW_FLUSH_OPTION_STA_MAC 2 221*4882a593Smuzhiyun #define SW_FLUSH_OPTION_BOTH 3 222*4882a593Smuzhiyun #define SW_PRIO_M 0x3 223*4882a593Smuzhiyun #define SW_PRIO_DA 0 224*4882a593Smuzhiyun #define SW_PRIO_SA 1 225*4882a593Smuzhiyun #define SW_PRIO_HIGHEST_DA_SA 2 226*4882a593Smuzhiyun #define SW_PRIO_LOWEST_DA_SA 3 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define REG_SW_LUE_CTRL_3 0x0313 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define REG_SW_LUE_INT_STATUS 0x0314 231*4882a593Smuzhiyun #define REG_SW_LUE_INT_ENABLE 0x0315 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define LEARN_FAIL_INT BIT(2) 234*4882a593Smuzhiyun #define ALMOST_FULL_INT BIT(1) 235*4882a593Smuzhiyun #define WRITE_FAIL_INT BIT(0) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #define REG_SW_LUE_INDEX_0__2 0x0316 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define ENTRY_INDEX_M 0x0FFF 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define REG_SW_LUE_INDEX_1__2 0x0318 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define FAIL_INDEX_M 0x03FF 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define REG_SW_LUE_INDEX_2__2 0x031A 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define REG_SW_LUE_UNK_UCAST_CTRL__4 0x0320 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define SW_UNK_UCAST_ENABLE BIT(31) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define REG_SW_LUE_UNK_MCAST_CTRL__4 0x0324 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define SW_UNK_MCAST_ENABLE BIT(31) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define REG_SW_LUE_UNK_VID_CTRL__4 0x0328 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define SW_UNK_VID_ENABLE BIT(31) 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_0 0x0330 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define SW_NEW_BACKOFF BIT(7) 262*4882a593Smuzhiyun #define SW_CHECK_LENGTH BIT(3) 263*4882a593Smuzhiyun #define SW_PAUSE_UNH_MODE BIT(1) 264*4882a593Smuzhiyun #define SW_AGGR_BACKOFF BIT(0) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_1 0x0331 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define MULTICAST_STORM_DISABLE BIT(6) 269*4882a593Smuzhiyun #define SW_BACK_PRESSURE BIT(5) 270*4882a593Smuzhiyun #define FAIR_FLOW_CTRL BIT(4) 271*4882a593Smuzhiyun #define NO_EXC_COLLISION_DROP BIT(3) 272*4882a593Smuzhiyun #define SW_JUMBO_PACKET BIT(2) 273*4882a593Smuzhiyun #define SW_LEGAL_PACKET_DISABLE BIT(1) 274*4882a593Smuzhiyun #define SW_PASS_SHORT_FRAME BIT(0) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_2 0x0332 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define SW_REPLACE_VID BIT(3) 279*4882a593Smuzhiyun #define BROADCAST_STORM_RATE_HI 0x07 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_3 0x0333 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define BROADCAST_STORM_RATE_LO 0xFF 284*4882a593Smuzhiyun #define BROADCAST_STORM_RATE 0x07FF 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_4 0x0334 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define SW_PASS_PAUSE BIT(3) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_5 0x0335 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define SW_OUT_RATE_LIMIT_QUEUE_BASED BIT(3) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define REG_SW_MAC_CTRL_6 0x0336 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define SW_MIB_COUNTER_FLUSH BIT(7) 297*4882a593Smuzhiyun #define SW_MIB_COUNTER_FREEZE BIT(6) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define REG_SW_MAC_802_1P_MAP_0 0x0338 300*4882a593Smuzhiyun #define REG_SW_MAC_802_1P_MAP_1 0x0339 301*4882a593Smuzhiyun #define REG_SW_MAC_802_1P_MAP_2 0x033A 302*4882a593Smuzhiyun #define REG_SW_MAC_802_1P_MAP_3 0x033B 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define SW_802_1P_MAP_M KS_PRIO_M 305*4882a593Smuzhiyun #define SW_802_1P_MAP_S KS_PRIO_S 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define REG_SW_MAC_ISP_CTRL 0x033C 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define REG_SW_MAC_TOS_CTRL 0x033E 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define SW_TOS_DSCP_REMARK BIT(1) 312*4882a593Smuzhiyun #define SW_TOS_DSCP_REMAP BIT(0) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_0 0x0340 315*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_1 0x0341 316*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_2 0x0342 317*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_3 0x0343 318*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_4 0x0344 319*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_5 0x0345 320*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_6 0x0346 321*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_7 0x0347 322*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_8 0x0348 323*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_9 0x0349 324*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_10 0x034A 325*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_11 0x034B 326*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_12 0x034C 327*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_13 0x034D 328*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_14 0x034E 329*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_15 0x034F 330*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_16 0x0350 331*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_17 0x0351 332*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_18 0x0352 333*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_19 0x0353 334*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_20 0x0354 335*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_21 0x0355 336*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_22 0x0356 337*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_23 0x0357 338*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_24 0x0358 339*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_25 0x0359 340*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_26 0x035A 341*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_27 0x035B 342*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_28 0x035C 343*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_29 0x035D 344*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_30 0x035E 345*4882a593Smuzhiyun #define REG_SW_MAC_TOS_PRIO_31 0x035F 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define REG_SW_MRI_CTRL_0 0x0370 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define SW_IGMP_SNOOP BIT(6) 350*4882a593Smuzhiyun #define SW_IPV6_MLD_OPTION BIT(3) 351*4882a593Smuzhiyun #define SW_IPV6_MLD_SNOOP BIT(2) 352*4882a593Smuzhiyun #define SW_MIRROR_RX_TX BIT(0) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define REG_SW_CLASS_D_IP_CTRL__4 0x0374 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define SW_CLASS_D_IP_ENABLE BIT(31) 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #define REG_SW_MRI_CTRL_8 0x0378 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define SW_NO_COLOR_S 6 361*4882a593Smuzhiyun #define SW_RED_COLOR_S 4 362*4882a593Smuzhiyun #define SW_YELLOW_COLOR_S 2 363*4882a593Smuzhiyun #define SW_GREEN_COLOR_S 0 364*4882a593Smuzhiyun #define SW_COLOR_M 0x3 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define REG_SW_QM_CTRL__4 0x0390 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define PRIO_SCHEME_SELECT_M KS_PRIO_M 369*4882a593Smuzhiyun #define PRIO_SCHEME_SELECT_S 6 370*4882a593Smuzhiyun #define PRIO_MAP_3_HI 0 371*4882a593Smuzhiyun #define PRIO_MAP_2_HI 2 372*4882a593Smuzhiyun #define PRIO_MAP_0_LO 3 373*4882a593Smuzhiyun #define UNICAST_VLAN_BOUNDARY BIT(1) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define REG_SW_EEE_QM_CTRL__2 0x03C0 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define REG_SW_EEE_TXQ_WAIT_TIME__2 0x03C2 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* 4 - */ 380*4882a593Smuzhiyun #define REG_SW_VLAN_ENTRY__4 0x0400 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun #define VLAN_VALID BIT(31) 383*4882a593Smuzhiyun #define VLAN_FORWARD_OPTION BIT(27) 384*4882a593Smuzhiyun #define VLAN_PRIO_M KS_PRIO_M 385*4882a593Smuzhiyun #define VLAN_PRIO_S 24 386*4882a593Smuzhiyun #define VLAN_MSTP_M 0x7 387*4882a593Smuzhiyun #define VLAN_MSTP_S 12 388*4882a593Smuzhiyun #define VLAN_FID_M 0x7F 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define REG_SW_VLAN_ENTRY_UNTAG__4 0x0404 391*4882a593Smuzhiyun #define REG_SW_VLAN_ENTRY_PORTS__4 0x0408 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define REG_SW_VLAN_ENTRY_INDEX__2 0x040C 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define VLAN_INDEX_M 0x0FFF 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun #define REG_SW_VLAN_CTRL 0x040E 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #define VLAN_START BIT(7) 400*4882a593Smuzhiyun #define VLAN_ACTION 0x3 401*4882a593Smuzhiyun #define VLAN_WRITE 1 402*4882a593Smuzhiyun #define VLAN_READ 2 403*4882a593Smuzhiyun #define VLAN_CLEAR 3 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define REG_SW_ALU_INDEX_0 0x0410 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define ALU_FID_INDEX_S 16 408*4882a593Smuzhiyun #define ALU_MAC_ADDR_HI 0xFFFF 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define REG_SW_ALU_INDEX_1 0x0414 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define ALU_DIRECT_INDEX_M (BIT(12) - 1) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define REG_SW_ALU_CTRL__4 0x0418 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define ALU_VALID_CNT_M (BIT(14) - 1) 417*4882a593Smuzhiyun #define ALU_VALID_CNT_S 16 418*4882a593Smuzhiyun #define ALU_START BIT(7) 419*4882a593Smuzhiyun #define ALU_VALID BIT(6) 420*4882a593Smuzhiyun #define ALU_DIRECT BIT(2) 421*4882a593Smuzhiyun #define ALU_ACTION 0x3 422*4882a593Smuzhiyun #define ALU_WRITE 1 423*4882a593Smuzhiyun #define ALU_READ 2 424*4882a593Smuzhiyun #define ALU_SEARCH 3 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define REG_SW_ALU_STAT_CTRL__4 0x041C 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define ALU_STAT_INDEX_M (BIT(4) - 1) 429*4882a593Smuzhiyun #define ALU_STAT_INDEX_S 16 430*4882a593Smuzhiyun #define ALU_RESV_MCAST_INDEX_M (BIT(6) - 1) 431*4882a593Smuzhiyun #define ALU_STAT_START BIT(7) 432*4882a593Smuzhiyun #define ALU_RESV_MCAST_ADDR BIT(1) 433*4882a593Smuzhiyun #define ALU_STAT_READ BIT(0) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define REG_SW_ALU_VAL_A 0x0420 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #define ALU_V_STATIC_VALID BIT(31) 438*4882a593Smuzhiyun #define ALU_V_SRC_FILTER BIT(30) 439*4882a593Smuzhiyun #define ALU_V_DST_FILTER BIT(29) 440*4882a593Smuzhiyun #define ALU_V_PRIO_AGE_CNT_M (BIT(3) - 1) 441*4882a593Smuzhiyun #define ALU_V_PRIO_AGE_CNT_S 26 442*4882a593Smuzhiyun #define ALU_V_MSTP_M 0x7 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define REG_SW_ALU_VAL_B 0x0424 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #define ALU_V_OVERRIDE BIT(31) 447*4882a593Smuzhiyun #define ALU_V_USE_FID BIT(30) 448*4882a593Smuzhiyun #define ALU_V_PORT_MAP (BIT(24) - 1) 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define REG_SW_ALU_VAL_C 0x0428 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define ALU_V_FID_M (BIT(16) - 1) 453*4882a593Smuzhiyun #define ALU_V_FID_S 16 454*4882a593Smuzhiyun #define ALU_V_MAC_ADDR_HI 0xFFFF 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define REG_SW_ALU_VAL_D 0x042C 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define REG_HSR_ALU_INDEX_0 0x0440 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define REG_HSR_ALU_INDEX_1 0x0444 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun #define HSR_DST_MAC_INDEX_LO_S 16 463*4882a593Smuzhiyun #define HSR_SRC_MAC_INDEX_HI 0xFFFF 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #define REG_HSR_ALU_INDEX_2 0x0448 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define HSR_INDEX_MAX BIT(9) 468*4882a593Smuzhiyun #define HSR_DIRECT_INDEX_M (HSR_INDEX_MAX - 1) 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define REG_HSR_ALU_INDEX_3 0x044C 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #define HSR_PATH_INDEX_M (BIT(4) - 1) 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define REG_HSR_ALU_CTRL__4 0x0450 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define HSR_VALID_CNT_M (BIT(14) - 1) 477*4882a593Smuzhiyun #define HSR_VALID_CNT_S 16 478*4882a593Smuzhiyun #define HSR_START BIT(7) 479*4882a593Smuzhiyun #define HSR_VALID BIT(6) 480*4882a593Smuzhiyun #define HSR_SEARCH_END BIT(5) 481*4882a593Smuzhiyun #define HSR_DIRECT BIT(2) 482*4882a593Smuzhiyun #define HSR_ACTION 0x3 483*4882a593Smuzhiyun #define HSR_WRITE 1 484*4882a593Smuzhiyun #define HSR_READ 2 485*4882a593Smuzhiyun #define HSR_SEARCH 3 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_A 0x0454 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define HSR_V_STATIC_VALID BIT(31) 490*4882a593Smuzhiyun #define HSR_V_AGE_CNT_M (BIT(3) - 1) 491*4882a593Smuzhiyun #define HSR_V_AGE_CNT_S 26 492*4882a593Smuzhiyun #define HSR_V_PATH_ID_M (BIT(4) - 1) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_B 0x0458 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_C 0x045C 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define HSR_V_DST_MAC_ADDR_LO_S 16 499*4882a593Smuzhiyun #define HSR_V_SRC_MAC_ADDR_HI 0xFFFF 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_D 0x0460 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_E 0x0464 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun #define HSR_V_START_SEQ_1_S 16 506*4882a593Smuzhiyun #define HSR_V_START_SEQ_2_S 0 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_F 0x0468 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define HSR_V_EXP_SEQ_1_S 16 511*4882a593Smuzhiyun #define HSR_V_EXP_SEQ_2_S 0 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define REG_HSR_ALU_VAL_G 0x046C 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun #define HSR_V_SEQ_CNT_1_S 16 516*4882a593Smuzhiyun #define HSR_V_SEQ_CNT_2_S 0 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun #define HSR_V_SEQ_M (BIT(16) - 1) 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /* 5 - PTP Clock */ 521*4882a593Smuzhiyun #define REG_PTP_CLK_CTRL 0x0500 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define PTP_STEP_ADJ BIT(6) 524*4882a593Smuzhiyun #define PTP_STEP_DIR BIT(5) 525*4882a593Smuzhiyun #define PTP_READ_TIME BIT(4) 526*4882a593Smuzhiyun #define PTP_LOAD_TIME BIT(3) 527*4882a593Smuzhiyun #define PTP_CLK_ADJ_ENABLE BIT(2) 528*4882a593Smuzhiyun #define PTP_CLK_ENABLE BIT(1) 529*4882a593Smuzhiyun #define PTP_CLK_RESET BIT(0) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun #define REG_PTP_RTC_SUB_NANOSEC__2 0x0502 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define PTP_RTC_SUB_NANOSEC_M 0x0007 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define REG_PTP_RTC_NANOSEC 0x0504 536*4882a593Smuzhiyun #define REG_PTP_RTC_NANOSEC_H 0x0504 537*4882a593Smuzhiyun #define REG_PTP_RTC_NANOSEC_L 0x0506 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #define REG_PTP_RTC_SEC 0x0508 540*4882a593Smuzhiyun #define REG_PTP_RTC_SEC_H 0x0508 541*4882a593Smuzhiyun #define REG_PTP_RTC_SEC_L 0x050A 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define REG_PTP_SUBNANOSEC_RATE 0x050C 544*4882a593Smuzhiyun #define REG_PTP_SUBNANOSEC_RATE_H 0x050C 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun #define PTP_RATE_DIR BIT(31) 547*4882a593Smuzhiyun #define PTP_TMP_RATE_ENABLE BIT(30) 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun #define REG_PTP_SUBNANOSEC_RATE_L 0x050E 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define REG_PTP_RATE_DURATION 0x0510 552*4882a593Smuzhiyun #define REG_PTP_RATE_DURATION_H 0x0510 553*4882a593Smuzhiyun #define REG_PTP_RATE_DURATION_L 0x0512 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun #define REG_PTP_MSG_CONF1 0x0514 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #define PTP_802_1AS BIT(7) 558*4882a593Smuzhiyun #define PTP_ENABLE BIT(6) 559*4882a593Smuzhiyun #define PTP_ETH_ENABLE BIT(5) 560*4882a593Smuzhiyun #define PTP_IPV4_UDP_ENABLE BIT(4) 561*4882a593Smuzhiyun #define PTP_IPV6_UDP_ENABLE BIT(3) 562*4882a593Smuzhiyun #define PTP_TC_P2P BIT(2) 563*4882a593Smuzhiyun #define PTP_MASTER BIT(1) 564*4882a593Smuzhiyun #define PTP_1STEP BIT(0) 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun #define REG_PTP_MSG_CONF2 0x0516 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define PTP_UNICAST_ENABLE BIT(12) 569*4882a593Smuzhiyun #define PTP_ALTERNATE_MASTER BIT(11) 570*4882a593Smuzhiyun #define PTP_ALL_HIGH_PRIO BIT(10) 571*4882a593Smuzhiyun #define PTP_SYNC_CHECK BIT(9) 572*4882a593Smuzhiyun #define PTP_DELAY_CHECK BIT(8) 573*4882a593Smuzhiyun #define PTP_PDELAY_CHECK BIT(7) 574*4882a593Smuzhiyun #define PTP_DROP_SYNC_DELAY_REQ BIT(5) 575*4882a593Smuzhiyun #define PTP_DOMAIN_CHECK BIT(4) 576*4882a593Smuzhiyun #define PTP_UDP_CHECKSUM BIT(2) 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun #define REG_PTP_DOMAIN_VERSION 0x0518 579*4882a593Smuzhiyun #define PTP_VERSION_M 0xFF00 580*4882a593Smuzhiyun #define PTP_DOMAIN_M 0x00FF 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define REG_PTP_UNIT_INDEX__4 0x0520 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define PTP_UNIT_M 0xF 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun #define PTP_GPIO_INDEX_S 16 587*4882a593Smuzhiyun #define PTP_TSI_INDEX_S 8 588*4882a593Smuzhiyun #define PTP_TOU_INDEX_S 0 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun #define REG_PTP_TRIG_STATUS__4 0x0524 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define TRIG_ERROR_S 16 593*4882a593Smuzhiyun #define TRIG_DONE_S 0 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun #define REG_PTP_INT_STATUS__4 0x0528 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define TRIG_INT_S 16 598*4882a593Smuzhiyun #define TS_INT_S 0 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun #define TRIG_UNIT_M 0x7 601*4882a593Smuzhiyun #define TS_UNIT_M 0x3 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define REG_PTP_CTRL_STAT__4 0x052C 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun #define GPIO_IN BIT(7) 606*4882a593Smuzhiyun #define GPIO_OUT BIT(6) 607*4882a593Smuzhiyun #define TS_INT_ENABLE BIT(5) 608*4882a593Smuzhiyun #define TRIG_ACTIVE BIT(4) 609*4882a593Smuzhiyun #define TRIG_ENABLE BIT(3) 610*4882a593Smuzhiyun #define TRIG_RESET BIT(2) 611*4882a593Smuzhiyun #define TS_ENABLE BIT(1) 612*4882a593Smuzhiyun #define TS_RESET BIT(0) 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #define GPIO_CTRL_M (GPIO_IN | GPIO_OUT) 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun #define TRIG_CTRL_M \ 617*4882a593Smuzhiyun (TRIG_ACTIVE | TRIG_ENABLE | TRIG_RESET) 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun #define TS_CTRL_M \ 620*4882a593Smuzhiyun (TS_INT_ENABLE | TS_ENABLE | TS_RESET) 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define REG_TRIG_TARGET_NANOSEC 0x0530 623*4882a593Smuzhiyun #define REG_TRIG_TARGET_SEC 0x0534 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define REG_TRIG_CTRL__4 0x0538 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun #define TRIG_CASCADE_ENABLE BIT(31) 628*4882a593Smuzhiyun #define TRIG_CASCADE_TAIL BIT(30) 629*4882a593Smuzhiyun #define TRIG_CASCADE_UPS_M 0xF 630*4882a593Smuzhiyun #define TRIG_CASCADE_UPS_S 26 631*4882a593Smuzhiyun #define TRIG_NOW BIT(25) 632*4882a593Smuzhiyun #define TRIG_NOTIFY BIT(24) 633*4882a593Smuzhiyun #define TRIG_EDGE BIT(23) 634*4882a593Smuzhiyun #define TRIG_PATTERN_S 20 635*4882a593Smuzhiyun #define TRIG_PATTERN_M 0x7 636*4882a593Smuzhiyun #define TRIG_NEG_EDGE 0 637*4882a593Smuzhiyun #define TRIG_POS_EDGE 1 638*4882a593Smuzhiyun #define TRIG_NEG_PULSE 2 639*4882a593Smuzhiyun #define TRIG_POS_PULSE 3 640*4882a593Smuzhiyun #define TRIG_NEG_PERIOD 4 641*4882a593Smuzhiyun #define TRIG_POS_PERIOD 5 642*4882a593Smuzhiyun #define TRIG_REG_OUTPUT 6 643*4882a593Smuzhiyun #define TRIG_GPO_S 16 644*4882a593Smuzhiyun #define TRIG_GPO_M 0xF 645*4882a593Smuzhiyun #define TRIG_CASCADE_ITERATE_CNT_M 0xFFFF 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define REG_TRIG_CYCLE_WIDTH 0x053C 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun #define REG_TRIG_CYCLE_CNT 0x0540 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define TRIG_CYCLE_CNT_M 0xFFFF 652*4882a593Smuzhiyun #define TRIG_CYCLE_CNT_S 16 653*4882a593Smuzhiyun #define TRIG_BIT_PATTERN_M 0xFFFF 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define REG_TRIG_ITERATE_TIME 0x0544 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun #define REG_TRIG_PULSE_WIDTH__4 0x0548 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun #define TRIG_PULSE_WIDTH_M 0x00FFFFFF 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun #define REG_TS_CTRL_STAT__4 0x0550 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #define TS_EVENT_DETECT_M 0xF 664*4882a593Smuzhiyun #define TS_EVENT_DETECT_S 17 665*4882a593Smuzhiyun #define TS_EVENT_OVERFLOW BIT(16) 666*4882a593Smuzhiyun #define TS_GPI_M 0xF 667*4882a593Smuzhiyun #define TS_GPI_S 8 668*4882a593Smuzhiyun #define TS_DETECT_RISE BIT(7) 669*4882a593Smuzhiyun #define TS_DETECT_FALL BIT(6) 670*4882a593Smuzhiyun #define TS_DETECT_S 6 671*4882a593Smuzhiyun #define TS_CASCADE_TAIL BIT(5) 672*4882a593Smuzhiyun #define TS_CASCADE_UPS_M 0xF 673*4882a593Smuzhiyun #define TS_CASCADE_UPS_S 1 674*4882a593Smuzhiyun #define TS_CASCADE_ENABLE BIT(0) 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun #define DETECT_RISE (TS_DETECT_RISE >> TS_DETECT_S) 677*4882a593Smuzhiyun #define DETECT_FALL (TS_DETECT_FALL >> TS_DETECT_S) 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun #define REG_TS_EVENT_0_NANOSEC 0x0554 680*4882a593Smuzhiyun #define REG_TS_EVENT_0_SEC 0x0558 681*4882a593Smuzhiyun #define REG_TS_EVENT_0_SUB_NANOSEC 0x055C 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun #define REG_TS_EVENT_1_NANOSEC 0x0560 684*4882a593Smuzhiyun #define REG_TS_EVENT_1_SEC 0x0564 685*4882a593Smuzhiyun #define REG_TS_EVENT_1_SUB_NANOSEC 0x0568 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun #define REG_TS_EVENT_2_NANOSEC 0x056C 688*4882a593Smuzhiyun #define REG_TS_EVENT_2_SEC 0x0570 689*4882a593Smuzhiyun #define REG_TS_EVENT_2_SUB_NANOSEC 0x0574 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun #define REG_TS_EVENT_3_NANOSEC 0x0578 692*4882a593Smuzhiyun #define REG_TS_EVENT_3_SEC 0x057C 693*4882a593Smuzhiyun #define REG_TS_EVENT_3_SUB_NANOSEC 0x0580 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun #define REG_TS_EVENT_4_NANOSEC 0x0584 696*4882a593Smuzhiyun #define REG_TS_EVENT_4_SEC 0x0588 697*4882a593Smuzhiyun #define REG_TS_EVENT_4_SUB_NANOSEC 0x058C 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun #define REG_TS_EVENT_5_NANOSEC 0x0590 700*4882a593Smuzhiyun #define REG_TS_EVENT_5_SEC 0x0594 701*4882a593Smuzhiyun #define REG_TS_EVENT_5_SUB_NANOSEC 0x0598 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun #define REG_TS_EVENT_6_NANOSEC 0x059C 704*4882a593Smuzhiyun #define REG_TS_EVENT_6_SEC 0x05A0 705*4882a593Smuzhiyun #define REG_TS_EVENT_6_SUB_NANOSEC 0x05A4 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun #define REG_TS_EVENT_7_NANOSEC 0x05A8 708*4882a593Smuzhiyun #define REG_TS_EVENT_7_SEC 0x05AC 709*4882a593Smuzhiyun #define REG_TS_EVENT_7_SUB_NANOSEC 0x05B0 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define TS_EVENT_EDGE_M 0x1 712*4882a593Smuzhiyun #define TS_EVENT_EDGE_S 30 713*4882a593Smuzhiyun #define TS_EVENT_NANOSEC_M (BIT(30) - 1) 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun #define TS_EVENT_SUB_NANOSEC_M 0x7 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun #define TS_EVENT_SAMPLE \ 718*4882a593Smuzhiyun (REG_TS_EVENT_1_NANOSEC - REG_TS_EVENT_0_NANOSEC) 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun #define PORT_CTRL_ADDR(port, addr) ((addr) | (((port) + 1) << 12)) 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun #define REG_GLOBAL_RR_INDEX__1 0x0600 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun /* DLR */ 725*4882a593Smuzhiyun #define REG_DLR_SRC_PORT__4 0x0604 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #define DLR_SRC_PORT_UNICAST BIT(31) 728*4882a593Smuzhiyun #define DLR_SRC_PORT_M 0x3 729*4882a593Smuzhiyun #define DLR_SRC_PORT_BOTH 0 730*4882a593Smuzhiyun #define DLR_SRC_PORT_EACH 1 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun #define REG_DLR_IP_ADDR__4 0x0608 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define REG_DLR_CTRL__1 0x0610 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun #define DLR_RESET_SEQ_ID BIT(3) 737*4882a593Smuzhiyun #define DLR_BACKUP_AUTO_ON BIT(2) 738*4882a593Smuzhiyun #define DLR_BEACON_TX_ENABLE BIT(1) 739*4882a593Smuzhiyun #define DLR_ASSIST_ENABLE BIT(0) 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun #define REG_DLR_STATE__1 0x0611 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun #define DLR_NODE_STATE_M 0x3 744*4882a593Smuzhiyun #define DLR_NODE_STATE_S 1 745*4882a593Smuzhiyun #define DLR_NODE_STATE_IDLE 0 746*4882a593Smuzhiyun #define DLR_NODE_STATE_FAULT 1 747*4882a593Smuzhiyun #define DLR_NODE_STATE_NORMAL 2 748*4882a593Smuzhiyun #define DLR_RING_STATE_FAULT 0 749*4882a593Smuzhiyun #define DLR_RING_STATE_NORMAL 1 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun #define REG_DLR_PRECEDENCE__1 0x0612 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun #define REG_DLR_BEACON_INTERVAL__4 0x0614 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun #define REG_DLR_BEACON_TIMEOUT__4 0x0618 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun #define REG_DLR_TIMEOUT_WINDOW__4 0x061C 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun #define DLR_TIMEOUT_WINDOW_M (BIT(22) - 1) 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun #define REG_DLR_VLAN_ID__2 0x0620 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun #define DLR_VLAN_ID_M (BIT(12) - 1) 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_0 0x0622 766*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_1 0x0623 767*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_2 0x0624 768*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_3 0x0625 769*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_4 0x0626 770*4882a593Smuzhiyun #define REG_DLR_DEST_ADDR_5 0x0627 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define REG_DLR_PORT_MAP__4 0x0628 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun #define REG_DLR_CLASS__1 0x062C 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define DLR_FRAME_QID_M 0x3 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* HSR */ 779*4882a593Smuzhiyun #define REG_HSR_PORT_MAP__4 0x0640 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun #define REG_HSR_ALU_CTRL_0__1 0x0644 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define HSR_DUPLICATE_DISCARD BIT(7) 784*4882a593Smuzhiyun #define HSR_NODE_UNICAST BIT(6) 785*4882a593Smuzhiyun #define HSR_AGE_CNT_DEFAULT_M 0x7 786*4882a593Smuzhiyun #define HSR_AGE_CNT_DEFAULT_S 3 787*4882a593Smuzhiyun #define HSR_LEARN_MCAST_DISABLE BIT(2) 788*4882a593Smuzhiyun #define HSR_HASH_OPTION_M 0x3 789*4882a593Smuzhiyun #define HSR_HASH_DISABLE 0 790*4882a593Smuzhiyun #define HSR_HASH_UPPER_BITS 1 791*4882a593Smuzhiyun #define HSR_HASH_LOWER_BITS 2 792*4882a593Smuzhiyun #define HSR_HASH_XOR_BOTH_BITS 3 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #define REG_HSR_ALU_CTRL_1__1 0x0645 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun #define HSR_LEARN_UCAST_DISABLE BIT(7) 797*4882a593Smuzhiyun #define HSR_FLUSH_TABLE BIT(5) 798*4882a593Smuzhiyun #define HSR_PROC_MCAST_SRC BIT(3) 799*4882a593Smuzhiyun #define HSR_AGING_ENABLE BIT(2) 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun #define REG_HSR_ALU_CTRL_2__2 0x0646 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun #define REG_HSR_ALU_AGE_PERIOD__4 0x0648 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun #define REG_HSR_ALU_INT_STATUS__1 0x064C 806*4882a593Smuzhiyun #define REG_HSR_ALU_INT_MASK__1 0x064D 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun #define HSR_WINDOW_OVERFLOW_INT BIT(3) 809*4882a593Smuzhiyun #define HSR_LEARN_FAIL_INT BIT(2) 810*4882a593Smuzhiyun #define HSR_ALMOST_FULL_INT BIT(1) 811*4882a593Smuzhiyun #define HSR_WRITE_FAIL_INT BIT(0) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define REG_HSR_ALU_ENTRY_0__2 0x0650 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun #define HSR_ENTRY_INDEX_M (BIT(10) - 1) 816*4882a593Smuzhiyun #define HSR_FAIL_INDEX_M (BIT(8) - 1) 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun #define REG_HSR_ALU_ENTRY_1__2 0x0652 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun #define HSR_FAIL_LEARN_INDEX_M (BIT(8) - 1) 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define REG_HSR_ALU_ENTRY_3__2 0x0654 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun #define HSR_CPU_ACCESS_ENTRY_INDEX_M (BIT(8) - 1) 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun /* 0 - Operation */ 827*4882a593Smuzhiyun #define REG_PORT_DEFAULT_VID 0x0000 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun #define REG_PORT_CUSTOM_VID 0x0002 830*4882a593Smuzhiyun #define REG_PORT_AVB_SR_1_VID 0x0004 831*4882a593Smuzhiyun #define REG_PORT_AVB_SR_2_VID 0x0006 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun #define REG_PORT_AVB_SR_1_TYPE 0x0008 834*4882a593Smuzhiyun #define REG_PORT_AVB_SR_2_TYPE 0x000A 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun #define REG_PORT_PME_STATUS 0x0013 837*4882a593Smuzhiyun #define REG_PORT_PME_CTRL 0x0017 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun #define PME_WOL_MAGICPKT BIT(2) 840*4882a593Smuzhiyun #define PME_WOL_LINKUP BIT(1) 841*4882a593Smuzhiyun #define PME_WOL_ENERGY BIT(0) 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun #define REG_PORT_INT_STATUS 0x001B 844*4882a593Smuzhiyun #define REG_PORT_INT_MASK 0x001F 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun #define PORT_SGMII_INT BIT(3) 847*4882a593Smuzhiyun #define PORT_PTP_INT BIT(2) 848*4882a593Smuzhiyun #define PORT_PHY_INT BIT(1) 849*4882a593Smuzhiyun #define PORT_ACL_INT BIT(0) 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun #define PORT_INT_MASK \ 852*4882a593Smuzhiyun (PORT_SGMII_INT | PORT_PTP_INT | PORT_PHY_INT | PORT_ACL_INT) 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun #define REG_PORT_CTRL_0 0x0020 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #define PORT_MAC_LOOPBACK BIT(7) 857*4882a593Smuzhiyun #define PORT_FORCE_TX_FLOW_CTRL BIT(4) 858*4882a593Smuzhiyun #define PORT_FORCE_RX_FLOW_CTRL BIT(3) 859*4882a593Smuzhiyun #define PORT_TAIL_TAG_ENABLE BIT(2) 860*4882a593Smuzhiyun #define PORT_QUEUE_SPLIT_ENABLE 0x3 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun #define REG_PORT_CTRL_1 0x0021 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define PORT_SRP_ENABLE 0x3 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun #define REG_PORT_STATUS_0 0x0030 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun #define PORT_INTF_SPEED_M 0x3 869*4882a593Smuzhiyun #define PORT_INTF_SPEED_S 3 870*4882a593Smuzhiyun #define PORT_INTF_FULL_DUPLEX BIT(2) 871*4882a593Smuzhiyun #define PORT_TX_FLOW_CTRL BIT(1) 872*4882a593Smuzhiyun #define PORT_RX_FLOW_CTRL BIT(0) 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun #define REG_PORT_STATUS_1 0x0034 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun /* 1 - PHY */ 877*4882a593Smuzhiyun #define REG_PORT_PHY_CTRL 0x0100 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun #define PORT_PHY_RESET BIT(15) 880*4882a593Smuzhiyun #define PORT_PHY_LOOPBACK BIT(14) 881*4882a593Smuzhiyun #define PORT_SPEED_100MBIT BIT(13) 882*4882a593Smuzhiyun #define PORT_AUTO_NEG_ENABLE BIT(12) 883*4882a593Smuzhiyun #define PORT_POWER_DOWN BIT(11) 884*4882a593Smuzhiyun #define PORT_ISOLATE BIT(10) 885*4882a593Smuzhiyun #define PORT_AUTO_NEG_RESTART BIT(9) 886*4882a593Smuzhiyun #define PORT_FULL_DUPLEX BIT(8) 887*4882a593Smuzhiyun #define PORT_COLLISION_TEST BIT(7) 888*4882a593Smuzhiyun #define PORT_SPEED_1000MBIT BIT(6) 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun #define REG_PORT_PHY_STATUS 0x0102 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun #define PORT_100BT4_CAPABLE BIT(15) 893*4882a593Smuzhiyun #define PORT_100BTX_FD_CAPABLE BIT(14) 894*4882a593Smuzhiyun #define PORT_100BTX_CAPABLE BIT(13) 895*4882a593Smuzhiyun #define PORT_10BT_FD_CAPABLE BIT(12) 896*4882a593Smuzhiyun #define PORT_10BT_CAPABLE BIT(11) 897*4882a593Smuzhiyun #define PORT_EXTENDED_STATUS BIT(8) 898*4882a593Smuzhiyun #define PORT_MII_SUPPRESS_CAPABLE BIT(6) 899*4882a593Smuzhiyun #define PORT_AUTO_NEG_ACKNOWLEDGE BIT(5) 900*4882a593Smuzhiyun #define PORT_REMOTE_FAULT BIT(4) 901*4882a593Smuzhiyun #define PORT_AUTO_NEG_CAPABLE BIT(3) 902*4882a593Smuzhiyun #define PORT_LINK_STATUS BIT(2) 903*4882a593Smuzhiyun #define PORT_JABBER_DETECT BIT(1) 904*4882a593Smuzhiyun #define PORT_EXTENDED_CAPABILITY BIT(0) 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #define REG_PORT_PHY_ID_HI 0x0104 907*4882a593Smuzhiyun #define REG_PORT_PHY_ID_LO 0x0106 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define KSZ9477_ID_HI 0x0022 910*4882a593Smuzhiyun #define KSZ9477_ID_LO 0x1622 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun #define REG_PORT_PHY_AUTO_NEGOTIATION 0x0108 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun #define PORT_AUTO_NEG_NEXT_PAGE BIT(15) 915*4882a593Smuzhiyun #define PORT_AUTO_NEG_REMOTE_FAULT BIT(13) 916*4882a593Smuzhiyun #define PORT_AUTO_NEG_ASYM_PAUSE BIT(11) 917*4882a593Smuzhiyun #define PORT_AUTO_NEG_SYM_PAUSE BIT(10) 918*4882a593Smuzhiyun #define PORT_AUTO_NEG_100BT4 BIT(9) 919*4882a593Smuzhiyun #define PORT_AUTO_NEG_100BTX_FD BIT(8) 920*4882a593Smuzhiyun #define PORT_AUTO_NEG_100BTX BIT(7) 921*4882a593Smuzhiyun #define PORT_AUTO_NEG_10BT_FD BIT(6) 922*4882a593Smuzhiyun #define PORT_AUTO_NEG_10BT BIT(5) 923*4882a593Smuzhiyun #define PORT_AUTO_NEG_SELECTOR 0x001F 924*4882a593Smuzhiyun #define PORT_AUTO_NEG_802_3 0x0001 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun #define PORT_AUTO_NEG_PAUSE \ 927*4882a593Smuzhiyun (PORT_AUTO_NEG_ASYM_PAUSE | PORT_AUTO_NEG_SYM_PAUSE) 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun #define REG_PORT_PHY_REMOTE_CAPABILITY 0x010A 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun #define PORT_REMOTE_NEXT_PAGE BIT(15) 932*4882a593Smuzhiyun #define PORT_REMOTE_ACKNOWLEDGE BIT(14) 933*4882a593Smuzhiyun #define PORT_REMOTE_REMOTE_FAULT BIT(13) 934*4882a593Smuzhiyun #define PORT_REMOTE_ASYM_PAUSE BIT(11) 935*4882a593Smuzhiyun #define PORT_REMOTE_SYM_PAUSE BIT(10) 936*4882a593Smuzhiyun #define PORT_REMOTE_100BTX_FD BIT(8) 937*4882a593Smuzhiyun #define PORT_REMOTE_100BTX BIT(7) 938*4882a593Smuzhiyun #define PORT_REMOTE_10BT_FD BIT(6) 939*4882a593Smuzhiyun #define PORT_REMOTE_10BT BIT(5) 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun #define REG_PORT_PHY_1000_CTRL 0x0112 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun #define PORT_AUTO_NEG_MANUAL BIT(12) 944*4882a593Smuzhiyun #define PORT_AUTO_NEG_MASTER BIT(11) 945*4882a593Smuzhiyun #define PORT_AUTO_NEG_MASTER_PREFERRED BIT(10) 946*4882a593Smuzhiyun #define PORT_AUTO_NEG_1000BT_FD BIT(9) 947*4882a593Smuzhiyun #define PORT_AUTO_NEG_1000BT BIT(8) 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun #define REG_PORT_PHY_1000_STATUS 0x0114 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun #define PORT_MASTER_FAULT BIT(15) 952*4882a593Smuzhiyun #define PORT_LOCAL_MASTER BIT(14) 953*4882a593Smuzhiyun #define PORT_LOCAL_RX_OK BIT(13) 954*4882a593Smuzhiyun #define PORT_REMOTE_RX_OK BIT(12) 955*4882a593Smuzhiyun #define PORT_REMOTE_1000BT_FD BIT(11) 956*4882a593Smuzhiyun #define PORT_REMOTE_1000BT BIT(10) 957*4882a593Smuzhiyun #define PORT_REMOTE_IDLE_CNT_M 0x0F 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun #define PORT_PHY_1000_STATIC_STATUS \ 960*4882a593Smuzhiyun (PORT_LOCAL_RX_OK | \ 961*4882a593Smuzhiyun PORT_REMOTE_RX_OK | \ 962*4882a593Smuzhiyun PORT_REMOTE_1000BT_FD | \ 963*4882a593Smuzhiyun PORT_REMOTE_1000BT) 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun #define REG_PORT_PHY_MMD_SETUP 0x011A 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun #define PORT_MMD_OP_MODE_M 0x3 968*4882a593Smuzhiyun #define PORT_MMD_OP_MODE_S 14 969*4882a593Smuzhiyun #define PORT_MMD_OP_INDEX 0 970*4882a593Smuzhiyun #define PORT_MMD_OP_DATA_NO_INCR 1 971*4882a593Smuzhiyun #define PORT_MMD_OP_DATA_INCR_RW 2 972*4882a593Smuzhiyun #define PORT_MMD_OP_DATA_INCR_W 3 973*4882a593Smuzhiyun #define PORT_MMD_DEVICE_ID_M 0x1F 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun #define MMD_SETUP(mode, dev) \ 976*4882a593Smuzhiyun (((u16)(mode) << PORT_MMD_OP_MODE_S) | (dev)) 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun #define REG_PORT_PHY_MMD_INDEX_DATA 0x011C 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun #define MMD_DEVICE_ID_DSP 1 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun #define MMD_DSP_SQI_CHAN_A 0xAC 983*4882a593Smuzhiyun #define MMD_DSP_SQI_CHAN_B 0xAD 984*4882a593Smuzhiyun #define MMD_DSP_SQI_CHAN_C 0xAE 985*4882a593Smuzhiyun #define MMD_DSP_SQI_CHAN_D 0xAF 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun #define DSP_SQI_ERR_DETECTED BIT(15) 988*4882a593Smuzhiyun #define DSP_SQI_AVG_ERR 0x7FFF 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun #define MMD_DEVICE_ID_COMMON 2 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun #define MMD_DEVICE_ID_EEE_ADV 7 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun #define MMD_EEE_ADV 0x3C 995*4882a593Smuzhiyun #define EEE_ADV_100MBIT BIT(1) 996*4882a593Smuzhiyun #define EEE_ADV_1GBIT BIT(2) 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun #define MMD_EEE_LP_ADV 0x3D 999*4882a593Smuzhiyun #define MMD_EEE_MSG_CODE 0x3F 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun #define MMD_DEVICE_ID_AFED 0x1C 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun #define REG_PORT_PHY_EXTENDED_STATUS 0x011E 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun #define PORT_100BTX_FD_ABLE BIT(15) 1006*4882a593Smuzhiyun #define PORT_100BTX_ABLE BIT(14) 1007*4882a593Smuzhiyun #define PORT_10BT_FD_ABLE BIT(13) 1008*4882a593Smuzhiyun #define PORT_10BT_ABLE BIT(12) 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun #define REG_PORT_SGMII_ADDR__4 0x0200 1011*4882a593Smuzhiyun #define PORT_SGMII_AUTO_INCR BIT(23) 1012*4882a593Smuzhiyun #define PORT_SGMII_DEVICE_ID_M 0x1F 1013*4882a593Smuzhiyun #define PORT_SGMII_DEVICE_ID_S 16 1014*4882a593Smuzhiyun #define PORT_SGMII_ADDR_M (BIT(21) - 1) 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun #define REG_PORT_SGMII_DATA__4 0x0204 1017*4882a593Smuzhiyun #define PORT_SGMII_DATA_M (BIT(16) - 1) 1018*4882a593Smuzhiyun 1019*4882a593Smuzhiyun #define MMD_DEVICE_ID_PMA 0x01 1020*4882a593Smuzhiyun #define MMD_DEVICE_ID_PCS 0x03 1021*4882a593Smuzhiyun #define MMD_DEVICE_ID_PHY_XS 0x04 1022*4882a593Smuzhiyun #define MMD_DEVICE_ID_DTE_XS 0x05 1023*4882a593Smuzhiyun #define MMD_DEVICE_ID_AN 0x07 1024*4882a593Smuzhiyun #define MMD_DEVICE_ID_VENDOR_CTRL 0x1E 1025*4882a593Smuzhiyun #define MMD_DEVICE_ID_VENDOR_MII 0x1F 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun #define SR_MII MMD_DEVICE_ID_VENDOR_MII 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun #define MMD_SR_MII_CTRL 0x0000 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun #define SR_MII_RESET BIT(15) 1032*4882a593Smuzhiyun #define SR_MII_LOOPBACK BIT(14) 1033*4882a593Smuzhiyun #define SR_MII_SPEED_100MBIT BIT(13) 1034*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_ENABLE BIT(12) 1035*4882a593Smuzhiyun #define SR_MII_POWER_DOWN BIT(11) 1036*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_RESTART BIT(9) 1037*4882a593Smuzhiyun #define SR_MII_FULL_DUPLEX BIT(8) 1038*4882a593Smuzhiyun #define SR_MII_SPEED_1000MBIT BIT(6) 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun #define MMD_SR_MII_STATUS 0x0001 1041*4882a593Smuzhiyun #define MMD_SR_MII_ID_1 0x0002 1042*4882a593Smuzhiyun #define MMD_SR_MII_ID_2 0x0003 1043*4882a593Smuzhiyun #define MMD_SR_MII_AUTO_NEGOTIATION 0x0004 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_NEXT_PAGE BIT(15) 1046*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_REMOTE_FAULT_M 0x3 1047*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_REMOTE_FAULT_S 12 1048*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_NO_ERROR 0 1049*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_OFFLINE 1 1050*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_LINK_FAILURE 2 1051*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_ERROR 3 1052*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_PAUSE_M 0x3 1053*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_PAUSE_S 7 1054*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_NO_PAUSE 0 1055*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_ASYM_PAUSE_TX 1 1056*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_SYM_PAUSE 2 1057*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_ASYM_PAUSE_RX 3 1058*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_HALF_DUPLEX BIT(6) 1059*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_FULL_DUPLEX BIT(5) 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun #define MMD_SR_MII_REMOTE_CAPABILITY 0x0005 1062*4882a593Smuzhiyun #define MMD_SR_MII_AUTO_NEG_EXP 0x0006 1063*4882a593Smuzhiyun #define MMD_SR_MII_AUTO_NEG_EXT 0x000F 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun #define MMD_SR_MII_DIGITAL_CTRL_1 0x8000 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun #define MMD_SR_MII_AUTO_NEG_CTRL 0x8001 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun #define SR_MII_8_BIT BIT(8) 1070*4882a593Smuzhiyun #define SR_MII_SGMII_LINK_UP BIT(4) 1071*4882a593Smuzhiyun #define SR_MII_TX_CFG_PHY_MASTER BIT(3) 1072*4882a593Smuzhiyun #define SR_MII_PCS_MODE_M 0x3 1073*4882a593Smuzhiyun #define SR_MII_PCS_MODE_S 1 1074*4882a593Smuzhiyun #define SR_MII_PCS_SGMII 2 1075*4882a593Smuzhiyun #define SR_MII_AUTO_NEG_COMPLETE_INTR BIT(0) 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun #define MMD_SR_MII_AUTO_NEG_STATUS 0x8002 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun #define SR_MII_STAT_LINK_UP BIT(4) 1080*4882a593Smuzhiyun #define SR_MII_STAT_M 0x3 1081*4882a593Smuzhiyun #define SR_MII_STAT_S 2 1082*4882a593Smuzhiyun #define SR_MII_STAT_10_MBPS 0 1083*4882a593Smuzhiyun #define SR_MII_STAT_100_MBPS 1 1084*4882a593Smuzhiyun #define SR_MII_STAT_1000_MBPS 2 1085*4882a593Smuzhiyun #define SR_MII_STAT_FULL_DUPLEX BIT(1) 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun #define MMD_SR_MII_PHY_CTRL 0x80A0 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun #define SR_MII_PHY_LANE_SEL_M 0xF 1090*4882a593Smuzhiyun #define SR_MII_PHY_LANE_SEL_S 8 1091*4882a593Smuzhiyun #define SR_MII_PHY_WRITE BIT(1) 1092*4882a593Smuzhiyun #define SR_MII_PHY_START_BUSY BIT(0) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun #define MMD_SR_MII_PHY_ADDR 0x80A1 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun #define SR_MII_PHY_ADDR_M (BIT(16) - 1) 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun #define MMD_SR_MII_PHY_DATA 0x80A2 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define SR_MII_PHY_DATA_M (BIT(16) - 1) 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define SR_MII_PHY_JTAG_CHIP_ID_HI 0x000C 1103*4882a593Smuzhiyun #define SR_MII_PHY_JTAG_CHIP_ID_LO 0x000D 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun #define REG_PORT_PHY_REMOTE_LB_LED 0x0122 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun #define PORT_REMOTE_LOOPBACK BIT(8) 1108*4882a593Smuzhiyun #define PORT_LED_SELECT (3 << 6) 1109*4882a593Smuzhiyun #define PORT_LED_CTRL (3 << 4) 1110*4882a593Smuzhiyun #define PORT_LED_CTRL_TEST BIT(3) 1111*4882a593Smuzhiyun #define PORT_10BT_PREAMBLE BIT(2) 1112*4882a593Smuzhiyun #define PORT_LINK_MD_10BT_ENABLE BIT(1) 1113*4882a593Smuzhiyun #define PORT_LINK_MD_PASS BIT(0) 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun #define REG_PORT_PHY_LINK_MD 0x0124 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun #define PORT_START_CABLE_DIAG BIT(15) 1118*4882a593Smuzhiyun #define PORT_TX_DISABLE BIT(14) 1119*4882a593Smuzhiyun #define PORT_CABLE_DIAG_PAIR_M 0x3 1120*4882a593Smuzhiyun #define PORT_CABLE_DIAG_PAIR_S 12 1121*4882a593Smuzhiyun #define PORT_CABLE_DIAG_SELECT_M 0x3 1122*4882a593Smuzhiyun #define PORT_CABLE_DIAG_SELECT_S 10 1123*4882a593Smuzhiyun #define PORT_CABLE_DIAG_RESULT_M 0x3 1124*4882a593Smuzhiyun #define PORT_CABLE_DIAG_RESULT_S 8 1125*4882a593Smuzhiyun #define PORT_CABLE_STAT_NORMAL 0 1126*4882a593Smuzhiyun #define PORT_CABLE_STAT_OPEN 1 1127*4882a593Smuzhiyun #define PORT_CABLE_STAT_SHORT 2 1128*4882a593Smuzhiyun #define PORT_CABLE_STAT_FAILED 3 1129*4882a593Smuzhiyun #define PORT_CABLE_FAULT_COUNTER 0x00FF 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun #define REG_PORT_PHY_PMA_STATUS 0x0126 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun #define PORT_1000_LINK_GOOD BIT(1) 1134*4882a593Smuzhiyun #define PORT_100_LINK_GOOD BIT(0) 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun #define REG_PORT_PHY_DIGITAL_STATUS 0x0128 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun #define PORT_LINK_DETECT BIT(14) 1139*4882a593Smuzhiyun #define PORT_SIGNAL_DETECT BIT(13) 1140*4882a593Smuzhiyun #define PORT_PHY_STAT_MDI BIT(12) 1141*4882a593Smuzhiyun #define PORT_PHY_STAT_MASTER BIT(11) 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun #define REG_PORT_PHY_RXER_COUNTER 0x012A 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define REG_PORT_PHY_INT_ENABLE 0x0136 1146*4882a593Smuzhiyun #define REG_PORT_PHY_INT_STATUS 0x0137 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun #define JABBER_INT BIT(7) 1149*4882a593Smuzhiyun #define RX_ERR_INT BIT(6) 1150*4882a593Smuzhiyun #define PAGE_RX_INT BIT(5) 1151*4882a593Smuzhiyun #define PARALLEL_DETECT_FAULT_INT BIT(4) 1152*4882a593Smuzhiyun #define LINK_PARTNER_ACK_INT BIT(3) 1153*4882a593Smuzhiyun #define LINK_DOWN_INT BIT(2) 1154*4882a593Smuzhiyun #define REMOTE_FAULT_INT BIT(1) 1155*4882a593Smuzhiyun #define LINK_UP_INT BIT(0) 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun #define REG_PORT_PHY_DIGITAL_DEBUG_1 0x0138 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun #define PORT_REG_CLK_SPEED_25_MHZ BIT(14) 1160*4882a593Smuzhiyun #define PORT_PHY_FORCE_MDI BIT(7) 1161*4882a593Smuzhiyun #define PORT_PHY_AUTO_MDIX_DISABLE BIT(6) 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun /* Same as PORT_PHY_LOOPBACK */ 1164*4882a593Smuzhiyun #define PORT_PHY_PCS_LOOPBACK BIT(0) 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun #define REG_PORT_PHY_DIGITAL_DEBUG_2 0x013A 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun #define REG_PORT_PHY_DIGITAL_DEBUG_3 0x013C 1169*4882a593Smuzhiyun 1170*4882a593Smuzhiyun #define PORT_100BT_FIXED_LATENCY BIT(15) 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun #define REG_PORT_PHY_PHY_CTRL 0x013E 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun #define PORT_INT_PIN_HIGH BIT(14) 1175*4882a593Smuzhiyun #define PORT_ENABLE_JABBER BIT(9) 1176*4882a593Smuzhiyun #define PORT_STAT_SPEED_1000MBIT BIT(6) 1177*4882a593Smuzhiyun #define PORT_STAT_SPEED_100MBIT BIT(5) 1178*4882a593Smuzhiyun #define PORT_STAT_SPEED_10MBIT BIT(4) 1179*4882a593Smuzhiyun #define PORT_STAT_FULL_DUPLEX BIT(3) 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun /* Same as PORT_PHY_STAT_MASTER */ 1182*4882a593Smuzhiyun #define PORT_STAT_MASTER BIT(2) 1183*4882a593Smuzhiyun #define PORT_RESET BIT(1) 1184*4882a593Smuzhiyun #define PORT_LINK_STATUS_FAIL BIT(0) 1185*4882a593Smuzhiyun 1186*4882a593Smuzhiyun /* 3 - xMII */ 1187*4882a593Smuzhiyun #define REG_PORT_XMII_CTRL_0 0x0300 1188*4882a593Smuzhiyun 1189*4882a593Smuzhiyun #define PORT_SGMII_SEL BIT(7) 1190*4882a593Smuzhiyun #define PORT_MII_FULL_DUPLEX BIT(6) 1191*4882a593Smuzhiyun #define PORT_MII_100MBIT BIT(4) 1192*4882a593Smuzhiyun #define PORT_GRXC_ENABLE BIT(0) 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun #define REG_PORT_XMII_CTRL_1 0x0301 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun #define PORT_RMII_CLK_SEL BIT(7) 1197*4882a593Smuzhiyun /* S1 */ 1198*4882a593Smuzhiyun #define PORT_MII_1000MBIT_S1 BIT(6) 1199*4882a593Smuzhiyun /* S2 */ 1200*4882a593Smuzhiyun #define PORT_MII_NOT_1GBIT BIT(6) 1201*4882a593Smuzhiyun #define PORT_MII_SEL_EDGE BIT(5) 1202*4882a593Smuzhiyun #define PORT_RGMII_ID_IG_ENABLE BIT(4) 1203*4882a593Smuzhiyun #define PORT_RGMII_ID_EG_ENABLE BIT(3) 1204*4882a593Smuzhiyun #define PORT_MII_MAC_MODE BIT(2) 1205*4882a593Smuzhiyun #define PORT_MII_SEL_M 0x3 1206*4882a593Smuzhiyun /* S1 */ 1207*4882a593Smuzhiyun #define PORT_MII_SEL_S1 0x0 1208*4882a593Smuzhiyun #define PORT_RMII_SEL_S1 0x1 1209*4882a593Smuzhiyun #define PORT_GMII_SEL_S1 0x2 1210*4882a593Smuzhiyun #define PORT_RGMII_SEL_S1 0x3 1211*4882a593Smuzhiyun /* S2 */ 1212*4882a593Smuzhiyun #define PORT_RGMII_SEL 0x0 1213*4882a593Smuzhiyun #define PORT_RMII_SEL 0x1 1214*4882a593Smuzhiyun #define PORT_GMII_SEL 0x2 1215*4882a593Smuzhiyun #define PORT_MII_SEL 0x3 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun /* 4 - MAC */ 1218*4882a593Smuzhiyun #define REG_PORT_MAC_CTRL_0 0x0400 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun #define PORT_BROADCAST_STORM BIT(1) 1221*4882a593Smuzhiyun #define PORT_JUMBO_FRAME BIT(0) 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun #define REG_PORT_MAC_CTRL_1 0x0401 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun #define PORT_BACK_PRESSURE BIT(3) 1226*4882a593Smuzhiyun #define PORT_PASS_ALL BIT(0) 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define REG_PORT_MAC_CTRL_2 0x0402 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun #define PORT_100BT_EEE_DISABLE BIT(7) 1231*4882a593Smuzhiyun #define PORT_1000BT_EEE_DISABLE BIT(6) 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun #define REG_PORT_MAC_IN_RATE_LIMIT 0x0403 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun #define PORT_IN_PORT_BASED_S 6 1236*4882a593Smuzhiyun #define PORT_RATE_PACKET_BASED_S 5 1237*4882a593Smuzhiyun #define PORT_IN_FLOW_CTRL_S 4 1238*4882a593Smuzhiyun #define PORT_COUNT_IFG_S 1 1239*4882a593Smuzhiyun #define PORT_COUNT_PREAMBLE_S 0 1240*4882a593Smuzhiyun #define PORT_IN_PORT_BASED BIT(6) 1241*4882a593Smuzhiyun #define PORT_IN_PACKET_BASED BIT(5) 1242*4882a593Smuzhiyun #define PORT_IN_FLOW_CTRL BIT(4) 1243*4882a593Smuzhiyun #define PORT_IN_LIMIT_MODE_M 0x3 1244*4882a593Smuzhiyun #define PORT_IN_LIMIT_MODE_S 2 1245*4882a593Smuzhiyun #define PORT_IN_ALL 0 1246*4882a593Smuzhiyun #define PORT_IN_UNICAST 1 1247*4882a593Smuzhiyun #define PORT_IN_MULTICAST 2 1248*4882a593Smuzhiyun #define PORT_IN_BROADCAST 3 1249*4882a593Smuzhiyun #define PORT_COUNT_IFG BIT(1) 1250*4882a593Smuzhiyun #define PORT_COUNT_PREAMBLE BIT(0) 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun #define REG_PORT_IN_RATE_0 0x0410 1253*4882a593Smuzhiyun #define REG_PORT_IN_RATE_1 0x0411 1254*4882a593Smuzhiyun #define REG_PORT_IN_RATE_2 0x0412 1255*4882a593Smuzhiyun #define REG_PORT_IN_RATE_3 0x0413 1256*4882a593Smuzhiyun #define REG_PORT_IN_RATE_4 0x0414 1257*4882a593Smuzhiyun #define REG_PORT_IN_RATE_5 0x0415 1258*4882a593Smuzhiyun #define REG_PORT_IN_RATE_6 0x0416 1259*4882a593Smuzhiyun #define REG_PORT_IN_RATE_7 0x0417 1260*4882a593Smuzhiyun 1261*4882a593Smuzhiyun #define REG_PORT_OUT_RATE_0 0x0420 1262*4882a593Smuzhiyun #define REG_PORT_OUT_RATE_1 0x0421 1263*4882a593Smuzhiyun #define REG_PORT_OUT_RATE_2 0x0422 1264*4882a593Smuzhiyun #define REG_PORT_OUT_RATE_3 0x0423 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun #define PORT_RATE_LIMIT_M (BIT(7) - 1) 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* 5 - MIB Counters */ 1269*4882a593Smuzhiyun #define REG_PORT_MIB_CTRL_STAT__4 0x0500 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun #define MIB_COUNTER_OVERFLOW BIT(31) 1272*4882a593Smuzhiyun #define MIB_COUNTER_VALID BIT(30) 1273*4882a593Smuzhiyun #define MIB_COUNTER_READ BIT(25) 1274*4882a593Smuzhiyun #define MIB_COUNTER_FLUSH_FREEZE BIT(24) 1275*4882a593Smuzhiyun #define MIB_COUNTER_INDEX_M (BIT(8) - 1) 1276*4882a593Smuzhiyun #define MIB_COUNTER_INDEX_S 16 1277*4882a593Smuzhiyun #define MIB_COUNTER_DATA_HI_M 0xF 1278*4882a593Smuzhiyun 1279*4882a593Smuzhiyun #define REG_PORT_MIB_DATA 0x0504 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun /* 6 - ACL */ 1282*4882a593Smuzhiyun #define REG_PORT_ACL_0 0x0600 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun #define ACL_FIRST_RULE_M 0xF 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun #define REG_PORT_ACL_1 0x0601 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun #define ACL_MODE_M 0x3 1289*4882a593Smuzhiyun #define ACL_MODE_S 4 1290*4882a593Smuzhiyun #define ACL_MODE_DISABLE 0 1291*4882a593Smuzhiyun #define ACL_MODE_LAYER_2 1 1292*4882a593Smuzhiyun #define ACL_MODE_LAYER_3 2 1293*4882a593Smuzhiyun #define ACL_MODE_LAYER_4 3 1294*4882a593Smuzhiyun #define ACL_ENABLE_M 0x3 1295*4882a593Smuzhiyun #define ACL_ENABLE_S 2 1296*4882a593Smuzhiyun #define ACL_ENABLE_2_COUNT 0 1297*4882a593Smuzhiyun #define ACL_ENABLE_2_TYPE 1 1298*4882a593Smuzhiyun #define ACL_ENABLE_2_MAC 2 1299*4882a593Smuzhiyun #define ACL_ENABLE_2_BOTH 3 1300*4882a593Smuzhiyun #define ACL_ENABLE_3_IP 1 1301*4882a593Smuzhiyun #define ACL_ENABLE_3_SRC_DST_COMP 2 1302*4882a593Smuzhiyun #define ACL_ENABLE_4_PROTOCOL 0 1303*4882a593Smuzhiyun #define ACL_ENABLE_4_TCP_PORT_COMP 1 1304*4882a593Smuzhiyun #define ACL_ENABLE_4_UDP_PORT_COMP 2 1305*4882a593Smuzhiyun #define ACL_ENABLE_4_TCP_SEQN_COMP 3 1306*4882a593Smuzhiyun #define ACL_SRC BIT(1) 1307*4882a593Smuzhiyun #define ACL_EQUAL BIT(0) 1308*4882a593Smuzhiyun 1309*4882a593Smuzhiyun #define REG_PORT_ACL_2 0x0602 1310*4882a593Smuzhiyun #define REG_PORT_ACL_3 0x0603 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun #define ACL_MAX_PORT 0xFFFF 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun #define REG_PORT_ACL_4 0x0604 1315*4882a593Smuzhiyun #define REG_PORT_ACL_5 0x0605 1316*4882a593Smuzhiyun 1317*4882a593Smuzhiyun #define ACL_MIN_PORT 0xFFFF 1318*4882a593Smuzhiyun #define ACL_IP_ADDR 0xFFFFFFFF 1319*4882a593Smuzhiyun #define ACL_TCP_SEQNUM 0xFFFFFFFF 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun #define REG_PORT_ACL_6 0x0606 1322*4882a593Smuzhiyun 1323*4882a593Smuzhiyun #define ACL_RESERVED 0xF8 1324*4882a593Smuzhiyun #define ACL_PORT_MODE_M 0x3 1325*4882a593Smuzhiyun #define ACL_PORT_MODE_S 1 1326*4882a593Smuzhiyun #define ACL_PORT_MODE_DISABLE 0 1327*4882a593Smuzhiyun #define ACL_PORT_MODE_EITHER 1 1328*4882a593Smuzhiyun #define ACL_PORT_MODE_IN_RANGE 2 1329*4882a593Smuzhiyun #define ACL_PORT_MODE_OUT_OF_RANGE 3 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun #define REG_PORT_ACL_7 0x0607 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun #define ACL_TCP_FLAG_ENABLE BIT(0) 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun #define REG_PORT_ACL_8 0x0608 1336*4882a593Smuzhiyun 1337*4882a593Smuzhiyun #define ACL_TCP_FLAG_M 0xFF 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun #define REG_PORT_ACL_9 0x0609 1340*4882a593Smuzhiyun 1341*4882a593Smuzhiyun #define ACL_TCP_FLAG 0xFF 1342*4882a593Smuzhiyun #define ACL_ETH_TYPE 0xFFFF 1343*4882a593Smuzhiyun #define ACL_IP_M 0xFFFFFFFF 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun #define REG_PORT_ACL_A 0x060A 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun #define ACL_PRIO_MODE_M 0x3 1348*4882a593Smuzhiyun #define ACL_PRIO_MODE_S 6 1349*4882a593Smuzhiyun #define ACL_PRIO_MODE_DISABLE 0 1350*4882a593Smuzhiyun #define ACL_PRIO_MODE_HIGHER 1 1351*4882a593Smuzhiyun #define ACL_PRIO_MODE_LOWER 2 1352*4882a593Smuzhiyun #define ACL_PRIO_MODE_REPLACE 3 1353*4882a593Smuzhiyun #define ACL_PRIO_M KS_PRIO_M 1354*4882a593Smuzhiyun #define ACL_PRIO_S 3 1355*4882a593Smuzhiyun #define ACL_VLAN_PRIO_REPLACE BIT(2) 1356*4882a593Smuzhiyun #define ACL_VLAN_PRIO_M KS_PRIO_M 1357*4882a593Smuzhiyun #define ACL_VLAN_PRIO_HI_M 0x3 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun #define REG_PORT_ACL_B 0x060B 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun #define ACL_VLAN_PRIO_LO_M 0x8 1362*4882a593Smuzhiyun #define ACL_VLAN_PRIO_S 7 1363*4882a593Smuzhiyun #define ACL_MAP_MODE_M 0x3 1364*4882a593Smuzhiyun #define ACL_MAP_MODE_S 5 1365*4882a593Smuzhiyun #define ACL_MAP_MODE_DISABLE 0 1366*4882a593Smuzhiyun #define ACL_MAP_MODE_OR 1 1367*4882a593Smuzhiyun #define ACL_MAP_MODE_AND 2 1368*4882a593Smuzhiyun #define ACL_MAP_MODE_REPLACE 3 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun #define ACL_CNT_M (BIT(11) - 1) 1371*4882a593Smuzhiyun #define ACL_CNT_S 5 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun #define REG_PORT_ACL_C 0x060C 1374*4882a593Smuzhiyun 1375*4882a593Smuzhiyun #define REG_PORT_ACL_D 0x060D 1376*4882a593Smuzhiyun #define ACL_MSEC_UNIT BIT(6) 1377*4882a593Smuzhiyun #define ACL_INTR_MODE BIT(5) 1378*4882a593Smuzhiyun #define ACL_PORT_MAP 0x7F 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun #define REG_PORT_ACL_E 0x060E 1381*4882a593Smuzhiyun #define REG_PORT_ACL_F 0x060F 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun #define REG_PORT_ACL_BYTE_EN_MSB 0x0610 1384*4882a593Smuzhiyun #define REG_PORT_ACL_BYTE_EN_LSB 0x0611 1385*4882a593Smuzhiyun 1386*4882a593Smuzhiyun #define ACL_ACTION_START 0xA 1387*4882a593Smuzhiyun #define ACL_ACTION_LEN 4 1388*4882a593Smuzhiyun #define ACL_INTR_CNT_START 0xD 1389*4882a593Smuzhiyun #define ACL_RULESET_START 0xE 1390*4882a593Smuzhiyun #define ACL_RULESET_LEN 2 1391*4882a593Smuzhiyun #define ACL_TABLE_LEN 16 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun #define ACL_ACTION_ENABLE 0x003C 1394*4882a593Smuzhiyun #define ACL_MATCH_ENABLE 0x7FC3 1395*4882a593Smuzhiyun #define ACL_RULESET_ENABLE 0x8003 1396*4882a593Smuzhiyun #define ACL_BYTE_ENABLE 0xFFFF 1397*4882a593Smuzhiyun 1398*4882a593Smuzhiyun #define REG_PORT_ACL_CTRL_0 0x0612 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun #define PORT_ACL_WRITE_DONE BIT(6) 1401*4882a593Smuzhiyun #define PORT_ACL_READ_DONE BIT(5) 1402*4882a593Smuzhiyun #define PORT_ACL_WRITE BIT(4) 1403*4882a593Smuzhiyun #define PORT_ACL_INDEX_M 0xF 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun #define REG_PORT_ACL_CTRL_1 0x0613 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun /* 8 - Classification and Policing */ 1408*4882a593Smuzhiyun #define REG_PORT_MRI_MIRROR_CTRL 0x0800 1409*4882a593Smuzhiyun 1410*4882a593Smuzhiyun #define PORT_MIRROR_RX BIT(6) 1411*4882a593Smuzhiyun #define PORT_MIRROR_TX BIT(5) 1412*4882a593Smuzhiyun #define PORT_MIRROR_SNIFFER BIT(1) 1413*4882a593Smuzhiyun 1414*4882a593Smuzhiyun #define REG_PORT_MRI_PRIO_CTRL 0x0801 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun #define PORT_HIGHEST_PRIO BIT(7) 1417*4882a593Smuzhiyun #define PORT_OR_PRIO BIT(6) 1418*4882a593Smuzhiyun #define PORT_MAC_PRIO_ENABLE BIT(4) 1419*4882a593Smuzhiyun #define PORT_VLAN_PRIO_ENABLE BIT(3) 1420*4882a593Smuzhiyun #define PORT_802_1P_PRIO_ENABLE BIT(2) 1421*4882a593Smuzhiyun #define PORT_DIFFSERV_PRIO_ENABLE BIT(1) 1422*4882a593Smuzhiyun #define PORT_ACL_PRIO_ENABLE BIT(0) 1423*4882a593Smuzhiyun 1424*4882a593Smuzhiyun #define REG_PORT_MRI_MAC_CTRL 0x0802 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun #define PORT_USER_PRIO_CEILING BIT(7) 1427*4882a593Smuzhiyun #define PORT_DROP_NON_VLAN BIT(4) 1428*4882a593Smuzhiyun #define PORT_DROP_TAG BIT(3) 1429*4882a593Smuzhiyun #define PORT_BASED_PRIO_M KS_PRIO_M 1430*4882a593Smuzhiyun #define PORT_BASED_PRIO_S 0 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun #define REG_PORT_MRI_AUTHEN_CTRL 0x0803 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun #define PORT_ACL_ENABLE BIT(2) 1435*4882a593Smuzhiyun #define PORT_AUTHEN_MODE 0x3 1436*4882a593Smuzhiyun #define PORT_AUTHEN_PASS 0 1437*4882a593Smuzhiyun #define PORT_AUTHEN_BLOCK 1 1438*4882a593Smuzhiyun #define PORT_AUTHEN_TRAP 2 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun #define REG_PORT_MRI_INDEX__4 0x0804 1441*4882a593Smuzhiyun 1442*4882a593Smuzhiyun #define MRI_INDEX_P_M 0x7 1443*4882a593Smuzhiyun #define MRI_INDEX_P_S 16 1444*4882a593Smuzhiyun #define MRI_INDEX_Q_M 0x3 1445*4882a593Smuzhiyun #define MRI_INDEX_Q_S 0 1446*4882a593Smuzhiyun 1447*4882a593Smuzhiyun #define REG_PORT_MRI_TC_MAP__4 0x0808 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun #define PORT_TC_MAP_M 0xf 1450*4882a593Smuzhiyun #define PORT_TC_MAP_S 4 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun #define REG_PORT_MRI_POLICE_CTRL__4 0x080C 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun #define POLICE_DROP_ALL BIT(10) 1455*4882a593Smuzhiyun #define POLICE_PACKET_TYPE_M 0x3 1456*4882a593Smuzhiyun #define POLICE_PACKET_TYPE_S 8 1457*4882a593Smuzhiyun #define POLICE_PACKET_DROPPED 0 1458*4882a593Smuzhiyun #define POLICE_PACKET_GREEN 1 1459*4882a593Smuzhiyun #define POLICE_PACKET_YELLOW 2 1460*4882a593Smuzhiyun #define POLICE_PACKET_RED 3 1461*4882a593Smuzhiyun #define PORT_BASED_POLICING BIT(7) 1462*4882a593Smuzhiyun #define NON_DSCP_COLOR_M 0x3 1463*4882a593Smuzhiyun #define NON_DSCP_COLOR_S 5 1464*4882a593Smuzhiyun #define COLOR_MARK_ENABLE BIT(4) 1465*4882a593Smuzhiyun #define COLOR_REMAP_ENABLE BIT(3) 1466*4882a593Smuzhiyun #define POLICE_DROP_SRP BIT(2) 1467*4882a593Smuzhiyun #define POLICE_COLOR_NOT_AWARE BIT(1) 1468*4882a593Smuzhiyun #define POLICE_ENABLE BIT(0) 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun #define REG_PORT_POLICE_COLOR_0__4 0x0810 1471*4882a593Smuzhiyun #define REG_PORT_POLICE_COLOR_1__4 0x0814 1472*4882a593Smuzhiyun #define REG_PORT_POLICE_COLOR_2__4 0x0818 1473*4882a593Smuzhiyun #define REG_PORT_POLICE_COLOR_3__4 0x081C 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun #define POLICE_COLOR_MAP_S 2 1476*4882a593Smuzhiyun #define POLICE_COLOR_MAP_M (BIT(POLICE_COLOR_MAP_S) - 1) 1477*4882a593Smuzhiyun 1478*4882a593Smuzhiyun #define REG_PORT_POLICE_RATE__4 0x0820 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun #define POLICE_CIR_S 16 1481*4882a593Smuzhiyun #define POLICE_PIR_S 0 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun #define REG_PORT_POLICE_BURST_SIZE__4 0x0824 1484*4882a593Smuzhiyun 1485*4882a593Smuzhiyun #define POLICE_BURST_SIZE_M 0x3FFF 1486*4882a593Smuzhiyun #define POLICE_CBS_S 16 1487*4882a593Smuzhiyun #define POLICE_PBS_S 0 1488*4882a593Smuzhiyun 1489*4882a593Smuzhiyun #define REG_PORT_WRED_PM_CTRL_0__4 0x0830 1490*4882a593Smuzhiyun 1491*4882a593Smuzhiyun #define WRED_PM_CTRL_M (BIT(11) - 1) 1492*4882a593Smuzhiyun 1493*4882a593Smuzhiyun #define WRED_PM_MAX_THRESHOLD_S 16 1494*4882a593Smuzhiyun #define WRED_PM_MIN_THRESHOLD_S 0 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun #define REG_PORT_WRED_PM_CTRL_1__4 0x0834 1497*4882a593Smuzhiyun 1498*4882a593Smuzhiyun #define WRED_PM_MULTIPLIER_S 16 1499*4882a593Smuzhiyun #define WRED_PM_AVG_QUEUE_SIZE_S 0 1500*4882a593Smuzhiyun 1501*4882a593Smuzhiyun #define REG_PORT_WRED_QUEUE_CTRL_0__4 0x0840 1502*4882a593Smuzhiyun #define REG_PORT_WRED_QUEUE_CTRL_1__4 0x0844 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun #define REG_PORT_WRED_QUEUE_PMON__4 0x0848 1505*4882a593Smuzhiyun 1506*4882a593Smuzhiyun #define WRED_RANDOM_DROP_ENABLE BIT(31) 1507*4882a593Smuzhiyun #define WRED_PMON_FLUSH BIT(30) 1508*4882a593Smuzhiyun #define WRED_DROP_GYR_DISABLE BIT(29) 1509*4882a593Smuzhiyun #define WRED_DROP_YR_DISABLE BIT(28) 1510*4882a593Smuzhiyun #define WRED_DROP_R_DISABLE BIT(27) 1511*4882a593Smuzhiyun #define WRED_DROP_ALL BIT(26) 1512*4882a593Smuzhiyun #define WRED_PMON_M (BIT(24) - 1) 1513*4882a593Smuzhiyun 1514*4882a593Smuzhiyun /* 9 - Shaping */ 1515*4882a593Smuzhiyun 1516*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_INDEX__4 0x0900 1517*4882a593Smuzhiyun 1518*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_0__4 0x0904 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun #define MTI_PVID_REPLACE BIT(0) 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_0 0x0914 1523*4882a593Smuzhiyun 1524*4882a593Smuzhiyun #define MTI_SCHEDULE_MODE_M 0x3 1525*4882a593Smuzhiyun #define MTI_SCHEDULE_MODE_S 6 1526*4882a593Smuzhiyun #define MTI_SCHEDULE_STRICT_PRIO 0 1527*4882a593Smuzhiyun #define MTI_SCHEDULE_WRR 2 1528*4882a593Smuzhiyun #define MTI_SHAPING_M 0x3 1529*4882a593Smuzhiyun #define MTI_SHAPING_S 4 1530*4882a593Smuzhiyun #define MTI_SHAPING_OFF 0 1531*4882a593Smuzhiyun #define MTI_SHAPING_SRP 1 1532*4882a593Smuzhiyun #define MTI_SHAPING_TIME_AWARE 2 1533*4882a593Smuzhiyun 1534*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_1 0x0915 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun #define MTI_TX_RATIO_M (BIT(7) - 1) 1537*4882a593Smuzhiyun 1538*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_2__2 0x0916 1539*4882a593Smuzhiyun #define REG_PORT_MTI_HI_WATER_MARK 0x0916 1540*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_3__2 0x0918 1541*4882a593Smuzhiyun #define REG_PORT_MTI_LO_WATER_MARK 0x0918 1542*4882a593Smuzhiyun #define REG_PORT_MTI_QUEUE_CTRL_4__2 0x091A 1543*4882a593Smuzhiyun #define REG_PORT_MTI_CREDIT_INCREMENT 0x091A 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun /* A - QM */ 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun #define REG_PORT_QM_CTRL__4 0x0A00 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun #define PORT_QM_DROP_PRIO_M 0x3 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun #define REG_PORT_VLAN_MEMBERSHIP__4 0x0A04 1552*4882a593Smuzhiyun 1553*4882a593Smuzhiyun #define REG_PORT_QM_QUEUE_INDEX__4 0x0A08 1554*4882a593Smuzhiyun 1555*4882a593Smuzhiyun #define PORT_QM_QUEUE_INDEX_S 24 1556*4882a593Smuzhiyun #define PORT_QM_BURST_SIZE_S 16 1557*4882a593Smuzhiyun #define PORT_QM_MIN_RESV_SPACE_M (BIT(11) - 1) 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun #define REG_PORT_QM_WATER_MARK__4 0x0A0C 1560*4882a593Smuzhiyun 1561*4882a593Smuzhiyun #define PORT_QM_HI_WATER_MARK_S 16 1562*4882a593Smuzhiyun #define PORT_QM_LO_WATER_MARK_S 0 1563*4882a593Smuzhiyun #define PORT_QM_WATER_MARK_M (BIT(11) - 1) 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun #define REG_PORT_QM_TX_CNT_0__4 0x0A10 1566*4882a593Smuzhiyun 1567*4882a593Smuzhiyun #define PORT_QM_TX_CNT_USED_S 0 1568*4882a593Smuzhiyun #define PORT_QM_TX_CNT_M (BIT(11) - 1) 1569*4882a593Smuzhiyun 1570*4882a593Smuzhiyun #define REG_PORT_QM_TX_CNT_1__4 0x0A14 1571*4882a593Smuzhiyun 1572*4882a593Smuzhiyun #define PORT_QM_TX_CNT_CALCULATED_S 16 1573*4882a593Smuzhiyun #define PORT_QM_TX_CNT_AVAIL_S 0 1574*4882a593Smuzhiyun 1575*4882a593Smuzhiyun /* B - LUE */ 1576*4882a593Smuzhiyun #define REG_PORT_LUE_CTRL 0x0B00 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun #define PORT_VLAN_LOOKUP_VID_0 BIT(7) 1579*4882a593Smuzhiyun #define PORT_INGRESS_FILTER BIT(6) 1580*4882a593Smuzhiyun #define PORT_DISCARD_NON_VID BIT(5) 1581*4882a593Smuzhiyun #define PORT_MAC_BASED_802_1X BIT(4) 1582*4882a593Smuzhiyun #define PORT_SRC_ADDR_FILTER BIT(3) 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun #define REG_PORT_LUE_MSTP_INDEX 0x0B01 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun #define REG_PORT_LUE_MSTP_STATE 0x0B04 1587*4882a593Smuzhiyun 1588*4882a593Smuzhiyun #define PORT_TX_ENABLE BIT(2) 1589*4882a593Smuzhiyun #define PORT_RX_ENABLE BIT(1) 1590*4882a593Smuzhiyun #define PORT_LEARN_DISABLE BIT(0) 1591*4882a593Smuzhiyun 1592*4882a593Smuzhiyun /* C - PTP */ 1593*4882a593Smuzhiyun 1594*4882a593Smuzhiyun #define REG_PTP_PORT_RX_DELAY__2 0x0C00 1595*4882a593Smuzhiyun #define REG_PTP_PORT_TX_DELAY__2 0x0C02 1596*4882a593Smuzhiyun #define REG_PTP_PORT_ASYM_DELAY__2 0x0C04 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun #define REG_PTP_PORT_XDELAY_TS 0x0C08 1599*4882a593Smuzhiyun #define REG_PTP_PORT_XDELAY_TS_H 0x0C08 1600*4882a593Smuzhiyun #define REG_PTP_PORT_XDELAY_TS_L 0x0C0A 1601*4882a593Smuzhiyun 1602*4882a593Smuzhiyun #define REG_PTP_PORT_SYNC_TS 0x0C0C 1603*4882a593Smuzhiyun #define REG_PTP_PORT_SYNC_TS_H 0x0C0C 1604*4882a593Smuzhiyun #define REG_PTP_PORT_SYNC_TS_L 0x0C0E 1605*4882a593Smuzhiyun 1606*4882a593Smuzhiyun #define REG_PTP_PORT_PDRESP_TS 0x0C10 1607*4882a593Smuzhiyun #define REG_PTP_PORT_PDRESP_TS_H 0x0C10 1608*4882a593Smuzhiyun #define REG_PTP_PORT_PDRESP_TS_L 0x0C12 1609*4882a593Smuzhiyun 1610*4882a593Smuzhiyun #define REG_PTP_PORT_TX_INT_STATUS__2 0x0C14 1611*4882a593Smuzhiyun #define REG_PTP_PORT_TX_INT_ENABLE__2 0x0C16 1612*4882a593Smuzhiyun 1613*4882a593Smuzhiyun #define PTP_PORT_SYNC_INT BIT(15) 1614*4882a593Smuzhiyun #define PTP_PORT_XDELAY_REQ_INT BIT(14) 1615*4882a593Smuzhiyun #define PTP_PORT_PDELAY_RESP_INT BIT(13) 1616*4882a593Smuzhiyun 1617*4882a593Smuzhiyun #define REG_PTP_PORT_LINK_DELAY__4 0x0C18 1618*4882a593Smuzhiyun 1619*4882a593Smuzhiyun #define PRIO_QUEUES 4 1620*4882a593Smuzhiyun #define RX_PRIO_QUEUES 8 1621*4882a593Smuzhiyun 1622*4882a593Smuzhiyun #define KS_PRIO_IN_REG 2 1623*4882a593Smuzhiyun 1624*4882a593Smuzhiyun #define TOTAL_PORT_NUM 7 1625*4882a593Smuzhiyun 1626*4882a593Smuzhiyun #define KSZ9477_COUNTER_NUM 0x20 1627*4882a593Smuzhiyun #define TOTAL_KSZ9477_COUNTER_NUM (KSZ9477_COUNTER_NUM + 2 + 2) 1628*4882a593Smuzhiyun 1629*4882a593Smuzhiyun #define SWITCH_COUNTER_NUM KSZ9477_COUNTER_NUM 1630*4882a593Smuzhiyun #define TOTAL_SWITCH_COUNTER_NUM TOTAL_KSZ9477_COUNTER_NUM 1631*4882a593Smuzhiyun 1632*4882a593Smuzhiyun #define P_BCAST_STORM_CTRL REG_PORT_MAC_CTRL_0 1633*4882a593Smuzhiyun #define P_PRIO_CTRL REG_PORT_MRI_PRIO_CTRL 1634*4882a593Smuzhiyun #define P_MIRROR_CTRL REG_PORT_MRI_MIRROR_CTRL 1635*4882a593Smuzhiyun #define P_STP_CTRL REG_PORT_LUE_MSTP_STATE 1636*4882a593Smuzhiyun #define P_PHY_CTRL REG_PORT_PHY_CTRL 1637*4882a593Smuzhiyun #define P_NEG_RESTART_CTRL REG_PORT_PHY_CTRL 1638*4882a593Smuzhiyun #define P_LINK_STATUS REG_PORT_PHY_STATUS 1639*4882a593Smuzhiyun #define P_SPEED_STATUS REG_PORT_PHY_PHY_CTRL 1640*4882a593Smuzhiyun #define P_RATE_LIMIT_CTRL REG_PORT_MAC_IN_RATE_LIMIT 1641*4882a593Smuzhiyun 1642*4882a593Smuzhiyun #define S_LINK_AGING_CTRL REG_SW_LUE_CTRL_1 1643*4882a593Smuzhiyun #define S_MIRROR_CTRL REG_SW_MRI_CTRL_0 1644*4882a593Smuzhiyun #define S_REPLACE_VID_CTRL REG_SW_MAC_CTRL_2 1645*4882a593Smuzhiyun #define S_802_1P_PRIO_CTRL REG_SW_MAC_802_1P_MAP_0 1646*4882a593Smuzhiyun #define S_TOS_PRIO_CTRL REG_SW_MAC_TOS_PRIO_0 1647*4882a593Smuzhiyun #define S_FLUSH_TABLE_CTRL REG_SW_LUE_CTRL_1 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun #define SW_FLUSH_DYN_MAC_TABLE SW_FLUSH_MSTP_TABLE 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun #define MAX_TIMESTAMP_UNIT 2 1652*4882a593Smuzhiyun #define MAX_TRIG_UNIT 3 1653*4882a593Smuzhiyun #define MAX_TIMESTAMP_EVENT_UNIT 8 1654*4882a593Smuzhiyun #define MAX_GPIO 4 1655*4882a593Smuzhiyun 1656*4882a593Smuzhiyun #define PTP_TRIG_UNIT_M (BIT(MAX_TRIG_UNIT) - 1) 1657*4882a593Smuzhiyun #define PTP_TS_UNIT_M (BIT(MAX_TIMESTAMP_UNIT) - 1) 1658*4882a593Smuzhiyun 1659*4882a593Smuzhiyun /* Driver set switch broadcast storm protection at 10% rate. */ 1660*4882a593Smuzhiyun #define BROADCAST_STORM_PROT_RATE 10 1661*4882a593Smuzhiyun 1662*4882a593Smuzhiyun /* 148,800 frames * 67 ms / 100 */ 1663*4882a593Smuzhiyun #define BROADCAST_STORM_VALUE 9969 1664*4882a593Smuzhiyun 1665*4882a593Smuzhiyun #endif /* KSZ9477_REGS_H */ 1666