xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/lan9303-core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
8*4882a593Smuzhiyun #include <linux/regmap.h>
9*4882a593Smuzhiyun #include <linux/mutex.h>
10*4882a593Smuzhiyun #include <linux/mii.h>
11*4882a593Smuzhiyun #include <linux/phy.h>
12*4882a593Smuzhiyun #include <linux/if_bridge.h>
13*4882a593Smuzhiyun #include <linux/etherdevice.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "lan9303.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define LAN9303_NUM_PORTS 3
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* 13.2 System Control and Status Registers
20*4882a593Smuzhiyun  * Multiply register number by 4 to get address offset.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #define LAN9303_CHIP_REV 0x14
23*4882a593Smuzhiyun # define LAN9303_CHIP_ID 0x9303
24*4882a593Smuzhiyun #define LAN9303_IRQ_CFG 0x15
25*4882a593Smuzhiyun # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
26*4882a593Smuzhiyun # define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
27*4882a593Smuzhiyun # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
28*4882a593Smuzhiyun #define LAN9303_INT_STS 0x16
29*4882a593Smuzhiyun # define LAN9303_INT_STS_PHY_INT2 BIT(27)
30*4882a593Smuzhiyun # define LAN9303_INT_STS_PHY_INT1 BIT(26)
31*4882a593Smuzhiyun #define LAN9303_INT_EN 0x17
32*4882a593Smuzhiyun # define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
33*4882a593Smuzhiyun # define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
34*4882a593Smuzhiyun #define LAN9303_HW_CFG 0x1D
35*4882a593Smuzhiyun # define LAN9303_HW_CFG_READY BIT(27)
36*4882a593Smuzhiyun # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
37*4882a593Smuzhiyun # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
38*4882a593Smuzhiyun #define LAN9303_PMI_DATA 0x29
39*4882a593Smuzhiyun #define LAN9303_PMI_ACCESS 0x2A
40*4882a593Smuzhiyun # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
41*4882a593Smuzhiyun # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
42*4882a593Smuzhiyun # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
43*4882a593Smuzhiyun # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
44*4882a593Smuzhiyun #define LAN9303_MANUAL_FC_1 0x68
45*4882a593Smuzhiyun #define LAN9303_MANUAL_FC_2 0x69
46*4882a593Smuzhiyun #define LAN9303_MANUAL_FC_0 0x6a
47*4882a593Smuzhiyun #define LAN9303_SWITCH_CSR_DATA 0x6b
48*4882a593Smuzhiyun #define LAN9303_SWITCH_CSR_CMD 0x6c
49*4882a593Smuzhiyun #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
50*4882a593Smuzhiyun #define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
51*4882a593Smuzhiyun #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
52*4882a593Smuzhiyun #define LAN9303_VIRT_PHY_BASE 0x70
53*4882a593Smuzhiyun #define LAN9303_VIRT_SPECIAL_CTRL 0x77
54*4882a593Smuzhiyun #define  LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*13.4 Switch Fabric Control and Status Registers
57*4882a593Smuzhiyun  * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun #define LAN9303_SW_DEV_ID 0x0000
60*4882a593Smuzhiyun #define LAN9303_SW_RESET 0x0001
61*4882a593Smuzhiyun #define LAN9303_SW_RESET_RESET BIT(0)
62*4882a593Smuzhiyun #define LAN9303_SW_IMR 0x0004
63*4882a593Smuzhiyun #define LAN9303_SW_IPR 0x0005
64*4882a593Smuzhiyun #define LAN9303_MAC_VER_ID_0 0x0400
65*4882a593Smuzhiyun #define LAN9303_MAC_RX_CFG_0 0x0401
66*4882a593Smuzhiyun # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
67*4882a593Smuzhiyun # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
68*4882a593Smuzhiyun #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
69*4882a593Smuzhiyun #define LAN9303_MAC_RX_64_CNT_0 0x0411
70*4882a593Smuzhiyun #define LAN9303_MAC_RX_127_CNT_0 0x0412
71*4882a593Smuzhiyun #define LAN9303_MAC_RX_255_CNT_0 0x413
72*4882a593Smuzhiyun #define LAN9303_MAC_RX_511_CNT_0 0x0414
73*4882a593Smuzhiyun #define LAN9303_MAC_RX_1023_CNT_0 0x0415
74*4882a593Smuzhiyun #define LAN9303_MAC_RX_MAX_CNT_0 0x0416
75*4882a593Smuzhiyun #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
76*4882a593Smuzhiyun #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
77*4882a593Smuzhiyun #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
78*4882a593Smuzhiyun #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
79*4882a593Smuzhiyun #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
80*4882a593Smuzhiyun #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
81*4882a593Smuzhiyun #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
82*4882a593Smuzhiyun #define LAN9303_MAC_RX_JABB_CNT_0 0x041e
83*4882a593Smuzhiyun #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
84*4882a593Smuzhiyun #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
85*4882a593Smuzhiyun #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
86*4882a593Smuzhiyun #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
87*4882a593Smuzhiyun #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define LAN9303_MAC_TX_CFG_0 0x0440
90*4882a593Smuzhiyun # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
91*4882a593Smuzhiyun # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
92*4882a593Smuzhiyun # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
93*4882a593Smuzhiyun #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
94*4882a593Smuzhiyun #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
95*4882a593Smuzhiyun #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
96*4882a593Smuzhiyun #define LAN9303_MAC_TX_64_CNT_0 0x0454
97*4882a593Smuzhiyun #define LAN9303_MAC_TX_127_CNT_0 0x0455
98*4882a593Smuzhiyun #define LAN9303_MAC_TX_255_CNT_0 0x0456
99*4882a593Smuzhiyun #define LAN9303_MAC_TX_511_CNT_0 0x0457
100*4882a593Smuzhiyun #define LAN9303_MAC_TX_1023_CNT_0 0x0458
101*4882a593Smuzhiyun #define LAN9303_MAC_TX_MAX_CNT_0 0x0459
102*4882a593Smuzhiyun #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
103*4882a593Smuzhiyun #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
104*4882a593Smuzhiyun #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
105*4882a593Smuzhiyun #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
106*4882a593Smuzhiyun #define LAN9303_MAC_TX_LATECOL_0 0x045f
107*4882a593Smuzhiyun #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
108*4882a593Smuzhiyun #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
109*4882a593Smuzhiyun #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
110*4882a593Smuzhiyun #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define LAN9303_MAC_VER_ID_1 0x0800
113*4882a593Smuzhiyun #define LAN9303_MAC_RX_CFG_1 0x0801
114*4882a593Smuzhiyun #define LAN9303_MAC_TX_CFG_1 0x0840
115*4882a593Smuzhiyun #define LAN9303_MAC_VER_ID_2 0x0c00
116*4882a593Smuzhiyun #define LAN9303_MAC_RX_CFG_2 0x0c01
117*4882a593Smuzhiyun #define LAN9303_MAC_TX_CFG_2 0x0c40
118*4882a593Smuzhiyun #define LAN9303_SWE_ALR_CMD 0x1800
119*4882a593Smuzhiyun # define LAN9303_ALR_CMD_MAKE_ENTRY    BIT(2)
120*4882a593Smuzhiyun # define LAN9303_ALR_CMD_GET_FIRST     BIT(1)
121*4882a593Smuzhiyun # define LAN9303_ALR_CMD_GET_NEXT      BIT(0)
122*4882a593Smuzhiyun #define LAN9303_SWE_ALR_WR_DAT_0 0x1801
123*4882a593Smuzhiyun #define LAN9303_SWE_ALR_WR_DAT_1 0x1802
124*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_VALID        BIT(26)
125*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_END_OF_TABL  BIT(25)
126*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_AGE_OVERRID  BIT(25)
127*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_STATIC       BIT(24)
128*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_PORT_BITOFFS  16
129*4882a593Smuzhiyun # define LAN9303_ALR_DAT1_PORT_MASK    (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
130*4882a593Smuzhiyun #define LAN9303_SWE_ALR_RD_DAT_0 0x1805
131*4882a593Smuzhiyun #define LAN9303_SWE_ALR_RD_DAT_1 0x1806
132*4882a593Smuzhiyun #define LAN9303_SWE_ALR_CMD_STS 0x1808
133*4882a593Smuzhiyun # define ALR_STS_MAKE_PEND     BIT(0)
134*4882a593Smuzhiyun #define LAN9303_SWE_VLAN_CMD 0x180b
135*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
136*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
137*4882a593Smuzhiyun #define LAN9303_SWE_VLAN_WR_DATA 0x180c
138*4882a593Smuzhiyun #define LAN9303_SWE_VLAN_RD_DATA 0x180e
139*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
140*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
141*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
142*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
143*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
144*4882a593Smuzhiyun # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
145*4882a593Smuzhiyun #define LAN9303_SWE_VLAN_CMD_STS 0x1810
146*4882a593Smuzhiyun #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
147*4882a593Smuzhiyun # define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
148*4882a593Smuzhiyun # define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
149*4882a593Smuzhiyun #define LAN9303_SWE_PORT_STATE 0x1843
150*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
151*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
152*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
153*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
154*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
155*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
156*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
157*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
158*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
159*4882a593Smuzhiyun # define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
160*4882a593Smuzhiyun #define LAN9303_SWE_PORT_MIRROR 0x1846
161*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
162*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
163*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
164*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
165*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
166*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
167*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
168*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
169*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
170*4882a593Smuzhiyun # define LAN9303_SWE_PORT_MIRROR_DISABLED 0
171*4882a593Smuzhiyun #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
172*4882a593Smuzhiyun #define  LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
173*4882a593Smuzhiyun #define LAN9303_BM_CFG 0x1c00
174*4882a593Smuzhiyun #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
175*4882a593Smuzhiyun # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
176*4882a593Smuzhiyun # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
177*4882a593Smuzhiyun # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* the built-in PHYs are of type LAN911X */
182*4882a593Smuzhiyun #define MII_LAN911X_SPECIAL_MODES 0x12
183*4882a593Smuzhiyun #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct regmap_range lan9303_valid_regs[] = {
186*4882a593Smuzhiyun 	regmap_reg_range(0x14, 0x17), /* misc, interrupt */
187*4882a593Smuzhiyun 	regmap_reg_range(0x19, 0x19), /* endian test */
188*4882a593Smuzhiyun 	regmap_reg_range(0x1d, 0x1d), /* hardware config */
189*4882a593Smuzhiyun 	regmap_reg_range(0x23, 0x24), /* general purpose timer */
190*4882a593Smuzhiyun 	regmap_reg_range(0x27, 0x27), /* counter */
191*4882a593Smuzhiyun 	regmap_reg_range(0x29, 0x2a), /* PMI index regs */
192*4882a593Smuzhiyun 	regmap_reg_range(0x68, 0x6a), /* flow control */
193*4882a593Smuzhiyun 	regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
194*4882a593Smuzhiyun 	regmap_reg_range(0x6d, 0x6f), /* misc */
195*4882a593Smuzhiyun 	regmap_reg_range(0x70, 0x77), /* virtual phy */
196*4882a593Smuzhiyun 	regmap_reg_range(0x78, 0x7a), /* GPIO */
197*4882a593Smuzhiyun 	regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
198*4882a593Smuzhiyun 	regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct regmap_range lan9303_reserved_ranges[] = {
202*4882a593Smuzhiyun 	regmap_reg_range(0x00, 0x13),
203*4882a593Smuzhiyun 	regmap_reg_range(0x18, 0x18),
204*4882a593Smuzhiyun 	regmap_reg_range(0x1a, 0x1c),
205*4882a593Smuzhiyun 	regmap_reg_range(0x1e, 0x22),
206*4882a593Smuzhiyun 	regmap_reg_range(0x25, 0x26),
207*4882a593Smuzhiyun 	regmap_reg_range(0x28, 0x28),
208*4882a593Smuzhiyun 	regmap_reg_range(0x2b, 0x67),
209*4882a593Smuzhiyun 	regmap_reg_range(0x7b, 0x7b),
210*4882a593Smuzhiyun 	regmap_reg_range(0x7f, 0x7f),
211*4882a593Smuzhiyun 	regmap_reg_range(0xb8, 0xff),
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun const struct regmap_access_table lan9303_register_set = {
215*4882a593Smuzhiyun 	.yes_ranges = lan9303_valid_regs,
216*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
217*4882a593Smuzhiyun 	.no_ranges = lan9303_reserved_ranges,
218*4882a593Smuzhiyun 	.n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun EXPORT_SYMBOL(lan9303_register_set);
221*4882a593Smuzhiyun 
lan9303_read(struct regmap * regmap,unsigned int offset,u32 * reg)222*4882a593Smuzhiyun static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	int ret, i;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* we can lose arbitration for the I2C case, because the device
227*4882a593Smuzhiyun 	 * tries to detect and read an external EEPROM after reset and acts as
228*4882a593Smuzhiyun 	 * a master on the shared I2C bus itself. This conflicts with our
229*4882a593Smuzhiyun 	 * attempts to access the device as a slave at the same moment.
230*4882a593Smuzhiyun 	 */
231*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
232*4882a593Smuzhiyun 		ret = regmap_read(regmap, offset, reg);
233*4882a593Smuzhiyun 		if (!ret)
234*4882a593Smuzhiyun 			return 0;
235*4882a593Smuzhiyun 		if (ret != -EAGAIN)
236*4882a593Smuzhiyun 			break;
237*4882a593Smuzhiyun 		msleep(500);
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return -EIO;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
lan9303_read_wait(struct lan9303 * chip,int offset,u32 mask)243*4882a593Smuzhiyun static int lan9303_read_wait(struct lan9303 *chip, int offset, u32 mask)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int i;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (i = 0; i < 25; i++) {
248*4882a593Smuzhiyun 		u32 reg;
249*4882a593Smuzhiyun 		int ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		ret = lan9303_read(chip->regmap, offset, &reg);
252*4882a593Smuzhiyun 		if (ret) {
253*4882a593Smuzhiyun 			dev_err(chip->dev, "%s failed to read offset %d: %d\n",
254*4882a593Smuzhiyun 				__func__, offset, ret);
255*4882a593Smuzhiyun 			return ret;
256*4882a593Smuzhiyun 		}
257*4882a593Smuzhiyun 		if (!(reg & mask))
258*4882a593Smuzhiyun 			return 0;
259*4882a593Smuzhiyun 		usleep_range(1000, 2000);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return -ETIMEDOUT;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
lan9303_virt_phy_reg_read(struct lan9303 * chip,int regnum)265*4882a593Smuzhiyun static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	int ret;
268*4882a593Smuzhiyun 	u32 val;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (regnum > MII_EXPANSION)
271*4882a593Smuzhiyun 		return -EINVAL;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
274*4882a593Smuzhiyun 	if (ret)
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return val & 0xffff;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
lan9303_virt_phy_reg_write(struct lan9303 * chip,int regnum,u16 val)280*4882a593Smuzhiyun static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	if (regnum > MII_EXPANSION)
283*4882a593Smuzhiyun 		return -EINVAL;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
lan9303_indirect_phy_wait_for_completion(struct lan9303 * chip)288*4882a593Smuzhiyun static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	return lan9303_read_wait(chip, LAN9303_PMI_ACCESS,
291*4882a593Smuzhiyun 				 LAN9303_PMI_ACCESS_MII_BUSY);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
lan9303_indirect_phy_read(struct lan9303 * chip,int addr,int regnum)294*4882a593Smuzhiyun static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	int ret;
297*4882a593Smuzhiyun 	u32 val;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
300*4882a593Smuzhiyun 	val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	mutex_lock(&chip->indirect_mutex);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	ret = lan9303_indirect_phy_wait_for_completion(chip);
305*4882a593Smuzhiyun 	if (ret)
306*4882a593Smuzhiyun 		goto on_error;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* start the MII read cycle */
309*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
310*4882a593Smuzhiyun 	if (ret)
311*4882a593Smuzhiyun 		goto on_error;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = lan9303_indirect_phy_wait_for_completion(chip);
314*4882a593Smuzhiyun 	if (ret)
315*4882a593Smuzhiyun 		goto on_error;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* read the result of this operation */
318*4882a593Smuzhiyun 	ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
319*4882a593Smuzhiyun 	if (ret)
320*4882a593Smuzhiyun 		goto on_error;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mutex_unlock(&chip->indirect_mutex);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return val & 0xffff;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun on_error:
327*4882a593Smuzhiyun 	mutex_unlock(&chip->indirect_mutex);
328*4882a593Smuzhiyun 	return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
lan9303_indirect_phy_write(struct lan9303 * chip,int addr,int regnum,u16 val)331*4882a593Smuzhiyun static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
332*4882a593Smuzhiyun 				      int regnum, u16 val)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 	u32 reg;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
338*4882a593Smuzhiyun 	reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
339*4882a593Smuzhiyun 	reg |= LAN9303_PMI_ACCESS_MII_WRITE;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	mutex_lock(&chip->indirect_mutex);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ret = lan9303_indirect_phy_wait_for_completion(chip);
344*4882a593Smuzhiyun 	if (ret)
345*4882a593Smuzhiyun 		goto on_error;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* write the data first... */
348*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
349*4882a593Smuzhiyun 	if (ret)
350*4882a593Smuzhiyun 		goto on_error;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* ...then start the MII write cycle */
353*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun on_error:
356*4882a593Smuzhiyun 	mutex_unlock(&chip->indirect_mutex);
357*4882a593Smuzhiyun 	return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
361*4882a593Smuzhiyun 	.phy_read = lan9303_indirect_phy_read,
362*4882a593Smuzhiyun 	.phy_write = lan9303_indirect_phy_write,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
365*4882a593Smuzhiyun 
lan9303_switch_wait_for_completion(struct lan9303 * chip)366*4882a593Smuzhiyun static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	return lan9303_read_wait(chip, LAN9303_SWITCH_CSR_CMD,
369*4882a593Smuzhiyun 				 LAN9303_SWITCH_CSR_CMD_BUSY);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
lan9303_write_switch_reg(struct lan9303 * chip,u16 regnum,u32 val)372*4882a593Smuzhiyun static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	u32 reg;
375*4882a593Smuzhiyun 	int ret;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	reg = regnum;
378*4882a593Smuzhiyun 	reg |= LAN9303_SWITCH_CSR_CMD_LANES;
379*4882a593Smuzhiyun 	reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	mutex_lock(&chip->indirect_mutex);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	ret = lan9303_switch_wait_for_completion(chip);
384*4882a593Smuzhiyun 	if (ret)
385*4882a593Smuzhiyun 		goto on_error;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
388*4882a593Smuzhiyun 	if (ret) {
389*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
390*4882a593Smuzhiyun 		goto on_error;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* trigger write */
394*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
395*4882a593Smuzhiyun 	if (ret)
396*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to write csr command reg: %d\n",
397*4882a593Smuzhiyun 			ret);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun on_error:
400*4882a593Smuzhiyun 	mutex_unlock(&chip->indirect_mutex);
401*4882a593Smuzhiyun 	return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
lan9303_read_switch_reg(struct lan9303 * chip,u16 regnum,u32 * val)404*4882a593Smuzhiyun static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	u32 reg;
407*4882a593Smuzhiyun 	int ret;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	reg = regnum;
410*4882a593Smuzhiyun 	reg |= LAN9303_SWITCH_CSR_CMD_LANES;
411*4882a593Smuzhiyun 	reg |= LAN9303_SWITCH_CSR_CMD_RW;
412*4882a593Smuzhiyun 	reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	mutex_lock(&chip->indirect_mutex);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	ret = lan9303_switch_wait_for_completion(chip);
417*4882a593Smuzhiyun 	if (ret)
418*4882a593Smuzhiyun 		goto on_error;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* trigger read */
421*4882a593Smuzhiyun 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
422*4882a593Smuzhiyun 	if (ret) {
423*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to write csr command reg: %d\n",
424*4882a593Smuzhiyun 			ret);
425*4882a593Smuzhiyun 		goto on_error;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	ret = lan9303_switch_wait_for_completion(chip);
429*4882a593Smuzhiyun 	if (ret)
430*4882a593Smuzhiyun 		goto on_error;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
433*4882a593Smuzhiyun 	if (ret)
434*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
435*4882a593Smuzhiyun on_error:
436*4882a593Smuzhiyun 	mutex_unlock(&chip->indirect_mutex);
437*4882a593Smuzhiyun 	return ret;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
lan9303_write_switch_reg_mask(struct lan9303 * chip,u16 regnum,u32 val,u32 mask)440*4882a593Smuzhiyun static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
441*4882a593Smuzhiyun 					 u32 val, u32 mask)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	int ret;
444*4882a593Smuzhiyun 	u32 reg;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	ret = lan9303_read_switch_reg(chip, regnum, &reg);
447*4882a593Smuzhiyun 	if (ret)
448*4882a593Smuzhiyun 		return ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	reg = (reg & ~mask) | val;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return lan9303_write_switch_reg(chip, regnum, reg);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
lan9303_write_switch_port(struct lan9303 * chip,int port,u16 regnum,u32 val)455*4882a593Smuzhiyun static int lan9303_write_switch_port(struct lan9303 *chip, int port,
456*4882a593Smuzhiyun 				     u16 regnum, u32 val)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	return lan9303_write_switch_reg(
459*4882a593Smuzhiyun 		chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
lan9303_read_switch_port(struct lan9303 * chip,int port,u16 regnum,u32 * val)462*4882a593Smuzhiyun static int lan9303_read_switch_port(struct lan9303 *chip, int port,
463*4882a593Smuzhiyun 				    u16 regnum, u32 *val)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	return lan9303_read_switch_reg(
466*4882a593Smuzhiyun 		chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
lan9303_detect_phy_setup(struct lan9303 * chip)469*4882a593Smuzhiyun static int lan9303_detect_phy_setup(struct lan9303 *chip)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	int reg;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* Calculate chip->phy_addr_base:
474*4882a593Smuzhiyun 	 * Depending on the 'phy_addr_sel_strap' setting, the three phys are
475*4882a593Smuzhiyun 	 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
476*4882a593Smuzhiyun 	 * 'phy_addr_sel_strap' setting directly, so we need a test, which
477*4882a593Smuzhiyun 	 * configuration is active:
478*4882a593Smuzhiyun 	 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
479*4882a593Smuzhiyun 	 * and the IDs are 0-1-2, else it contains something different from
480*4882a593Smuzhiyun 	 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
481*4882a593Smuzhiyun 	 * 0xffff is returned on MDIO read with no response.
482*4882a593Smuzhiyun 	 */
483*4882a593Smuzhiyun 	reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
484*4882a593Smuzhiyun 	if (reg < 0) {
485*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
486*4882a593Smuzhiyun 		return reg;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	chip->phy_addr_base = reg != 0 && reg != 0xffff;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	dev_dbg(chip->dev, "Phy setup '%s' detected\n",
492*4882a593Smuzhiyun 		chip->phy_addr_base ? "1-2-3" : "0-1-2");
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* Map ALR-port bits to port bitmap, and back */
498*4882a593Smuzhiyun static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
499*4882a593Smuzhiyun static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* Return pointer to first free ALR cache entry, return NULL if none */
502*4882a593Smuzhiyun static struct lan9303_alr_cache_entry *
lan9303_alr_cache_find_free(struct lan9303 * chip)503*4882a593Smuzhiyun lan9303_alr_cache_find_free(struct lan9303 *chip)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	int i;
506*4882a593Smuzhiyun 	struct lan9303_alr_cache_entry *entr = chip->alr_cache;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
509*4882a593Smuzhiyun 		if (entr->port_map == 0)
510*4882a593Smuzhiyun 			return entr;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	return NULL;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /* Return pointer to ALR cache entry matching MAC address */
516*4882a593Smuzhiyun static struct lan9303_alr_cache_entry *
lan9303_alr_cache_find_mac(struct lan9303 * chip,const u8 * mac_addr)517*4882a593Smuzhiyun lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	int i;
520*4882a593Smuzhiyun 	struct lan9303_alr_cache_entry *entr = chip->alr_cache;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
523*4882a593Smuzhiyun 			 "ether_addr_equal require u16 alignment");
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
526*4882a593Smuzhiyun 		if (ether_addr_equal(entr->mac_addr, mac_addr))
527*4882a593Smuzhiyun 			return entr;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return NULL;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
lan9303_csr_reg_wait(struct lan9303 * chip,int regno,u32 mask)532*4882a593Smuzhiyun static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno, u32 mask)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	int i;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	for (i = 0; i < 25; i++) {
537*4882a593Smuzhiyun 		u32 reg;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		lan9303_read_switch_reg(chip, regno, &reg);
540*4882a593Smuzhiyun 		if (!(reg & mask))
541*4882a593Smuzhiyun 			return 0;
542*4882a593Smuzhiyun 		usleep_range(1000, 2000);
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return -ETIMEDOUT;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
lan9303_alr_make_entry_raw(struct lan9303 * chip,u32 dat0,u32 dat1)548*4882a593Smuzhiyun static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
551*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
552*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
553*4882a593Smuzhiyun 				 LAN9303_ALR_CMD_MAKE_ENTRY);
554*4882a593Smuzhiyun 	lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND);
555*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun typedef int alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
561*4882a593Smuzhiyun 			  int portmap, void *ctx);
562*4882a593Smuzhiyun 
lan9303_alr_loop(struct lan9303 * chip,alr_loop_cb_t * cb,void * ctx)563*4882a593Smuzhiyun static int lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	int ret = 0, i;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	mutex_lock(&chip->alr_mutex);
568*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
569*4882a593Smuzhiyun 				 LAN9303_ALR_CMD_GET_FIRST);
570*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
573*4882a593Smuzhiyun 		u32 dat0, dat1;
574*4882a593Smuzhiyun 		int alrport, portmap;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
577*4882a593Smuzhiyun 		lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
578*4882a593Smuzhiyun 		if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
579*4882a593Smuzhiyun 			break;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 		alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
582*4882a593Smuzhiyun 						LAN9303_ALR_DAT1_PORT_BITOFFS;
583*4882a593Smuzhiyun 		portmap = alrport_2_portmap[alrport];
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		ret = cb(chip, dat0, dat1, portmap, ctx);
586*4882a593Smuzhiyun 		if (ret)
587*4882a593Smuzhiyun 			break;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
590*4882a593Smuzhiyun 					 LAN9303_ALR_CMD_GET_NEXT);
591*4882a593Smuzhiyun 		lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 	mutex_unlock(&chip->alr_mutex);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return ret;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
alr_reg_to_mac(u32 dat0,u32 dat1,u8 mac[6])598*4882a593Smuzhiyun static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	mac[0] = (dat0 >>  0) & 0xff;
601*4882a593Smuzhiyun 	mac[1] = (dat0 >>  8) & 0xff;
602*4882a593Smuzhiyun 	mac[2] = (dat0 >> 16) & 0xff;
603*4882a593Smuzhiyun 	mac[3] = (dat0 >> 24) & 0xff;
604*4882a593Smuzhiyun 	mac[4] = (dat1 >>  0) & 0xff;
605*4882a593Smuzhiyun 	mac[5] = (dat1 >>  8) & 0xff;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun struct del_port_learned_ctx {
609*4882a593Smuzhiyun 	int port;
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /* Clear learned (non-static) entry on given port */
alr_loop_cb_del_port_learned(struct lan9303 * chip,u32 dat0,u32 dat1,int portmap,void * ctx)613*4882a593Smuzhiyun static int alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
614*4882a593Smuzhiyun 					u32 dat1, int portmap, void *ctx)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct del_port_learned_ctx *del_ctx = ctx;
617*4882a593Smuzhiyun 	int port = del_ctx->port;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
620*4882a593Smuzhiyun 		return 0;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* learned entries has only one port, we can just delete */
623*4882a593Smuzhiyun 	dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
624*4882a593Smuzhiyun 	lan9303_alr_make_entry_raw(chip, dat0, dat1);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return 0;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun struct port_fdb_dump_ctx {
630*4882a593Smuzhiyun 	int port;
631*4882a593Smuzhiyun 	void *data;
632*4882a593Smuzhiyun 	dsa_fdb_dump_cb_t *cb;
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
alr_loop_cb_fdb_port_dump(struct lan9303 * chip,u32 dat0,u32 dat1,int portmap,void * ctx)635*4882a593Smuzhiyun static int alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
636*4882a593Smuzhiyun 				     u32 dat1, int portmap, void *ctx)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct port_fdb_dump_ctx *dump_ctx = ctx;
639*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
640*4882a593Smuzhiyun 	bool is_static;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if ((BIT(dump_ctx->port) & portmap) == 0)
643*4882a593Smuzhiyun 		return 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	alr_reg_to_mac(dat0, dat1, mac);
646*4882a593Smuzhiyun 	is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
647*4882a593Smuzhiyun 	return dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* Set a static ALR entry. Delete entry if port_map is zero */
lan9303_alr_set_entry(struct lan9303 * chip,const u8 * mac,u8 port_map,bool stp_override)651*4882a593Smuzhiyun static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
652*4882a593Smuzhiyun 				  u8 port_map, bool stp_override)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	u32 dat0, dat1, alr_port;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
657*4882a593Smuzhiyun 	dat1 = LAN9303_ALR_DAT1_STATIC;
658*4882a593Smuzhiyun 	if (port_map)
659*4882a593Smuzhiyun 		dat1 |= LAN9303_ALR_DAT1_VALID;
660*4882a593Smuzhiyun 	/* otherwise no ports: delete entry */
661*4882a593Smuzhiyun 	if (stp_override)
662*4882a593Smuzhiyun 		dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	alr_port = portmap_2_alrport[port_map & 7];
665*4882a593Smuzhiyun 	dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
666*4882a593Smuzhiyun 	dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	dat0 = 0;
669*4882a593Smuzhiyun 	dat0 |= (mac[0] << 0);
670*4882a593Smuzhiyun 	dat0 |= (mac[1] << 8);
671*4882a593Smuzhiyun 	dat0 |= (mac[2] << 16);
672*4882a593Smuzhiyun 	dat0 |= (mac[3] << 24);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	dat1 |= (mac[4] << 0);
675*4882a593Smuzhiyun 	dat1 |= (mac[5] << 8);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	lan9303_alr_make_entry_raw(chip, dat0, dat1);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /* Add port to static ALR entry, create new static entry if needed */
lan9303_alr_add_port(struct lan9303 * chip,const u8 * mac,int port,bool stp_override)681*4882a593Smuzhiyun static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
682*4882a593Smuzhiyun 				bool stp_override)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct lan9303_alr_cache_entry *entr;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	mutex_lock(&chip->alr_mutex);
687*4882a593Smuzhiyun 	entr = lan9303_alr_cache_find_mac(chip, mac);
688*4882a593Smuzhiyun 	if (!entr) { /*New entry */
689*4882a593Smuzhiyun 		entr = lan9303_alr_cache_find_free(chip);
690*4882a593Smuzhiyun 		if (!entr) {
691*4882a593Smuzhiyun 			mutex_unlock(&chip->alr_mutex);
692*4882a593Smuzhiyun 			return -ENOSPC;
693*4882a593Smuzhiyun 		}
694*4882a593Smuzhiyun 		ether_addr_copy(entr->mac_addr, mac);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 	entr->port_map |= BIT(port);
697*4882a593Smuzhiyun 	entr->stp_override = stp_override;
698*4882a593Smuzhiyun 	lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
699*4882a593Smuzhiyun 	mutex_unlock(&chip->alr_mutex);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* Delete static port from ALR entry, delete entry if last port */
lan9303_alr_del_port(struct lan9303 * chip,const u8 * mac,int port)705*4882a593Smuzhiyun static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct lan9303_alr_cache_entry *entr;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	mutex_lock(&chip->alr_mutex);
710*4882a593Smuzhiyun 	entr = lan9303_alr_cache_find_mac(chip, mac);
711*4882a593Smuzhiyun 	if (!entr)
712*4882a593Smuzhiyun 		goto out;  /* no static entry found */
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	entr->port_map &= ~BIT(port);
715*4882a593Smuzhiyun 	if (entr->port_map == 0) /* zero means its free again */
716*4882a593Smuzhiyun 		eth_zero_addr(entr->mac_addr);
717*4882a593Smuzhiyun 	lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun out:
720*4882a593Smuzhiyun 	mutex_unlock(&chip->alr_mutex);
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
lan9303_disable_processing_port(struct lan9303 * chip,unsigned int port)724*4882a593Smuzhiyun static int lan9303_disable_processing_port(struct lan9303 *chip,
725*4882a593Smuzhiyun 					   unsigned int port)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	int ret;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* disable RX, but keep register reset default values else */
730*4882a593Smuzhiyun 	ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
731*4882a593Smuzhiyun 					LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
732*4882a593Smuzhiyun 	if (ret)
733*4882a593Smuzhiyun 		return ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* disable TX, but keep register reset default values else */
736*4882a593Smuzhiyun 	return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
737*4882a593Smuzhiyun 				LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
738*4882a593Smuzhiyun 				LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
lan9303_enable_processing_port(struct lan9303 * chip,unsigned int port)741*4882a593Smuzhiyun static int lan9303_enable_processing_port(struct lan9303 *chip,
742*4882a593Smuzhiyun 					  unsigned int port)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	int ret;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* enable RX and keep register reset default values else */
747*4882a593Smuzhiyun 	ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
748*4882a593Smuzhiyun 					LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
749*4882a593Smuzhiyun 					LAN9303_MAC_RX_CFG_X_RX_ENABLE);
750*4882a593Smuzhiyun 	if (ret)
751*4882a593Smuzhiyun 		return ret;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* enable TX and keep register reset default values else */
754*4882a593Smuzhiyun 	return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
755*4882a593Smuzhiyun 				LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
756*4882a593Smuzhiyun 				LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
757*4882a593Smuzhiyun 				LAN9303_MAC_TX_CFG_X_TX_ENABLE);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* forward special tagged packets from port 0 to port 1 *or* port 2 */
lan9303_setup_tagging(struct lan9303 * chip)761*4882a593Smuzhiyun static int lan9303_setup_tagging(struct lan9303 *chip)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	int ret;
764*4882a593Smuzhiyun 	u32 val;
765*4882a593Smuzhiyun 	/* enable defining the destination port via special VLAN tagging
766*4882a593Smuzhiyun 	 * for port 0
767*4882a593Smuzhiyun 	 */
768*4882a593Smuzhiyun 	ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
769*4882a593Smuzhiyun 				       LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
770*4882a593Smuzhiyun 	if (ret)
771*4882a593Smuzhiyun 		return ret;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/* tag incoming packets at port 1 and 2 on their way to port 0 to be
774*4882a593Smuzhiyun 	 * able to discover their source port
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
777*4882a593Smuzhiyun 	return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun /* We want a special working switch:
781*4882a593Smuzhiyun  * - do not forward packets between port 1 and 2
782*4882a593Smuzhiyun  * - forward everything from port 1 to port 0
783*4882a593Smuzhiyun  * - forward everything from port 2 to port 0
784*4882a593Smuzhiyun  */
lan9303_separate_ports(struct lan9303 * chip)785*4882a593Smuzhiyun static int lan9303_separate_ports(struct lan9303 *chip)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	int ret;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	lan9303_alr_del_port(chip, eth_stp_addr, 0);
790*4882a593Smuzhiyun 	ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
791*4882a593Smuzhiyun 				LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
792*4882a593Smuzhiyun 				LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
793*4882a593Smuzhiyun 				LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
794*4882a593Smuzhiyun 				LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
795*4882a593Smuzhiyun 				LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
796*4882a593Smuzhiyun 	if (ret)
797*4882a593Smuzhiyun 		return ret;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* prevent port 1 and 2 from forwarding packets by their own */
800*4882a593Smuzhiyun 	return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
801*4882a593Smuzhiyun 				LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
802*4882a593Smuzhiyun 				LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
803*4882a593Smuzhiyun 				LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
lan9303_bridge_ports(struct lan9303 * chip)806*4882a593Smuzhiyun static void lan9303_bridge_ports(struct lan9303 *chip)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	/* ports bridged: remove mirroring */
809*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
810*4882a593Smuzhiyun 				 LAN9303_SWE_PORT_MIRROR_DISABLED);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
813*4882a593Smuzhiyun 				 chip->swe_port_state);
814*4882a593Smuzhiyun 	lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
lan9303_handle_reset(struct lan9303 * chip)817*4882a593Smuzhiyun static void lan9303_handle_reset(struct lan9303 *chip)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	if (!chip->reset_gpio)
820*4882a593Smuzhiyun 		return;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (chip->reset_duration != 0)
823*4882a593Smuzhiyun 		msleep(chip->reset_duration);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* release (deassert) reset and activate the device */
826*4882a593Smuzhiyun 	gpiod_set_value_cansleep(chip->reset_gpio, 0);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /* stop processing packets for all ports */
lan9303_disable_processing(struct lan9303 * chip)830*4882a593Smuzhiyun static int lan9303_disable_processing(struct lan9303 *chip)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	int p;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	for (p = 1; p < LAN9303_NUM_PORTS; p++) {
835*4882a593Smuzhiyun 		int ret = lan9303_disable_processing_port(chip, p);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 		if (ret)
838*4882a593Smuzhiyun 			return ret;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
lan9303_check_device(struct lan9303 * chip)844*4882a593Smuzhiyun static int lan9303_check_device(struct lan9303 *chip)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	int ret;
847*4882a593Smuzhiyun 	u32 reg;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
850*4882a593Smuzhiyun 	if (ret) {
851*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to read chip revision register: %d\n",
852*4882a593Smuzhiyun 			ret);
853*4882a593Smuzhiyun 		if (!chip->reset_gpio) {
854*4882a593Smuzhiyun 			dev_dbg(chip->dev,
855*4882a593Smuzhiyun 				"hint: maybe failed due to missing reset GPIO\n");
856*4882a593Smuzhiyun 		}
857*4882a593Smuzhiyun 		return ret;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if ((reg >> 16) != LAN9303_CHIP_ID) {
861*4882a593Smuzhiyun 		dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
862*4882a593Smuzhiyun 			reg >> 16);
863*4882a593Smuzhiyun 		return -ENODEV;
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* The default state of the LAN9303 device is to forward packets between
867*4882a593Smuzhiyun 	 * all ports (if not configured differently by an external EEPROM).
868*4882a593Smuzhiyun 	 * The initial state of a DSA device must be forwarding packets only
869*4882a593Smuzhiyun 	 * between the external and the internal ports and no forwarding
870*4882a593Smuzhiyun 	 * between the external ports. In preparation we stop packet handling
871*4882a593Smuzhiyun 	 * at all for now until the LAN9303 device is re-programmed accordingly.
872*4882a593Smuzhiyun 	 */
873*4882a593Smuzhiyun 	ret = lan9303_disable_processing(chip);
874*4882a593Smuzhiyun 	if (ret)
875*4882a593Smuzhiyun 		dev_warn(chip->dev, "failed to disable switching %d\n", ret);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ret = lan9303_detect_phy_setup(chip);
880*4882a593Smuzhiyun 	if (ret) {
881*4882a593Smuzhiyun 		dev_err(chip->dev,
882*4882a593Smuzhiyun 			"failed to discover phy bootstrap setup: %d\n", ret);
883*4882a593Smuzhiyun 		return ret;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /* ---------------------------- DSA -----------------------------------*/
890*4882a593Smuzhiyun 
lan9303_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)891*4882a593Smuzhiyun static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds,
892*4882a593Smuzhiyun 						      int port,
893*4882a593Smuzhiyun 						      enum dsa_tag_protocol mp)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	return DSA_TAG_PROTO_LAN9303;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
lan9303_setup(struct dsa_switch * ds)898*4882a593Smuzhiyun static int lan9303_setup(struct dsa_switch *ds)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
901*4882a593Smuzhiyun 	int ret;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* Make sure that port 0 is the cpu port */
904*4882a593Smuzhiyun 	if (!dsa_is_cpu_port(ds, 0)) {
905*4882a593Smuzhiyun 		dev_err(chip->dev, "port 0 is not the CPU port\n");
906*4882a593Smuzhiyun 		return -EINVAL;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	ret = lan9303_setup_tagging(chip);
910*4882a593Smuzhiyun 	if (ret)
911*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	ret = lan9303_separate_ports(chip);
914*4882a593Smuzhiyun 	if (ret)
915*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to separate ports %d\n", ret);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	ret = lan9303_enable_processing_port(chip, 0);
918*4882a593Smuzhiyun 	if (ret)
919*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* Trap IGMP to port 0 */
922*4882a593Smuzhiyun 	ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
923*4882a593Smuzhiyun 					    LAN9303_SWE_GLB_INGR_IGMP_TRAP |
924*4882a593Smuzhiyun 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
925*4882a593Smuzhiyun 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
926*4882a593Smuzhiyun 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
927*4882a593Smuzhiyun 	if (ret)
928*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun struct lan9303_mib_desc {
934*4882a593Smuzhiyun 	unsigned int offset; /* offset of first MAC */
935*4882a593Smuzhiyun 	const char *name;
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const struct lan9303_mib_desc lan9303_mib[] = {
939*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
940*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
941*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
942*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
943*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
944*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
945*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
946*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
947*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
948*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
949*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
950*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
951*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
952*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
953*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
954*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
955*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
956*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
957*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
958*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
959*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
960*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
961*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "RxShort", },
962*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
963*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
964*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
965*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
966*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
967*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
968*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
969*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
970*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
971*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
972*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
973*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
974*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
975*4882a593Smuzhiyun 	{ .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun 
lan9303_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)978*4882a593Smuzhiyun static void lan9303_get_strings(struct dsa_switch *ds, int port,
979*4882a593Smuzhiyun 				u32 stringset, uint8_t *data)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	unsigned int u;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (stringset != ETH_SS_STATS)
984*4882a593Smuzhiyun 		return;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
987*4882a593Smuzhiyun 		strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
988*4882a593Smuzhiyun 			ETH_GSTRING_LEN);
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
lan9303_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)992*4882a593Smuzhiyun static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
993*4882a593Smuzhiyun 				      uint64_t *data)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
996*4882a593Smuzhiyun 	unsigned int u;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
999*4882a593Smuzhiyun 		u32 reg;
1000*4882a593Smuzhiyun 		int ret;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		ret = lan9303_read_switch_port(
1003*4882a593Smuzhiyun 			chip, port, lan9303_mib[u].offset, &reg);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 		if (ret)
1006*4882a593Smuzhiyun 			dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
1007*4882a593Smuzhiyun 				 port, lan9303_mib[u].offset);
1008*4882a593Smuzhiyun 		data[u] = reg;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
lan9303_get_sset_count(struct dsa_switch * ds,int port,int sset)1012*4882a593Smuzhiyun static int lan9303_get_sset_count(struct dsa_switch *ds, int port, int sset)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	if (sset != ETH_SS_STATS)
1015*4882a593Smuzhiyun 		return 0;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	return ARRAY_SIZE(lan9303_mib);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
lan9303_phy_read(struct dsa_switch * ds,int phy,int regnum)1020*4882a593Smuzhiyun static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1023*4882a593Smuzhiyun 	int phy_base = chip->phy_addr_base;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (phy == phy_base)
1026*4882a593Smuzhiyun 		return lan9303_virt_phy_reg_read(chip, regnum);
1027*4882a593Smuzhiyun 	if (phy > phy_base + 2)
1028*4882a593Smuzhiyun 		return -ENODEV;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return chip->ops->phy_read(chip, phy, regnum);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
lan9303_phy_write(struct dsa_switch * ds,int phy,int regnum,u16 val)1033*4882a593Smuzhiyun static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
1034*4882a593Smuzhiyun 			     u16 val)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1037*4882a593Smuzhiyun 	int phy_base = chip->phy_addr_base;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	if (phy == phy_base)
1040*4882a593Smuzhiyun 		return lan9303_virt_phy_reg_write(chip, regnum, val);
1041*4882a593Smuzhiyun 	if (phy > phy_base + 2)
1042*4882a593Smuzhiyun 		return -ENODEV;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	return chip->ops->phy_write(chip, phy, regnum, val);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
lan9303_adjust_link(struct dsa_switch * ds,int port,struct phy_device * phydev)1047*4882a593Smuzhiyun static void lan9303_adjust_link(struct dsa_switch *ds, int port,
1048*4882a593Smuzhiyun 				struct phy_device *phydev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1051*4882a593Smuzhiyun 	int ctl;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	if (!phy_is_pseudo_fixed_link(phydev))
1054*4882a593Smuzhiyun 		return;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	ctl = lan9303_phy_read(ds, port, MII_BMCR);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	ctl &= ~BMCR_ANENABLE;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (phydev->speed == SPEED_100)
1061*4882a593Smuzhiyun 		ctl |= BMCR_SPEED100;
1062*4882a593Smuzhiyun 	else if (phydev->speed == SPEED_10)
1063*4882a593Smuzhiyun 		ctl &= ~BMCR_SPEED100;
1064*4882a593Smuzhiyun 	else
1065*4882a593Smuzhiyun 		dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	if (phydev->duplex == DUPLEX_FULL)
1068*4882a593Smuzhiyun 		ctl |= BMCR_FULLDPLX;
1069*4882a593Smuzhiyun 	else
1070*4882a593Smuzhiyun 		ctl &= ~BMCR_FULLDPLX;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	lan9303_phy_write(ds, port, MII_BMCR, ctl);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (port == chip->phy_addr_base) {
1075*4882a593Smuzhiyun 		/* Virtual Phy: Remove Turbo 200Mbit mode */
1076*4882a593Smuzhiyun 		lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
1079*4882a593Smuzhiyun 		regmap_write(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, ctl);
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
lan9303_port_enable(struct dsa_switch * ds,int port,struct phy_device * phy)1083*4882a593Smuzhiyun static int lan9303_port_enable(struct dsa_switch *ds, int port,
1084*4882a593Smuzhiyun 			       struct phy_device *phy)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	if (!dsa_is_user_port(ds, port))
1089*4882a593Smuzhiyun 		return 0;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	return lan9303_enable_processing_port(chip, port);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
lan9303_port_disable(struct dsa_switch * ds,int port)1094*4882a593Smuzhiyun static void lan9303_port_disable(struct dsa_switch *ds, int port)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (!dsa_is_user_port(ds, port))
1099*4882a593Smuzhiyun 		return;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	lan9303_disable_processing_port(chip, port);
1102*4882a593Smuzhiyun 	lan9303_phy_write(ds, chip->phy_addr_base + port, MII_BMCR, BMCR_PDOWN);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
lan9303_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * br)1105*4882a593Smuzhiyun static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
1106*4882a593Smuzhiyun 				    struct net_device *br)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1111*4882a593Smuzhiyun 	if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
1112*4882a593Smuzhiyun 		lan9303_bridge_ports(chip);
1113*4882a593Smuzhiyun 		chip->is_bridged = true;  /* unleash stp_state_set() */
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
lan9303_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * br)1119*4882a593Smuzhiyun static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
1120*4882a593Smuzhiyun 				      struct net_device *br)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1125*4882a593Smuzhiyun 	if (chip->is_bridged) {
1126*4882a593Smuzhiyun 		lan9303_separate_ports(chip);
1127*4882a593Smuzhiyun 		chip->is_bridged = false;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
lan9303_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)1131*4882a593Smuzhiyun static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
1132*4882a593Smuzhiyun 				       u8 state)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	int portmask, portstate;
1135*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(port %d, state %d)\n",
1138*4882a593Smuzhiyun 		__func__, port, state);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	switch (state) {
1141*4882a593Smuzhiyun 	case BR_STATE_DISABLED:
1142*4882a593Smuzhiyun 		portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1143*4882a593Smuzhiyun 		break;
1144*4882a593Smuzhiyun 	case BR_STATE_BLOCKING:
1145*4882a593Smuzhiyun 	case BR_STATE_LISTENING:
1146*4882a593Smuzhiyun 		portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
1147*4882a593Smuzhiyun 		break;
1148*4882a593Smuzhiyun 	case BR_STATE_LEARNING:
1149*4882a593Smuzhiyun 		portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
1150*4882a593Smuzhiyun 		break;
1151*4882a593Smuzhiyun 	case BR_STATE_FORWARDING:
1152*4882a593Smuzhiyun 		portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
1153*4882a593Smuzhiyun 		break;
1154*4882a593Smuzhiyun 	default:
1155*4882a593Smuzhiyun 		portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1156*4882a593Smuzhiyun 		dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
1157*4882a593Smuzhiyun 			port, state);
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	portmask = 0x3 << (port * 2);
1161*4882a593Smuzhiyun 	portstate <<= (port * 2);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (chip->is_bridged)
1166*4882a593Smuzhiyun 		lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
1167*4882a593Smuzhiyun 					 chip->swe_port_state);
1168*4882a593Smuzhiyun 	/* else: touching SWE_PORT_STATE would break port separation */
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
lan9303_port_fast_age(struct dsa_switch * ds,int port)1171*4882a593Smuzhiyun static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1174*4882a593Smuzhiyun 	struct del_port_learned_ctx del_ctx = {
1175*4882a593Smuzhiyun 		.port = port,
1176*4882a593Smuzhiyun 	};
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1179*4882a593Smuzhiyun 	lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun 
lan9303_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1182*4882a593Smuzhiyun static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
1183*4882a593Smuzhiyun 				const unsigned char *addr, u16 vid)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1188*4882a593Smuzhiyun 	if (vid)
1189*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	return lan9303_alr_add_port(chip, addr, port, false);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
lan9303_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1194*4882a593Smuzhiyun static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
1195*4882a593Smuzhiyun 				const unsigned char *addr, u16 vid)
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1201*4882a593Smuzhiyun 	if (vid)
1202*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1203*4882a593Smuzhiyun 	lan9303_alr_del_port(chip, addr, port);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	return 0;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
lan9303_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)1208*4882a593Smuzhiyun static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
1209*4882a593Smuzhiyun 				 dsa_fdb_dump_cb_t *cb, void *data)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1212*4882a593Smuzhiyun 	struct port_fdb_dump_ctx dump_ctx = {
1213*4882a593Smuzhiyun 		.port = port,
1214*4882a593Smuzhiyun 		.data = data,
1215*4882a593Smuzhiyun 		.cb   = cb,
1216*4882a593Smuzhiyun 	};
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1219*4882a593Smuzhiyun 	return lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
lan9303_port_mdb_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)1222*4882a593Smuzhiyun static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
1223*4882a593Smuzhiyun 				    const struct switchdev_obj_port_mdb *mdb)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1228*4882a593Smuzhiyun 		mdb->vid);
1229*4882a593Smuzhiyun 	if (mdb->vid)
1230*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1231*4882a593Smuzhiyun 	if (lan9303_alr_cache_find_mac(chip, mdb->addr))
1232*4882a593Smuzhiyun 		return 0;
1233*4882a593Smuzhiyun 	if (!lan9303_alr_cache_find_free(chip))
1234*4882a593Smuzhiyun 		return -ENOSPC;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
lan9303_port_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)1239*4882a593Smuzhiyun static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
1240*4882a593Smuzhiyun 				 const struct switchdev_obj_port_mdb *mdb)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1245*4882a593Smuzhiyun 		mdb->vid);
1246*4882a593Smuzhiyun 	lan9303_alr_add_port(chip, mdb->addr, port, false);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
lan9303_port_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb)1249*4882a593Smuzhiyun static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
1250*4882a593Smuzhiyun 				const struct switchdev_obj_port_mdb *mdb)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	struct lan9303 *chip = ds->priv;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1255*4882a593Smuzhiyun 		mdb->vid);
1256*4882a593Smuzhiyun 	if (mdb->vid)
1257*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1258*4882a593Smuzhiyun 	lan9303_alr_del_port(chip, mdb->addr, port);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	return 0;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun static const struct dsa_switch_ops lan9303_switch_ops = {
1264*4882a593Smuzhiyun 	.get_tag_protocol = lan9303_get_tag_protocol,
1265*4882a593Smuzhiyun 	.setup = lan9303_setup,
1266*4882a593Smuzhiyun 	.get_strings = lan9303_get_strings,
1267*4882a593Smuzhiyun 	.phy_read = lan9303_phy_read,
1268*4882a593Smuzhiyun 	.phy_write = lan9303_phy_write,
1269*4882a593Smuzhiyun 	.adjust_link = lan9303_adjust_link,
1270*4882a593Smuzhiyun 	.get_ethtool_stats = lan9303_get_ethtool_stats,
1271*4882a593Smuzhiyun 	.get_sset_count = lan9303_get_sset_count,
1272*4882a593Smuzhiyun 	.port_enable = lan9303_port_enable,
1273*4882a593Smuzhiyun 	.port_disable = lan9303_port_disable,
1274*4882a593Smuzhiyun 	.port_bridge_join       = lan9303_port_bridge_join,
1275*4882a593Smuzhiyun 	.port_bridge_leave      = lan9303_port_bridge_leave,
1276*4882a593Smuzhiyun 	.port_stp_state_set     = lan9303_port_stp_state_set,
1277*4882a593Smuzhiyun 	.port_fast_age          = lan9303_port_fast_age,
1278*4882a593Smuzhiyun 	.port_fdb_add           = lan9303_port_fdb_add,
1279*4882a593Smuzhiyun 	.port_fdb_del           = lan9303_port_fdb_del,
1280*4882a593Smuzhiyun 	.port_fdb_dump          = lan9303_port_fdb_dump,
1281*4882a593Smuzhiyun 	.port_mdb_prepare       = lan9303_port_mdb_prepare,
1282*4882a593Smuzhiyun 	.port_mdb_add           = lan9303_port_mdb_add,
1283*4882a593Smuzhiyun 	.port_mdb_del           = lan9303_port_mdb_del,
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun 
lan9303_register_switch(struct lan9303 * chip)1286*4882a593Smuzhiyun static int lan9303_register_switch(struct lan9303 *chip)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	int base;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	chip->ds = devm_kzalloc(chip->dev, sizeof(*chip->ds), GFP_KERNEL);
1291*4882a593Smuzhiyun 	if (!chip->ds)
1292*4882a593Smuzhiyun 		return -ENOMEM;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	chip->ds->dev = chip->dev;
1295*4882a593Smuzhiyun 	chip->ds->num_ports = LAN9303_NUM_PORTS;
1296*4882a593Smuzhiyun 	chip->ds->priv = chip;
1297*4882a593Smuzhiyun 	chip->ds->ops = &lan9303_switch_ops;
1298*4882a593Smuzhiyun 	base = chip->phy_addr_base;
1299*4882a593Smuzhiyun 	chip->ds->phys_mii_mask = GENMASK(LAN9303_NUM_PORTS - 1 + base, base);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return dsa_register_switch(chip->ds);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
lan9303_probe_reset_gpio(struct lan9303 * chip,struct device_node * np)1304*4882a593Smuzhiyun static int lan9303_probe_reset_gpio(struct lan9303 *chip,
1305*4882a593Smuzhiyun 				     struct device_node *np)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
1308*4882a593Smuzhiyun 						   GPIOD_OUT_HIGH);
1309*4882a593Smuzhiyun 	if (IS_ERR(chip->reset_gpio))
1310*4882a593Smuzhiyun 		return PTR_ERR(chip->reset_gpio);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (!chip->reset_gpio) {
1313*4882a593Smuzhiyun 		dev_dbg(chip->dev, "No reset GPIO defined\n");
1314*4882a593Smuzhiyun 		return 0;
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	chip->reset_duration = 200;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	if (np) {
1320*4882a593Smuzhiyun 		of_property_read_u32(np, "reset-duration",
1321*4882a593Smuzhiyun 				     &chip->reset_duration);
1322*4882a593Smuzhiyun 	} else {
1323*4882a593Smuzhiyun 		dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
1324*4882a593Smuzhiyun 	}
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* A sane reset duration should not be longer than 1s */
1327*4882a593Smuzhiyun 	if (chip->reset_duration > 1000)
1328*4882a593Smuzhiyun 		chip->reset_duration = 1000;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	return 0;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
lan9303_probe(struct lan9303 * chip,struct device_node * np)1333*4882a593Smuzhiyun int lan9303_probe(struct lan9303 *chip, struct device_node *np)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun 	int ret;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	mutex_init(&chip->indirect_mutex);
1338*4882a593Smuzhiyun 	mutex_init(&chip->alr_mutex);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	ret = lan9303_probe_reset_gpio(chip, np);
1341*4882a593Smuzhiyun 	if (ret)
1342*4882a593Smuzhiyun 		return ret;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	lan9303_handle_reset(chip);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	ret = lan9303_check_device(chip);
1347*4882a593Smuzhiyun 	if (ret)
1348*4882a593Smuzhiyun 		return ret;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	ret = lan9303_register_switch(chip);
1351*4882a593Smuzhiyun 	if (ret) {
1352*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
1353*4882a593Smuzhiyun 		return ret;
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	return 0;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun EXPORT_SYMBOL(lan9303_probe);
1359*4882a593Smuzhiyun 
lan9303_remove(struct lan9303 * chip)1360*4882a593Smuzhiyun int lan9303_remove(struct lan9303 *chip)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	int rc;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	rc = lan9303_disable_processing(chip);
1365*4882a593Smuzhiyun 	if (rc != 0)
1366*4882a593Smuzhiyun 		dev_warn(chip->dev, "shutting down failed\n");
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	dsa_unregister_switch(chip->ds);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	/* assert reset to the whole device to prevent it from doing anything */
1371*4882a593Smuzhiyun 	gpiod_set_value_cansleep(chip->reset_gpio, 1);
1372*4882a593Smuzhiyun 	gpiod_unexport(chip->reset_gpio);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun EXPORT_SYMBOL(lan9303_remove);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
1379*4882a593Smuzhiyun MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
1380*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1381