1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Broadcom Starfighter 2 switch register defines 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014, Broadcom Corporation 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun #ifndef __BCM_SF2_REGS_H 8*4882a593Smuzhiyun #define __BCM_SF2_REGS_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* Register set relative to 'REG' */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun enum bcm_sf2_reg_offs { 13*4882a593Smuzhiyun REG_SWITCH_CNTRL = 0, 14*4882a593Smuzhiyun REG_SWITCH_STATUS, 15*4882a593Smuzhiyun REG_DIR_DATA_WRITE, 16*4882a593Smuzhiyun REG_DIR_DATA_READ, 17*4882a593Smuzhiyun REG_SWITCH_REVISION, 18*4882a593Smuzhiyun REG_PHY_REVISION, 19*4882a593Smuzhiyun REG_SPHY_CNTRL, 20*4882a593Smuzhiyun REG_RGMII_0_CNTRL, 21*4882a593Smuzhiyun REG_RGMII_1_CNTRL, 22*4882a593Smuzhiyun REG_RGMII_2_CNTRL, 23*4882a593Smuzhiyun REG_LED_0_CNTRL, 24*4882a593Smuzhiyun REG_LED_1_CNTRL, 25*4882a593Smuzhiyun REG_LED_2_CNTRL, 26*4882a593Smuzhiyun REG_SWITCH_REG_MAX, 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* Relative to REG_SWITCH_CNTRL */ 30*4882a593Smuzhiyun #define MDIO_MASTER_SEL (1 << 0) 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* Relative to REG_SWITCH_REVISION */ 33*4882a593Smuzhiyun #define SF2_REV_MASK 0xffff 34*4882a593Smuzhiyun #define SWITCH_TOP_REV_SHIFT 16 35*4882a593Smuzhiyun #define SWITCH_TOP_REV_MASK 0xffff 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Relative to REG_PHY_REVISION */ 38*4882a593Smuzhiyun #define PHY_REVISION_MASK 0xffff 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Relative to REG_SPHY_CNTRL */ 41*4882a593Smuzhiyun #define IDDQ_BIAS (1 << 0) 42*4882a593Smuzhiyun #define EXT_PWR_DOWN (1 << 1) 43*4882a593Smuzhiyun #define FORCE_DLL_EN (1 << 2) 44*4882a593Smuzhiyun #define IDDQ_GLOBAL_PWR (1 << 3) 45*4882a593Smuzhiyun #define CK25_DIS (1 << 4) 46*4882a593Smuzhiyun #define PHY_RESET (1 << 5) 47*4882a593Smuzhiyun #define PHY_PHYAD_SHIFT 8 48*4882a593Smuzhiyun #define PHY_PHYAD_MASK 0x1F 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define REG_RGMII_CNTRL_P(x) (REG_RGMII_0_CNTRL + (x)) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Relative to REG_RGMII_CNTRL */ 53*4882a593Smuzhiyun #define RGMII_MODE_EN (1 << 0) 54*4882a593Smuzhiyun #define ID_MODE_DIS (1 << 1) 55*4882a593Smuzhiyun #define PORT_MODE_SHIFT 2 56*4882a593Smuzhiyun #define INT_EPHY (0 << PORT_MODE_SHIFT) 57*4882a593Smuzhiyun #define INT_GPHY (1 << PORT_MODE_SHIFT) 58*4882a593Smuzhiyun #define EXT_EPHY (2 << PORT_MODE_SHIFT) 59*4882a593Smuzhiyun #define EXT_GPHY (3 << PORT_MODE_SHIFT) 60*4882a593Smuzhiyun #define EXT_REVMII (4 << PORT_MODE_SHIFT) 61*4882a593Smuzhiyun #define PORT_MODE_MASK 0x7 62*4882a593Smuzhiyun #define RVMII_REF_SEL (1 << 5) 63*4882a593Smuzhiyun #define RX_PAUSE_EN (1 << 6) 64*4882a593Smuzhiyun #define TX_PAUSE_EN (1 << 7) 65*4882a593Smuzhiyun #define TX_CLK_STOP_EN (1 << 8) 66*4882a593Smuzhiyun #define LPI_COUNT_SHIFT 9 67*4882a593Smuzhiyun #define LPI_COUNT_MASK 0x3F 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define REG_LED_CNTRL(x) (REG_LED_0_CNTRL + (x)) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define SPDLNK_SRC_SEL (1 << 24) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Register set relative to 'INTRL2_0' and 'INTRL2_1' */ 74*4882a593Smuzhiyun #define INTRL2_CPU_STATUS 0x00 75*4882a593Smuzhiyun #define INTRL2_CPU_SET 0x04 76*4882a593Smuzhiyun #define INTRL2_CPU_CLEAR 0x08 77*4882a593Smuzhiyun #define INTRL2_CPU_MASK_STATUS 0x0c 78*4882a593Smuzhiyun #define INTRL2_CPU_MASK_SET 0x10 79*4882a593Smuzhiyun #define INTRL2_CPU_MASK_CLEAR 0x14 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* Shared INTRL2_0 and INTRL2_ interrupt sources macros */ 82*4882a593Smuzhiyun #define P_LINK_UP_IRQ(x) (1 << (0 + (x))) 83*4882a593Smuzhiyun #define P_LINK_DOWN_IRQ(x) (1 << (1 + (x))) 84*4882a593Smuzhiyun #define P_ENERGY_ON_IRQ(x) (1 << (2 + (x))) 85*4882a593Smuzhiyun #define P_ENERGY_OFF_IRQ(x) (1 << (3 + (x))) 86*4882a593Smuzhiyun #define P_GPHY_IRQ(x) (1 << (4 + (x))) 87*4882a593Smuzhiyun #define P_NUM_IRQ 5 88*4882a593Smuzhiyun #define P_IRQ_MASK(x) (P_LINK_UP_IRQ((x)) | \ 89*4882a593Smuzhiyun P_LINK_DOWN_IRQ((x)) | \ 90*4882a593Smuzhiyun P_ENERGY_ON_IRQ((x)) | \ 91*4882a593Smuzhiyun P_ENERGY_OFF_IRQ((x)) | \ 92*4882a593Smuzhiyun P_GPHY_IRQ((x))) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* INTRL2_0 interrupt sources */ 95*4882a593Smuzhiyun #define P0_IRQ_OFF 0 96*4882a593Smuzhiyun #define MEM_DOUBLE_IRQ (1 << 5) 97*4882a593Smuzhiyun #define EEE_LPI_IRQ (1 << 6) 98*4882a593Smuzhiyun #define P5_CPU_WAKE_IRQ (1 << 7) 99*4882a593Smuzhiyun #define P8_CPU_WAKE_IRQ (1 << 8) 100*4882a593Smuzhiyun #define P7_CPU_WAKE_IRQ (1 << 9) 101*4882a593Smuzhiyun #define IEEE1588_IRQ (1 << 10) 102*4882a593Smuzhiyun #define MDIO_ERR_IRQ (1 << 11) 103*4882a593Smuzhiyun #define MDIO_DONE_IRQ (1 << 12) 104*4882a593Smuzhiyun #define GISB_ERR_IRQ (1 << 13) 105*4882a593Smuzhiyun #define UBUS_ERR_IRQ (1 << 14) 106*4882a593Smuzhiyun #define FAILOVER_ON_IRQ (1 << 15) 107*4882a593Smuzhiyun #define FAILOVER_OFF_IRQ (1 << 16) 108*4882a593Smuzhiyun #define TCAM_SOFT_ERR_IRQ (1 << 17) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* INTRL2_1 interrupt sources */ 111*4882a593Smuzhiyun #define P7_IRQ_OFF 0 112*4882a593Smuzhiyun #define P_IRQ_OFF(x) ((6 - (x)) * P_NUM_IRQ) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* Register set relative to 'ACB' */ 115*4882a593Smuzhiyun #define ACB_CONTROL 0x00 116*4882a593Smuzhiyun #define ACB_EN (1 << 0) 117*4882a593Smuzhiyun #define ACB_ALGORITHM (1 << 1) 118*4882a593Smuzhiyun #define ACB_FLUSH_SHIFT 2 119*4882a593Smuzhiyun #define ACB_FLUSH_MASK 0x3 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define ACB_QUEUE_0_CFG 0x08 122*4882a593Smuzhiyun #define XOFF_THRESHOLD_MASK 0x7ff 123*4882a593Smuzhiyun #define XON_EN (1 << 11) 124*4882a593Smuzhiyun #define TOTAL_XOFF_THRESHOLD_SHIFT 12 125*4882a593Smuzhiyun #define TOTAL_XOFF_THRESHOLD_MASK 0x7ff 126*4882a593Smuzhiyun #define TOTAL_XOFF_EN (1 << 23) 127*4882a593Smuzhiyun #define TOTAL_XON_EN (1 << 24) 128*4882a593Smuzhiyun #define PKTLEN_SHIFT 25 129*4882a593Smuzhiyun #define PKTLEN_MASK 0x3f 130*4882a593Smuzhiyun #define ACB_QUEUE_CFG(x) (ACB_QUEUE_0_CFG + ((x) * 0x4)) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* Register set relative to 'CORE' */ 133*4882a593Smuzhiyun #define CORE_G_PCTL_PORT0 0x00000 134*4882a593Smuzhiyun #define CORE_G_PCTL_PORT(x) (CORE_G_PCTL_PORT0 + (x * 0x4)) 135*4882a593Smuzhiyun #define CORE_IMP_CTL 0x00020 136*4882a593Smuzhiyun #define RX_DIS (1 << 0) 137*4882a593Smuzhiyun #define TX_DIS (1 << 1) 138*4882a593Smuzhiyun #define RX_BCST_EN (1 << 2) 139*4882a593Smuzhiyun #define RX_MCST_EN (1 << 3) 140*4882a593Smuzhiyun #define RX_UCST_EN (1 << 4) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define CORE_SWMODE 0x0002c 143*4882a593Smuzhiyun #define SW_FWDG_MODE (1 << 0) 144*4882a593Smuzhiyun #define SW_FWDG_EN (1 << 1) 145*4882a593Smuzhiyun #define RTRY_LMT_DIS (1 << 2) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define CORE_STS_OVERRIDE_IMP 0x00038 148*4882a593Smuzhiyun #define GMII_SPEED_UP_2G (1 << 6) 149*4882a593Smuzhiyun #define MII_SW_OR (1 << 7) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* Alternate layout for e.g: 7278 */ 152*4882a593Smuzhiyun #define CORE_STS_OVERRIDE_IMP2 0x39040 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define CORE_NEW_CTRL 0x00084 155*4882a593Smuzhiyun #define IP_MC (1 << 0) 156*4882a593Smuzhiyun #define OUTRANGEERR_DISCARD (1 << 1) 157*4882a593Smuzhiyun #define INRANGEERR_DISCARD (1 << 2) 158*4882a593Smuzhiyun #define CABLE_DIAG_LEN (1 << 3) 159*4882a593Smuzhiyun #define OVERRIDE_AUTO_PD_WAR (1 << 4) 160*4882a593Smuzhiyun #define EN_AUTO_PD_WAR (1 << 5) 161*4882a593Smuzhiyun #define UC_FWD_EN (1 << 6) 162*4882a593Smuzhiyun #define MC_FWD_EN (1 << 7) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CORE_SWITCH_CTRL 0x00088 165*4882a593Smuzhiyun #define MII_DUMB_FWDG_EN (1 << 6) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CORE_DIS_LEARN 0x000f0 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define CORE_SFT_LRN_CTRL 0x000f8 170*4882a593Smuzhiyun #define SW_LEARN_CNTL(x) (1 << (x)) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define CORE_STS_OVERRIDE_GMIIP_PORT(x) (0x160 + (x) * 4) 173*4882a593Smuzhiyun #define CORE_STS_OVERRIDE_GMIIP2_PORT(x) (0x39000 + (x) * 8) 174*4882a593Smuzhiyun #define LINK_STS (1 << 0) 175*4882a593Smuzhiyun #define DUPLX_MODE (1 << 1) 176*4882a593Smuzhiyun #define SPEED_SHIFT 2 177*4882a593Smuzhiyun #define SPEED_MASK 0x3 178*4882a593Smuzhiyun #define RXFLOW_CNTL (1 << 4) 179*4882a593Smuzhiyun #define TXFLOW_CNTL (1 << 5) 180*4882a593Smuzhiyun #define SW_OVERRIDE (1 << 6) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CORE_WATCHDOG_CTRL 0x001e4 183*4882a593Smuzhiyun #define SOFTWARE_RESET (1 << 7) 184*4882a593Smuzhiyun #define EN_CHIP_RST (1 << 6) 185*4882a593Smuzhiyun #define EN_SW_RESET (1 << 4) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define CORE_FAST_AGE_CTRL 0x00220 188*4882a593Smuzhiyun #define EN_FAST_AGE_STATIC (1 << 0) 189*4882a593Smuzhiyun #define EN_AGE_DYNAMIC (1 << 1) 190*4882a593Smuzhiyun #define EN_AGE_PORT (1 << 2) 191*4882a593Smuzhiyun #define EN_AGE_VLAN (1 << 3) 192*4882a593Smuzhiyun #define EN_AGE_SPT (1 << 4) 193*4882a593Smuzhiyun #define EN_AGE_MCAST (1 << 5) 194*4882a593Smuzhiyun #define FAST_AGE_STR_DONE (1 << 7) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define CORE_FAST_AGE_PORT 0x00224 197*4882a593Smuzhiyun #define AGE_PORT_MASK 0xf 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define CORE_FAST_AGE_VID 0x00228 200*4882a593Smuzhiyun #define AGE_VID_MASK 0x3fff 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define CORE_LNKSTS 0x00400 203*4882a593Smuzhiyun #define LNK_STS_MASK 0x1ff 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define CORE_SPDSTS 0x00410 206*4882a593Smuzhiyun #define SPDSTS_10 0 207*4882a593Smuzhiyun #define SPDSTS_100 1 208*4882a593Smuzhiyun #define SPDSTS_1000 2 209*4882a593Smuzhiyun #define SPDSTS_SHIFT 2 210*4882a593Smuzhiyun #define SPDSTS_MASK 0x3 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define CORE_DUPSTS 0x00420 213*4882a593Smuzhiyun #define CORE_DUPSTS_MASK 0x1ff 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define CORE_PAUSESTS 0x00428 216*4882a593Smuzhiyun #define PAUSESTS_TX_PAUSE_SHIFT 9 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define CORE_GMNCFGCFG 0x0800 219*4882a593Smuzhiyun #define RST_MIB_CNT (1 << 0) 220*4882a593Smuzhiyun #define RXBPDU_EN (1 << 1) 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define CORE_IMP0_PRT_ID 0x0804 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CORE_RST_MIB_CNT_EN 0x0950 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define CORE_ARLA_VTBL_RWCTRL 0x1600 227*4882a593Smuzhiyun #define ARLA_VTBL_CMD_WRITE 0 228*4882a593Smuzhiyun #define ARLA_VTBL_CMD_READ 1 229*4882a593Smuzhiyun #define ARLA_VTBL_CMD_CLEAR 2 230*4882a593Smuzhiyun #define ARLA_VTBL_STDN (1 << 7) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define CORE_ARLA_VTBL_ADDR 0x1604 233*4882a593Smuzhiyun #define VTBL_ADDR_INDEX_MASK 0xfff 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CORE_ARLA_VTBL_ENTRY 0x160c 236*4882a593Smuzhiyun #define FWD_MAP_MASK 0x1ff 237*4882a593Smuzhiyun #define UNTAG_MAP_MASK 0x1ff 238*4882a593Smuzhiyun #define UNTAG_MAP_SHIFT 9 239*4882a593Smuzhiyun #define MSTP_INDEX_MASK 0x7 240*4882a593Smuzhiyun #define MSTP_INDEX_SHIFT 18 241*4882a593Smuzhiyun #define FWD_MODE (1 << 21) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define CORE_MEM_PSM_VDD_CTRL 0x2380 244*4882a593Smuzhiyun #define P_TXQ_PSM_VDD_SHIFT 2 245*4882a593Smuzhiyun #define P_TXQ_PSM_VDD_MASK 0x3 246*4882a593Smuzhiyun #define P_TXQ_PSM_VDD(x) (P_TXQ_PSM_VDD_MASK << \ 247*4882a593Smuzhiyun ((x) * P_TXQ_PSM_VDD_SHIFT)) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define CORE_PORT_TC2_QOS_MAP_PORT(x) (0xc1c0 + ((x) * 0x10)) 250*4882a593Smuzhiyun #define PRT_TO_QID_MASK 0x3 251*4882a593Smuzhiyun #define PRT_TO_QID_SHIFT 3 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define CORE_PORT_VLAN_CTL_PORT(x) (0xc400 + ((x) * 0x8)) 254*4882a593Smuzhiyun #define PORT_VLAN_CTRL_MASK 0x1ff 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define CORE_TXQ_THD_PAUSE_QN_PORT_0 0x2c80 257*4882a593Smuzhiyun #define TXQ_PAUSE_THD_MASK 0x7ff 258*4882a593Smuzhiyun #define CORE_TXQ_THD_PAUSE_QN_PORT(x) (CORE_TXQ_THD_PAUSE_QN_PORT_0 + \ 259*4882a593Smuzhiyun (x) * 0x8) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define CORE_DEFAULT_1Q_TAG_P(x) (0xd040 + ((x) * 8)) 262*4882a593Smuzhiyun #define CFI_SHIFT 12 263*4882a593Smuzhiyun #define PRI_SHIFT 13 264*4882a593Smuzhiyun #define PRI_MASK 0x7 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CORE_JOIN_ALL_VLAN_EN 0xd140 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define CORE_CFP_ACC 0x28000 269*4882a593Smuzhiyun #define OP_STR_DONE (1 << 0) 270*4882a593Smuzhiyun #define OP_SEL_SHIFT 1 271*4882a593Smuzhiyun #define OP_SEL_READ (1 << OP_SEL_SHIFT) 272*4882a593Smuzhiyun #define OP_SEL_WRITE (2 << OP_SEL_SHIFT) 273*4882a593Smuzhiyun #define OP_SEL_SEARCH (4 << OP_SEL_SHIFT) 274*4882a593Smuzhiyun #define OP_SEL_MASK (7 << OP_SEL_SHIFT) 275*4882a593Smuzhiyun #define CFP_RAM_CLEAR (1 << 4) 276*4882a593Smuzhiyun #define RAM_SEL_SHIFT 10 277*4882a593Smuzhiyun #define TCAM_SEL (1 << RAM_SEL_SHIFT) 278*4882a593Smuzhiyun #define ACT_POL_RAM (2 << RAM_SEL_SHIFT) 279*4882a593Smuzhiyun #define RATE_METER_RAM (4 << RAM_SEL_SHIFT) 280*4882a593Smuzhiyun #define GREEN_STAT_RAM (8 << RAM_SEL_SHIFT) 281*4882a593Smuzhiyun #define YELLOW_STAT_RAM (16 << RAM_SEL_SHIFT) 282*4882a593Smuzhiyun #define RED_STAT_RAM (24 << RAM_SEL_SHIFT) 283*4882a593Smuzhiyun #define RAM_SEL_MASK (0x1f << RAM_SEL_SHIFT) 284*4882a593Smuzhiyun #define TCAM_RESET (1 << 15) 285*4882a593Smuzhiyun #define XCESS_ADDR_SHIFT 16 286*4882a593Smuzhiyun #define XCESS_ADDR_MASK 0xff 287*4882a593Smuzhiyun #define SEARCH_STS (1 << 27) 288*4882a593Smuzhiyun #define RD_STS_SHIFT 28 289*4882a593Smuzhiyun #define RD_STS_TCAM (1 << RD_STS_SHIFT) 290*4882a593Smuzhiyun #define RD_STS_ACT_POL_RAM (2 << RD_STS_SHIFT) 291*4882a593Smuzhiyun #define RD_STS_RATE_METER_RAM (4 << RD_STS_SHIFT) 292*4882a593Smuzhiyun #define RD_STS_STAT_RAM (8 << RD_STS_SHIFT) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define CORE_CFP_RATE_METER_GLOBAL_CTL 0x28010 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define CORE_CFP_DATA_PORT_0 0x28040 297*4882a593Smuzhiyun #define CORE_CFP_DATA_PORT(x) (CORE_CFP_DATA_PORT_0 + \ 298*4882a593Smuzhiyun (x) * 0x10) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* UDF_DATA7 */ 301*4882a593Smuzhiyun #define L3_FRAMING_SHIFT 24 302*4882a593Smuzhiyun #define L3_FRAMING_MASK (0x3 << L3_FRAMING_SHIFT) 303*4882a593Smuzhiyun #define IPTOS_SHIFT 16 304*4882a593Smuzhiyun #define IPTOS_MASK 0xff 305*4882a593Smuzhiyun #define IPPROTO_SHIFT 8 306*4882a593Smuzhiyun #define IPPROTO_MASK (0xff << IPPROTO_SHIFT) 307*4882a593Smuzhiyun #define IP_FRAG_SHIFT 7 308*4882a593Smuzhiyun #define IP_FRAG (1 << IP_FRAG_SHIFT) 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* UDF_DATA0 */ 311*4882a593Smuzhiyun #define SLICE_VALID 3 312*4882a593Smuzhiyun #define SLICE_NUM_SHIFT 2 313*4882a593Smuzhiyun #define SLICE_NUM(x) ((x) << SLICE_NUM_SHIFT) 314*4882a593Smuzhiyun #define SLICE_NUM_MASK 0x3 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define CORE_CFP_MASK_PORT_0 0x280c0 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define CORE_CFP_MASK_PORT(x) (CORE_CFP_MASK_PORT_0 + \ 319*4882a593Smuzhiyun (x) * 0x10) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define CORE_ACT_POL_DATA0 0x28140 322*4882a593Smuzhiyun #define VLAN_BYP (1 << 0) 323*4882a593Smuzhiyun #define EAP_BYP (1 << 1) 324*4882a593Smuzhiyun #define STP_BYP (1 << 2) 325*4882a593Smuzhiyun #define REASON_CODE_SHIFT 3 326*4882a593Smuzhiyun #define REASON_CODE_MASK 0x3f 327*4882a593Smuzhiyun #define LOOP_BK_EN (1 << 9) 328*4882a593Smuzhiyun #define NEW_TC_SHIFT 10 329*4882a593Smuzhiyun #define NEW_TC_MASK 0x7 330*4882a593Smuzhiyun #define CHANGE_TC (1 << 13) 331*4882a593Smuzhiyun #define DST_MAP_IB_SHIFT 14 332*4882a593Smuzhiyun #define DST_MAP_IB_MASK 0x1ff 333*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_SHIFT 24 334*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_MASK 0x3 335*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_NO_DEST (0 << CHANGE_FWRD_MAP_IB_SHIFT) 336*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_REM_ARL (1 << CHANGE_FWRD_MAP_IB_SHIFT) 337*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_REP_ARL (2 << CHANGE_FWRD_MAP_IB_SHIFT) 338*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_IB_ADD_DST (3 << CHANGE_FWRD_MAP_IB_SHIFT) 339*4882a593Smuzhiyun #define NEW_DSCP_IB_SHIFT 26 340*4882a593Smuzhiyun #define NEW_DSCP_IB_MASK 0x3f 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #define CORE_ACT_POL_DATA1 0x28150 343*4882a593Smuzhiyun #define CHANGE_DSCP_IB (1 << 0) 344*4882a593Smuzhiyun #define DST_MAP_OB_SHIFT 1 345*4882a593Smuzhiyun #define DST_MAP_OB_MASK 0x3ff 346*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_OB_SHIT 11 347*4882a593Smuzhiyun #define CHANGE_FWRD_MAP_OB_MASK 0x3 348*4882a593Smuzhiyun #define NEW_DSCP_OB_SHIFT 13 349*4882a593Smuzhiyun #define NEW_DSCP_OB_MASK 0x3f 350*4882a593Smuzhiyun #define CHANGE_DSCP_OB (1 << 19) 351*4882a593Smuzhiyun #define CHAIN_ID_SHIFT 20 352*4882a593Smuzhiyun #define CHAIN_ID_MASK 0xff 353*4882a593Smuzhiyun #define CHANGE_COLOR (1 << 28) 354*4882a593Smuzhiyun #define NEW_COLOR_SHIFT 29 355*4882a593Smuzhiyun #define NEW_COLOR_MASK 0x3 356*4882a593Smuzhiyun #define NEW_COLOR_GREEN (0 << NEW_COLOR_SHIFT) 357*4882a593Smuzhiyun #define NEW_COLOR_YELLOW (1 << NEW_COLOR_SHIFT) 358*4882a593Smuzhiyun #define NEW_COLOR_RED (2 << NEW_COLOR_SHIFT) 359*4882a593Smuzhiyun #define RED_DEFAULT (1 << 31) 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define CORE_ACT_POL_DATA2 0x28160 362*4882a593Smuzhiyun #define MAC_LIMIT_BYPASS (1 << 0) 363*4882a593Smuzhiyun #define CHANGE_TC_O (1 << 1) 364*4882a593Smuzhiyun #define NEW_TC_O_SHIFT 2 365*4882a593Smuzhiyun #define NEW_TC_O_MASK 0x7 366*4882a593Smuzhiyun #define SPCP_RMK_DISABLE (1 << 5) 367*4882a593Smuzhiyun #define CPCP_RMK_DISABLE (1 << 6) 368*4882a593Smuzhiyun #define DEI_RMK_DISABLE (1 << 7) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define CORE_RATE_METER0 0x28180 371*4882a593Smuzhiyun #define COLOR_MODE (1 << 0) 372*4882a593Smuzhiyun #define POLICER_ACTION (1 << 1) 373*4882a593Smuzhiyun #define COUPLING_FLAG (1 << 2) 374*4882a593Smuzhiyun #define POLICER_MODE_SHIFT 3 375*4882a593Smuzhiyun #define POLICER_MODE_MASK 0x3 376*4882a593Smuzhiyun #define POLICER_MODE_RFC2698 (0 << POLICER_MODE_SHIFT) 377*4882a593Smuzhiyun #define POLICER_MODE_RFC4115 (1 << POLICER_MODE_SHIFT) 378*4882a593Smuzhiyun #define POLICER_MODE_MEF (2 << POLICER_MODE_SHIFT) 379*4882a593Smuzhiyun #define POLICER_MODE_DISABLE (3 << POLICER_MODE_SHIFT) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define CORE_RATE_METER1 0x28190 382*4882a593Smuzhiyun #define EIR_TK_BKT_MASK 0x7fffff 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun #define CORE_RATE_METER2 0x281a0 385*4882a593Smuzhiyun #define EIR_BKT_SIZE_MASK 0xfffff 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define CORE_RATE_METER3 0x281b0 388*4882a593Smuzhiyun #define EIR_REF_CNT_MASK 0x7ffff 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define CORE_RATE_METER4 0x281c0 391*4882a593Smuzhiyun #define CIR_TK_BKT_MASK 0x7fffff 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define CORE_RATE_METER5 0x281d0 394*4882a593Smuzhiyun #define CIR_BKT_SIZE_MASK 0xfffff 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define CORE_RATE_METER6 0x281e0 397*4882a593Smuzhiyun #define CIR_REF_CNT_MASK 0x7ffff 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #define CORE_STAT_GREEN_CNTR 0x28200 400*4882a593Smuzhiyun #define CORE_STAT_YELLOW_CNTR 0x28210 401*4882a593Smuzhiyun #define CORE_STAT_RED_CNTR 0x28220 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #define CORE_CFP_CTL_REG 0x28400 404*4882a593Smuzhiyun #define CFP_EN_MAP_MASK 0x1ff 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun /* IPv4 slices, 3 of them */ 407*4882a593Smuzhiyun #define CORE_UDF_0_A_0_8_PORT_0 0x28440 408*4882a593Smuzhiyun #define CFG_UDF_OFFSET_MASK 0x1f 409*4882a593Smuzhiyun #define CFG_UDF_OFFSET_BASE_SHIFT 5 410*4882a593Smuzhiyun #define CFG_UDF_SOF (0 << CFG_UDF_OFFSET_BASE_SHIFT) 411*4882a593Smuzhiyun #define CFG_UDF_EOL2 (2 << CFG_UDF_OFFSET_BASE_SHIFT) 412*4882a593Smuzhiyun #define CFG_UDF_EOL3 (3 << CFG_UDF_OFFSET_BASE_SHIFT) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* IPv6 slices */ 415*4882a593Smuzhiyun #define CORE_UDF_0_B_0_8_PORT_0 0x28500 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* IPv6 chained slices */ 418*4882a593Smuzhiyun #define CORE_UDF_0_D_0_11_PORT_0 0x28680 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* Number of slices for IPv4, IPv6 and non-IP */ 421*4882a593Smuzhiyun #define UDF_NUM_SLICES 4 422*4882a593Smuzhiyun #define UDFS_PER_SLICE 9 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* Spacing between different slices */ 425*4882a593Smuzhiyun #define UDF_SLICE_OFFSET 0x40 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define CFP_NUM_RULES 256 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Number of egress queues per port */ 430*4882a593Smuzhiyun #define SF2_NUM_EGRESS_QUEUES 8 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #endif /* __BCM_SF2_REGS_H */ 433