1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Broadcom Starfighter2 private context
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014, Broadcom Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __BCM_SF2_H
9*4882a593Smuzhiyun #define __BCM_SF2_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/mii.h>
17*4882a593Smuzhiyun #include <linux/ethtool.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun #include <linux/if_vlan.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <net/dsa.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "bcm_sf2_regs.h"
26*4882a593Smuzhiyun #include "b53/b53_priv.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct bcm_sf2_hw_params {
29*4882a593Smuzhiyun u16 top_rev;
30*4882a593Smuzhiyun u16 core_rev;
31*4882a593Smuzhiyun u16 gphy_rev;
32*4882a593Smuzhiyun u32 num_gphy;
33*4882a593Smuzhiyun u8 num_acb_queue;
34*4882a593Smuzhiyun u8 num_rgmii;
35*4882a593Smuzhiyun u8 num_ports;
36*4882a593Smuzhiyun u8 fcb_pause_override:1;
37*4882a593Smuzhiyun u8 acb_packets_inflight:1;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define BCM_SF2_REGS_NAME {\
41*4882a593Smuzhiyun "core", "reg", "intrl2_0", "intrl2_1", "fcb", "acb" \
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define BCM_SF2_REGS_NUM 6
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct bcm_sf2_port_status {
47*4882a593Smuzhiyun unsigned int link;
48*4882a593Smuzhiyun bool enabled;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct bcm_sf2_cfp_priv {
52*4882a593Smuzhiyun /* Mutex protecting concurrent accesses to the CFP registers */
53*4882a593Smuzhiyun struct mutex lock;
54*4882a593Smuzhiyun DECLARE_BITMAP(used, CFP_NUM_RULES);
55*4882a593Smuzhiyun DECLARE_BITMAP(unique, CFP_NUM_RULES);
56*4882a593Smuzhiyun unsigned int rules_cnt;
57*4882a593Smuzhiyun struct list_head rules_list;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct bcm_sf2_priv {
61*4882a593Smuzhiyun /* Base registers, keep those in order with BCM_SF2_REGS_NAME */
62*4882a593Smuzhiyun void __iomem *core;
63*4882a593Smuzhiyun void __iomem *reg;
64*4882a593Smuzhiyun void __iomem *intrl2_0;
65*4882a593Smuzhiyun void __iomem *intrl2_1;
66*4882a593Smuzhiyun void __iomem *fcb;
67*4882a593Smuzhiyun void __iomem *acb;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct reset_control *rcdev;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Register offsets indirection tables */
72*4882a593Smuzhiyun u32 type;
73*4882a593Smuzhiyun const u16 *reg_offsets;
74*4882a593Smuzhiyun unsigned int core_reg_align;
75*4882a593Smuzhiyun unsigned int num_cfp_rules;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* spinlock protecting access to the indirect registers */
78*4882a593Smuzhiyun spinlock_t indir_lock;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun int irq0;
81*4882a593Smuzhiyun int irq1;
82*4882a593Smuzhiyun u32 irq0_stat;
83*4882a593Smuzhiyun u32 irq0_mask;
84*4882a593Smuzhiyun u32 irq1_stat;
85*4882a593Smuzhiyun u32 irq1_mask;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Backing b53_device */
88*4882a593Smuzhiyun struct b53_device *dev;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct bcm_sf2_hw_params hw_params;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct bcm_sf2_port_status port_sts[DSA_MAX_PORTS];
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Mask of ports enabled for Wake-on-LAN */
95*4882a593Smuzhiyun u32 wol_ports_mask;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct clk *clk;
98*4882a593Smuzhiyun struct clk *clk_mdiv;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* MoCA port location */
101*4882a593Smuzhiyun int moca_port;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Bitmask of ports having an integrated PHY */
104*4882a593Smuzhiyun unsigned int int_phy_mask;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Master and slave MDIO bus controller */
107*4882a593Smuzhiyun unsigned int indir_phy_mask;
108*4882a593Smuzhiyun struct device_node *master_mii_dn;
109*4882a593Smuzhiyun struct mii_bus *slave_mii_bus;
110*4882a593Smuzhiyun struct mii_bus *master_mii_bus;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Bitmask of ports needing BRCM tags */
113*4882a593Smuzhiyun unsigned int brcm_tag_mask;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* CFP rules context */
116*4882a593Smuzhiyun struct bcm_sf2_cfp_priv cfp;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
bcm_sf2_to_priv(struct dsa_switch * ds)119*4882a593Smuzhiyun static inline struct bcm_sf2_priv *bcm_sf2_to_priv(struct dsa_switch *ds)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct b53_device *dev = ds->priv;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return dev->priv;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
bcm_sf2_mangle_addr(struct bcm_sf2_priv * priv,u32 off)126*4882a593Smuzhiyun static inline u32 bcm_sf2_mangle_addr(struct bcm_sf2_priv *priv, u32 off)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun return off << priv->core_reg_align;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define SF2_IO_MACRO(name) \
132*4882a593Smuzhiyun static inline u32 name##_readl(struct bcm_sf2_priv *priv, u32 off) \
133*4882a593Smuzhiyun { \
134*4882a593Smuzhiyun return readl_relaxed(priv->name + off); \
135*4882a593Smuzhiyun } \
136*4882a593Smuzhiyun static inline void name##_writel(struct bcm_sf2_priv *priv, \
137*4882a593Smuzhiyun u32 val, u32 off) \
138*4882a593Smuzhiyun { \
139*4882a593Smuzhiyun writel_relaxed(val, priv->name + off); \
140*4882a593Smuzhiyun } \
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Accesses to 64-bits register requires us to latch the hi/lo pairs
143*4882a593Smuzhiyun * using the REG_DIR_DATA_{READ,WRITE} ancillary registers. The 'indir_lock'
144*4882a593Smuzhiyun * spinlock is automatically grabbed and released to provide relative
145*4882a593Smuzhiyun * atomiticy with latched reads/writes.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun #define SF2_IO64_MACRO(name) \
148*4882a593Smuzhiyun static inline u64 name##_readq(struct bcm_sf2_priv *priv, u32 off) \
149*4882a593Smuzhiyun { \
150*4882a593Smuzhiyun u32 indir, dir; \
151*4882a593Smuzhiyun spin_lock(&priv->indir_lock); \
152*4882a593Smuzhiyun dir = name##_readl(priv, off); \
153*4882a593Smuzhiyun indir = reg_readl(priv, REG_DIR_DATA_READ); \
154*4882a593Smuzhiyun spin_unlock(&priv->indir_lock); \
155*4882a593Smuzhiyun return (u64)indir << 32 | dir; \
156*4882a593Smuzhiyun } \
157*4882a593Smuzhiyun static inline void name##_writeq(struct bcm_sf2_priv *priv, u64 val, \
158*4882a593Smuzhiyun u32 off) \
159*4882a593Smuzhiyun { \
160*4882a593Smuzhiyun spin_lock(&priv->indir_lock); \
161*4882a593Smuzhiyun reg_writel(priv, upper_32_bits(val), REG_DIR_DATA_WRITE); \
162*4882a593Smuzhiyun name##_writel(priv, lower_32_bits(val), off); \
163*4882a593Smuzhiyun spin_unlock(&priv->indir_lock); \
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define SWITCH_INTR_L2(which) \
167*4882a593Smuzhiyun static inline void intrl2_##which##_mask_clear(struct bcm_sf2_priv *priv, \
168*4882a593Smuzhiyun u32 mask) \
169*4882a593Smuzhiyun { \
170*4882a593Smuzhiyun priv->irq##which##_mask &= ~(mask); \
171*4882a593Smuzhiyun intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
172*4882a593Smuzhiyun } \
173*4882a593Smuzhiyun static inline void intrl2_##which##_mask_set(struct bcm_sf2_priv *priv, \
174*4882a593Smuzhiyun u32 mask) \
175*4882a593Smuzhiyun { \
176*4882a593Smuzhiyun intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
177*4882a593Smuzhiyun priv->irq##which##_mask |= (mask); \
178*4882a593Smuzhiyun } \
179*4882a593Smuzhiyun
core_readl(struct bcm_sf2_priv * priv,u32 off)180*4882a593Smuzhiyun static inline u32 core_readl(struct bcm_sf2_priv *priv, u32 off)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u32 tmp = bcm_sf2_mangle_addr(priv, off);
183*4882a593Smuzhiyun return readl_relaxed(priv->core + tmp);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
core_writel(struct bcm_sf2_priv * priv,u32 val,u32 off)186*4882a593Smuzhiyun static inline void core_writel(struct bcm_sf2_priv *priv, u32 val, u32 off)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 tmp = bcm_sf2_mangle_addr(priv, off);
189*4882a593Smuzhiyun writel_relaxed(val, priv->core + tmp);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
reg_readl(struct bcm_sf2_priv * priv,u16 off)192*4882a593Smuzhiyun static inline u32 reg_readl(struct bcm_sf2_priv *priv, u16 off)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun return readl_relaxed(priv->reg + priv->reg_offsets[off]);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
reg_writel(struct bcm_sf2_priv * priv,u32 val,u16 off)197*4882a593Smuzhiyun static inline void reg_writel(struct bcm_sf2_priv *priv, u32 val, u16 off)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun writel_relaxed(val, priv->reg + priv->reg_offsets[off]);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun SF2_IO64_MACRO(core);
203*4882a593Smuzhiyun SF2_IO_MACRO(intrl2_0);
204*4882a593Smuzhiyun SF2_IO_MACRO(intrl2_1);
205*4882a593Smuzhiyun SF2_IO_MACRO(fcb);
206*4882a593Smuzhiyun SF2_IO_MACRO(acb);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun SWITCH_INTR_L2(0);
209*4882a593Smuzhiyun SWITCH_INTR_L2(1);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* RXNFC */
212*4882a593Smuzhiyun int bcm_sf2_get_rxnfc(struct dsa_switch *ds, int port,
213*4882a593Smuzhiyun struct ethtool_rxnfc *nfc, u32 *rule_locs);
214*4882a593Smuzhiyun int bcm_sf2_set_rxnfc(struct dsa_switch *ds, int port,
215*4882a593Smuzhiyun struct ethtool_rxnfc *nfc);
216*4882a593Smuzhiyun int bcm_sf2_cfp_rst(struct bcm_sf2_priv *priv);
217*4882a593Smuzhiyun void bcm_sf2_cfp_exit(struct dsa_switch *ds);
218*4882a593Smuzhiyun int bcm_sf2_cfp_resume(struct dsa_switch *ds);
219*4882a593Smuzhiyun void bcm_sf2_cfp_get_strings(struct dsa_switch *ds, int port,
220*4882a593Smuzhiyun u32 stringset, uint8_t *data);
221*4882a593Smuzhiyun void bcm_sf2_cfp_get_ethtool_stats(struct dsa_switch *ds, int port,
222*4882a593Smuzhiyun uint64_t *data);
223*4882a593Smuzhiyun int bcm_sf2_cfp_get_sset_count(struct dsa_switch *ds, int port, int sset);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #endif /* __BCM_SF2_H */
226