xref: /OK3568_Linux_fs/kernel/drivers/net/dsa/bcm_sf2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom Starfighter 2 DSA switch driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014, Broadcom Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/list.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/phy.h>
14*4882a593Smuzhiyun #include <linux/phy_fixed.h>
15*4882a593Smuzhiyun #include <linux/phylink.h>
16*4882a593Smuzhiyun #include <linux/mii.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/of_net.h>
22*4882a593Smuzhiyun #include <linux/of_mdio.h>
23*4882a593Smuzhiyun #include <net/dsa.h>
24*4882a593Smuzhiyun #include <linux/ethtool.h>
25*4882a593Smuzhiyun #include <linux/if_bridge.h>
26*4882a593Smuzhiyun #include <linux/brcmphy.h>
27*4882a593Smuzhiyun #include <linux/etherdevice.h>
28*4882a593Smuzhiyun #include <linux/platform_data/b53.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "bcm_sf2.h"
31*4882a593Smuzhiyun #include "bcm_sf2_regs.h"
32*4882a593Smuzhiyun #include "b53/b53_priv.h"
33*4882a593Smuzhiyun #include "b53/b53_regs.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Return the number of active ports, not counting the IMP (CPU) port */
bcm_sf2_num_active_ports(struct dsa_switch * ds)36*4882a593Smuzhiyun static unsigned int bcm_sf2_num_active_ports(struct dsa_switch *ds)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
39*4882a593Smuzhiyun 	unsigned int port, count = 0;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	for (port = 0; port < ds->num_ports; port++) {
42*4882a593Smuzhiyun 		if (dsa_is_cpu_port(ds, port))
43*4882a593Smuzhiyun 			continue;
44*4882a593Smuzhiyun 		if (priv->port_sts[port].enabled)
45*4882a593Smuzhiyun 			count++;
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	return count;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
bcm_sf2_recalc_clock(struct dsa_switch * ds)51*4882a593Smuzhiyun static void bcm_sf2_recalc_clock(struct dsa_switch *ds)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
54*4882a593Smuzhiyun 	unsigned long new_rate;
55*4882a593Smuzhiyun 	unsigned int ports_active;
56*4882a593Smuzhiyun 	/* Frequenty in Mhz */
57*4882a593Smuzhiyun 	static const unsigned long rate_table[] = {
58*4882a593Smuzhiyun 		59220000,
59*4882a593Smuzhiyun 		60820000,
60*4882a593Smuzhiyun 		62500000,
61*4882a593Smuzhiyun 		62500000,
62*4882a593Smuzhiyun 	};
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	ports_active = bcm_sf2_num_active_ports(ds);
65*4882a593Smuzhiyun 	if (ports_active == 0 || !priv->clk_mdiv)
66*4882a593Smuzhiyun 		return;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* If we overflow our table, just use the recommended operational
69*4882a593Smuzhiyun 	 * frequency
70*4882a593Smuzhiyun 	 */
71*4882a593Smuzhiyun 	if (ports_active > ARRAY_SIZE(rate_table))
72*4882a593Smuzhiyun 		new_rate = 90000000;
73*4882a593Smuzhiyun 	else
74*4882a593Smuzhiyun 		new_rate = rate_table[ports_active - 1];
75*4882a593Smuzhiyun 	clk_set_rate(priv->clk_mdiv, new_rate);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
bcm_sf2_imp_setup(struct dsa_switch * ds,int port)78*4882a593Smuzhiyun static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
81*4882a593Smuzhiyun 	unsigned int i;
82*4882a593Smuzhiyun 	u32 reg, offset;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Enable the port memories */
85*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
86*4882a593Smuzhiyun 	reg &= ~P_TXQ_PSM_VDD(port);
87*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Enable forwarding */
90*4882a593Smuzhiyun 	core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Enable IMP port in dumb mode */
93*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_SWITCH_CTRL);
94*4882a593Smuzhiyun 	reg |= MII_DUMB_FWDG_EN;
95*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_SWITCH_CTRL);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Configure Traffic Class to QoS mapping, allow each priority to map
98*4882a593Smuzhiyun 	 * to a different queue number
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
101*4882a593Smuzhiyun 	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
102*4882a593Smuzhiyun 		reg |= i << (PRT_TO_QID_SHIFT * i);
103*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	b53_brcm_hdr_setup(ds, port);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (port == 8) {
108*4882a593Smuzhiyun 		if (priv->type == BCM7445_DEVICE_ID)
109*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_IMP;
110*4882a593Smuzhiyun 		else
111*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_IMP2;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		/* Force link status for IMP port */
114*4882a593Smuzhiyun 		reg = core_readl(priv, offset);
115*4882a593Smuzhiyun 		reg |= (MII_SW_OR | LINK_STS);
116*4882a593Smuzhiyun 		reg &= ~GMII_SPEED_UP_2G;
117*4882a593Smuzhiyun 		core_writel(priv, reg, offset);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
120*4882a593Smuzhiyun 		reg = core_readl(priv, CORE_IMP_CTL);
121*4882a593Smuzhiyun 		reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
122*4882a593Smuzhiyun 		reg &= ~(RX_DIS | TX_DIS);
123*4882a593Smuzhiyun 		core_writel(priv, reg, CORE_IMP_CTL);
124*4882a593Smuzhiyun 	} else {
125*4882a593Smuzhiyun 		reg = core_readl(priv, CORE_G_PCTL_PORT(port));
126*4882a593Smuzhiyun 		reg &= ~(RX_DIS | TX_DIS);
127*4882a593Smuzhiyun 		core_writel(priv, reg, CORE_G_PCTL_PORT(port));
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	priv->port_sts[port].enabled = true;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
bcm_sf2_gphy_enable_set(struct dsa_switch * ds,bool enable)133*4882a593Smuzhiyun static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
136*4882a593Smuzhiyun 	u32 reg;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	reg = reg_readl(priv, REG_SPHY_CNTRL);
139*4882a593Smuzhiyun 	if (enable) {
140*4882a593Smuzhiyun 		reg |= PHY_RESET;
141*4882a593Smuzhiyun 		reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
142*4882a593Smuzhiyun 		reg_writel(priv, reg, REG_SPHY_CNTRL);
143*4882a593Smuzhiyun 		udelay(21);
144*4882a593Smuzhiyun 		reg = reg_readl(priv, REG_SPHY_CNTRL);
145*4882a593Smuzhiyun 		reg &= ~PHY_RESET;
146*4882a593Smuzhiyun 	} else {
147*4882a593Smuzhiyun 		reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
148*4882a593Smuzhiyun 		reg_writel(priv, reg, REG_SPHY_CNTRL);
149*4882a593Smuzhiyun 		mdelay(1);
150*4882a593Smuzhiyun 		reg |= CK25_DIS;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 	reg_writel(priv, reg, REG_SPHY_CNTRL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Use PHY-driven LED signaling */
155*4882a593Smuzhiyun 	if (!enable) {
156*4882a593Smuzhiyun 		reg = reg_readl(priv, REG_LED_CNTRL(0));
157*4882a593Smuzhiyun 		reg |= SPDLNK_SRC_SEL;
158*4882a593Smuzhiyun 		reg_writel(priv, reg, REG_LED_CNTRL(0));
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
bcm_sf2_port_intr_enable(struct bcm_sf2_priv * priv,int port)162*4882a593Smuzhiyun static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
163*4882a593Smuzhiyun 					    int port)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	unsigned int off;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	switch (port) {
168*4882a593Smuzhiyun 	case 7:
169*4882a593Smuzhiyun 		off = P7_IRQ_OFF;
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	case 0:
172*4882a593Smuzhiyun 		/* Port 0 interrupts are located on the first bank */
173*4882a593Smuzhiyun 		intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
174*4882a593Smuzhiyun 		return;
175*4882a593Smuzhiyun 	default:
176*4882a593Smuzhiyun 		off = P_IRQ_OFF(port);
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
bcm_sf2_port_intr_disable(struct bcm_sf2_priv * priv,int port)183*4882a593Smuzhiyun static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
184*4882a593Smuzhiyun 					     int port)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	unsigned int off;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	switch (port) {
189*4882a593Smuzhiyun 	case 7:
190*4882a593Smuzhiyun 		off = P7_IRQ_OFF;
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	case 0:
193*4882a593Smuzhiyun 		/* Port 0 interrupts are located on the first bank */
194*4882a593Smuzhiyun 		intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
195*4882a593Smuzhiyun 		intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
196*4882a593Smuzhiyun 		return;
197*4882a593Smuzhiyun 	default:
198*4882a593Smuzhiyun 		off = P_IRQ_OFF(port);
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	intrl2_1_mask_set(priv, P_IRQ_MASK(off));
203*4882a593Smuzhiyun 	intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
bcm_sf2_port_setup(struct dsa_switch * ds,int port,struct phy_device * phy)206*4882a593Smuzhiyun static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
207*4882a593Smuzhiyun 			      struct phy_device *phy)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
210*4882a593Smuzhiyun 	unsigned int i;
211*4882a593Smuzhiyun 	u32 reg;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (!dsa_is_user_port(ds, port))
214*4882a593Smuzhiyun 		return 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	priv->port_sts[port].enabled = true;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	bcm_sf2_recalc_clock(ds);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Clear the memory power down */
221*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
222*4882a593Smuzhiyun 	reg &= ~P_TXQ_PSM_VDD(port);
223*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Enable Broadcom tags for that port if requested */
226*4882a593Smuzhiyun 	if (priv->brcm_tag_mask & BIT(port))
227*4882a593Smuzhiyun 		b53_brcm_hdr_setup(ds, port);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Configure Traffic Class to QoS mapping, allow each priority to map
230*4882a593Smuzhiyun 	 * to a different queue number
231*4882a593Smuzhiyun 	 */
232*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
233*4882a593Smuzhiyun 	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
234*4882a593Smuzhiyun 		reg |= i << (PRT_TO_QID_SHIFT * i);
235*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Re-enable the GPHY and re-apply workarounds */
238*4882a593Smuzhiyun 	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
239*4882a593Smuzhiyun 		bcm_sf2_gphy_enable_set(ds, true);
240*4882a593Smuzhiyun 		if (phy) {
241*4882a593Smuzhiyun 			/* if phy_stop() has been called before, phy
242*4882a593Smuzhiyun 			 * will be in halted state, and phy_start()
243*4882a593Smuzhiyun 			 * will call resume.
244*4882a593Smuzhiyun 			 *
245*4882a593Smuzhiyun 			 * the resume path does not configure back
246*4882a593Smuzhiyun 			 * autoneg settings, and since we hard reset
247*4882a593Smuzhiyun 			 * the phy manually here, we need to reset the
248*4882a593Smuzhiyun 			 * state machine also.
249*4882a593Smuzhiyun 			 */
250*4882a593Smuzhiyun 			phy->state = PHY_READY;
251*4882a593Smuzhiyun 			phy_init_hw(phy);
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Enable MoCA port interrupts to get notified */
256*4882a593Smuzhiyun 	if (port == priv->moca_port)
257*4882a593Smuzhiyun 		bcm_sf2_port_intr_enable(priv, port);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Set per-queue pause threshold to 32 */
260*4882a593Smuzhiyun 	core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Set ACB threshold to 24 */
263*4882a593Smuzhiyun 	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
264*4882a593Smuzhiyun 		reg = acb_readl(priv, ACB_QUEUE_CFG(port *
265*4882a593Smuzhiyun 						    SF2_NUM_EGRESS_QUEUES + i));
266*4882a593Smuzhiyun 		reg &= ~XOFF_THRESHOLD_MASK;
267*4882a593Smuzhiyun 		reg |= 24;
268*4882a593Smuzhiyun 		acb_writel(priv, reg, ACB_QUEUE_CFG(port *
269*4882a593Smuzhiyun 						    SF2_NUM_EGRESS_QUEUES + i));
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return b53_enable_port(ds, port, phy);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
bcm_sf2_port_disable(struct dsa_switch * ds,int port)275*4882a593Smuzhiyun static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
278*4882a593Smuzhiyun 	u32 reg;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Disable learning while in WoL mode */
281*4882a593Smuzhiyun 	if (priv->wol_ports_mask & (1 << port)) {
282*4882a593Smuzhiyun 		reg = core_readl(priv, CORE_DIS_LEARN);
283*4882a593Smuzhiyun 		reg |= BIT(port);
284*4882a593Smuzhiyun 		core_writel(priv, reg, CORE_DIS_LEARN);
285*4882a593Smuzhiyun 		return;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (port == priv->moca_port)
289*4882a593Smuzhiyun 		bcm_sf2_port_intr_disable(priv, port);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
292*4882a593Smuzhiyun 		bcm_sf2_gphy_enable_set(ds, false);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	b53_disable_port(ds, port);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Power down the port memory */
297*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
298*4882a593Smuzhiyun 	reg |= P_TXQ_PSM_VDD(port);
299*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	priv->port_sts[port].enabled = false;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	bcm_sf2_recalc_clock(ds);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 
bcm_sf2_sw_indir_rw(struct bcm_sf2_priv * priv,int op,int addr,int regnum,u16 val)307*4882a593Smuzhiyun static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
308*4882a593Smuzhiyun 			       int regnum, u16 val)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	int ret = 0;
311*4882a593Smuzhiyun 	u32 reg;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	reg = reg_readl(priv, REG_SWITCH_CNTRL);
314*4882a593Smuzhiyun 	reg |= MDIO_MASTER_SEL;
315*4882a593Smuzhiyun 	reg_writel(priv, reg, REG_SWITCH_CNTRL);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Page << 8 | offset */
318*4882a593Smuzhiyun 	reg = 0x70;
319*4882a593Smuzhiyun 	reg <<= 2;
320*4882a593Smuzhiyun 	core_writel(priv, addr, reg);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Page << 8 | offset */
323*4882a593Smuzhiyun 	reg = 0x80 << 8 | regnum << 1;
324*4882a593Smuzhiyun 	reg <<= 2;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (op)
327*4882a593Smuzhiyun 		ret = core_readl(priv, reg);
328*4882a593Smuzhiyun 	else
329*4882a593Smuzhiyun 		core_writel(priv, val, reg);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	reg = reg_readl(priv, REG_SWITCH_CNTRL);
332*4882a593Smuzhiyun 	reg &= ~MDIO_MASTER_SEL;
333*4882a593Smuzhiyun 	reg_writel(priv, reg, REG_SWITCH_CNTRL);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return ret & 0xffff;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
bcm_sf2_sw_mdio_read(struct mii_bus * bus,int addr,int regnum)338*4882a593Smuzhiyun static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bus->priv;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Intercept reads from Broadcom pseudo-PHY address, else, send
343*4882a593Smuzhiyun 	 * them to our master MDIO bus controller
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
346*4882a593Smuzhiyun 		return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
347*4882a593Smuzhiyun 	else
348*4882a593Smuzhiyun 		return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
bcm_sf2_sw_mdio_write(struct mii_bus * bus,int addr,int regnum,u16 val)351*4882a593Smuzhiyun static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
352*4882a593Smuzhiyun 				 u16 val)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bus->priv;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* Intercept writes to the Broadcom pseudo-PHY address, else,
357*4882a593Smuzhiyun 	 * send them to our master MDIO bus controller
358*4882a593Smuzhiyun 	 */
359*4882a593Smuzhiyun 	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
360*4882a593Smuzhiyun 		return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
361*4882a593Smuzhiyun 	else
362*4882a593Smuzhiyun 		return mdiobus_write_nested(priv->master_mii_bus, addr,
363*4882a593Smuzhiyun 				regnum, val);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
bcm_sf2_switch_0_isr(int irq,void * dev_id)366*4882a593Smuzhiyun static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct dsa_switch *ds = dev_id;
369*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
372*4882a593Smuzhiyun 				~priv->irq0_mask;
373*4882a593Smuzhiyun 	intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return IRQ_HANDLED;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
bcm_sf2_switch_1_isr(int irq,void * dev_id)378*4882a593Smuzhiyun static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct dsa_switch *ds = dev_id;
381*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
384*4882a593Smuzhiyun 				~priv->irq1_mask;
385*4882a593Smuzhiyun 	intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
388*4882a593Smuzhiyun 		priv->port_sts[7].link = true;
389*4882a593Smuzhiyun 		dsa_port_phylink_mac_change(ds, 7, true);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 	if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
392*4882a593Smuzhiyun 		priv->port_sts[7].link = false;
393*4882a593Smuzhiyun 		dsa_port_phylink_mac_change(ds, 7, false);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return IRQ_HANDLED;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
bcm_sf2_sw_rst(struct bcm_sf2_priv * priv)399*4882a593Smuzhiyun static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	unsigned int timeout = 1000;
402*4882a593Smuzhiyun 	u32 reg;
403*4882a593Smuzhiyun 	int ret;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* The watchdog reset does not work on 7278, we need to hit the
406*4882a593Smuzhiyun 	 * "external" reset line through the reset controller.
407*4882a593Smuzhiyun 	 */
408*4882a593Smuzhiyun 	if (priv->type == BCM7278_DEVICE_ID && !IS_ERR(priv->rcdev)) {
409*4882a593Smuzhiyun 		ret = reset_control_assert(priv->rcdev);
410*4882a593Smuzhiyun 		if (ret)
411*4882a593Smuzhiyun 			return ret;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		return reset_control_deassert(priv->rcdev);
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_WATCHDOG_CTRL);
417*4882a593Smuzhiyun 	reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
418*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_WATCHDOG_CTRL);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	do {
421*4882a593Smuzhiyun 		reg = core_readl(priv, CORE_WATCHDOG_CTRL);
422*4882a593Smuzhiyun 		if (!(reg & SOFTWARE_RESET))
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		usleep_range(1000, 2000);
426*4882a593Smuzhiyun 	} while (timeout-- > 0);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (timeout == 0)
429*4882a593Smuzhiyun 		return -ETIMEDOUT;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
bcm_sf2_intr_disable(struct bcm_sf2_priv * priv)434*4882a593Smuzhiyun static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	intrl2_0_mask_set(priv, 0xffffffff);
437*4882a593Smuzhiyun 	intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
438*4882a593Smuzhiyun 	intrl2_1_mask_set(priv, 0xffffffff);
439*4882a593Smuzhiyun 	intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
bcm_sf2_identify_ports(struct bcm_sf2_priv * priv,struct device_node * dn)442*4882a593Smuzhiyun static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
443*4882a593Smuzhiyun 				   struct device_node *dn)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct device_node *port;
446*4882a593Smuzhiyun 	unsigned int port_num;
447*4882a593Smuzhiyun 	struct property *prop;
448*4882a593Smuzhiyun 	phy_interface_t mode;
449*4882a593Smuzhiyun 	int err;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	priv->moca_port = -1;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	for_each_available_child_of_node(dn, port) {
454*4882a593Smuzhiyun 		if (of_property_read_u32(port, "reg", &port_num))
455*4882a593Smuzhiyun 			continue;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		/* Internal PHYs get assigned a specific 'phy-mode' property
458*4882a593Smuzhiyun 		 * value: "internal" to help flag them before MDIO probing
459*4882a593Smuzhiyun 		 * has completed, since they might be turned off at that
460*4882a593Smuzhiyun 		 * time
461*4882a593Smuzhiyun 		 */
462*4882a593Smuzhiyun 		err = of_get_phy_mode(port, &mode);
463*4882a593Smuzhiyun 		if (err)
464*4882a593Smuzhiyun 			continue;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		if (mode == PHY_INTERFACE_MODE_INTERNAL)
467*4882a593Smuzhiyun 			priv->int_phy_mask |= 1 << port_num;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		if (mode == PHY_INTERFACE_MODE_MOCA)
470*4882a593Smuzhiyun 			priv->moca_port = port_num;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
473*4882a593Smuzhiyun 			priv->brcm_tag_mask |= 1 << port_num;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		/* Ensure that port 5 is not picked up as a DSA CPU port
476*4882a593Smuzhiyun 		 * flavour but a regular port instead. We should be using
477*4882a593Smuzhiyun 		 * devlink to be able to set the port flavour.
478*4882a593Smuzhiyun 		 */
479*4882a593Smuzhiyun 		if (port_num == 5 && priv->type == BCM7278_DEVICE_ID) {
480*4882a593Smuzhiyun 			prop = of_find_property(port, "ethernet", NULL);
481*4882a593Smuzhiyun 			if (prop)
482*4882a593Smuzhiyun 				of_remove_property(port, prop);
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
bcm_sf2_mdio_register(struct dsa_switch * ds)487*4882a593Smuzhiyun static int bcm_sf2_mdio_register(struct dsa_switch *ds)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
490*4882a593Smuzhiyun 	struct device_node *dn, *child;
491*4882a593Smuzhiyun 	struct phy_device *phydev;
492*4882a593Smuzhiyun 	struct property *prop;
493*4882a593Smuzhiyun 	static int index;
494*4882a593Smuzhiyun 	int err, reg;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Find our integrated MDIO bus node */
497*4882a593Smuzhiyun 	dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
498*4882a593Smuzhiyun 	priv->master_mii_bus = of_mdio_find_bus(dn);
499*4882a593Smuzhiyun 	if (!priv->master_mii_bus) {
500*4882a593Smuzhiyun 		of_node_put(dn);
501*4882a593Smuzhiyun 		return -EPROBE_DEFER;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	get_device(&priv->master_mii_bus->dev);
505*4882a593Smuzhiyun 	priv->master_mii_dn = dn;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	priv->slave_mii_bus = mdiobus_alloc();
508*4882a593Smuzhiyun 	if (!priv->slave_mii_bus) {
509*4882a593Smuzhiyun 		of_node_put(dn);
510*4882a593Smuzhiyun 		return -ENOMEM;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	priv->slave_mii_bus->priv = priv;
514*4882a593Smuzhiyun 	priv->slave_mii_bus->name = "sf2 slave mii";
515*4882a593Smuzhiyun 	priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
516*4882a593Smuzhiyun 	priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
517*4882a593Smuzhiyun 	snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
518*4882a593Smuzhiyun 		 index++);
519*4882a593Smuzhiyun 	priv->slave_mii_bus->dev.of_node = dn;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Include the pseudo-PHY address to divert reads towards our
522*4882a593Smuzhiyun 	 * workaround. This is only required for 7445D0, since 7445E0
523*4882a593Smuzhiyun 	 * disconnects the internal switch pseudo-PHY such that we can use the
524*4882a593Smuzhiyun 	 * regular SWITCH_MDIO master controller instead.
525*4882a593Smuzhiyun 	 *
526*4882a593Smuzhiyun 	 * Here we flag the pseudo PHY as needing special treatment and would
527*4882a593Smuzhiyun 	 * otherwise make all other PHY read/writes go to the master MDIO bus
528*4882a593Smuzhiyun 	 * controller that comes with this switch backed by the "mdio-unimac"
529*4882a593Smuzhiyun 	 * driver.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	if (of_machine_is_compatible("brcm,bcm7445d0"))
532*4882a593Smuzhiyun 		priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR) | (1 << 0);
533*4882a593Smuzhiyun 	else
534*4882a593Smuzhiyun 		priv->indir_phy_mask = 0;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	ds->phys_mii_mask = priv->indir_phy_mask;
537*4882a593Smuzhiyun 	ds->slave_mii_bus = priv->slave_mii_bus;
538*4882a593Smuzhiyun 	priv->slave_mii_bus->parent = ds->dev->parent;
539*4882a593Smuzhiyun 	priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* We need to make sure that of_phy_connect() will not work by
542*4882a593Smuzhiyun 	 * removing the 'phandle' and 'linux,phandle' properties and
543*4882a593Smuzhiyun 	 * unregister the existing PHY device that was already registered.
544*4882a593Smuzhiyun 	 */
545*4882a593Smuzhiyun 	for_each_available_child_of_node(dn, child) {
546*4882a593Smuzhiyun 		if (of_property_read_u32(child, "reg", &reg) ||
547*4882a593Smuzhiyun 		    reg >= PHY_MAX_ADDR)
548*4882a593Smuzhiyun 			continue;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		if (!(priv->indir_phy_mask & BIT(reg)))
551*4882a593Smuzhiyun 			continue;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		prop = of_find_property(child, "phandle", NULL);
554*4882a593Smuzhiyun 		if (prop)
555*4882a593Smuzhiyun 			of_remove_property(child, prop);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		prop = of_find_property(child, "linux,phandle", NULL);
558*4882a593Smuzhiyun 		if (prop)
559*4882a593Smuzhiyun 			of_remove_property(child, prop);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		phydev = of_phy_find_device(child);
562*4882a593Smuzhiyun 		if (phydev)
563*4882a593Smuzhiyun 			phy_device_remove(phydev);
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	err = mdiobus_register(priv->slave_mii_bus);
567*4882a593Smuzhiyun 	if (err && dn) {
568*4882a593Smuzhiyun 		mdiobus_free(priv->slave_mii_bus);
569*4882a593Smuzhiyun 		of_node_put(dn);
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return err;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
bcm_sf2_mdio_unregister(struct bcm_sf2_priv * priv)575*4882a593Smuzhiyun static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	mdiobus_unregister(priv->slave_mii_bus);
578*4882a593Smuzhiyun 	mdiobus_free(priv->slave_mii_bus);
579*4882a593Smuzhiyun 	of_node_put(priv->master_mii_dn);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
bcm_sf2_sw_get_phy_flags(struct dsa_switch * ds,int port)582*4882a593Smuzhiyun static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* The BCM7xxx PHY driver expects to find the integrated PHY revision
587*4882a593Smuzhiyun 	 * in bits 15:8 and the patch level in bits 7:0 which is exactly what
588*4882a593Smuzhiyun 	 * the REG_PHY_REVISION register layout is.
589*4882a593Smuzhiyun 	 */
590*4882a593Smuzhiyun 	if (priv->int_phy_mask & BIT(port))
591*4882a593Smuzhiyun 		return priv->hw_params.gphy_rev;
592*4882a593Smuzhiyun 	else
593*4882a593Smuzhiyun 		return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
bcm_sf2_sw_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)596*4882a593Smuzhiyun static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
597*4882a593Smuzhiyun 				unsigned long *supported,
598*4882a593Smuzhiyun 				struct phylink_link_state *state)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
601*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (!phy_interface_mode_is_rgmii(state->interface) &&
604*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_MII &&
605*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_REVMII &&
606*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_GMII &&
607*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_INTERNAL &&
608*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_MOCA) {
609*4882a593Smuzhiyun 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
610*4882a593Smuzhiyun 		if (port != core_readl(priv, CORE_IMP0_PRT_ID))
611*4882a593Smuzhiyun 			dev_err(ds->dev,
612*4882a593Smuzhiyun 				"Unsupported interface: %d for port %d\n",
613*4882a593Smuzhiyun 				state->interface, port);
614*4882a593Smuzhiyun 		return;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Allow all the expected bits */
618*4882a593Smuzhiyun 	phylink_set(mask, Autoneg);
619*4882a593Smuzhiyun 	phylink_set_port_modes(mask);
620*4882a593Smuzhiyun 	phylink_set(mask, Pause);
621*4882a593Smuzhiyun 	phylink_set(mask, Asym_Pause);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* With the exclusion of MII and Reverse MII, we support Gigabit,
624*4882a593Smuzhiyun 	 * including Half duplex
625*4882a593Smuzhiyun 	 */
626*4882a593Smuzhiyun 	if (state->interface != PHY_INTERFACE_MODE_MII &&
627*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_REVMII) {
628*4882a593Smuzhiyun 		phylink_set(mask, 1000baseT_Full);
629*4882a593Smuzhiyun 		phylink_set(mask, 1000baseT_Half);
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	phylink_set(mask, 10baseT_Half);
633*4882a593Smuzhiyun 	phylink_set(mask, 10baseT_Full);
634*4882a593Smuzhiyun 	phylink_set(mask, 100baseT_Half);
635*4882a593Smuzhiyun 	phylink_set(mask, 100baseT_Full);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	bitmap_and(supported, supported, mask,
638*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
639*4882a593Smuzhiyun 	bitmap_and(state->advertising, state->advertising, mask,
640*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
bcm_sf2_sw_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)643*4882a593Smuzhiyun static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
644*4882a593Smuzhiyun 				  unsigned int mode,
645*4882a593Smuzhiyun 				  const struct phylink_link_state *state)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
648*4882a593Smuzhiyun 	u32 id_mode_dis = 0, port_mode;
649*4882a593Smuzhiyun 	u32 reg;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (port == core_readl(priv, CORE_IMP0_PRT_ID))
652*4882a593Smuzhiyun 		return;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	switch (state->interface) {
655*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
656*4882a593Smuzhiyun 		id_mode_dis = 1;
657*4882a593Smuzhiyun 		fallthrough;
658*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
659*4882a593Smuzhiyun 		port_mode = EXT_GPHY;
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
662*4882a593Smuzhiyun 		port_mode = EXT_EPHY;
663*4882a593Smuzhiyun 		break;
664*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_REVMII:
665*4882a593Smuzhiyun 		port_mode = EXT_REVMII;
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 	default:
668*4882a593Smuzhiyun 		/* Nothing required for all other PHYs: internal and MoCA */
669*4882a593Smuzhiyun 		return;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Clear id_mode_dis bit, and the existing port mode, let
673*4882a593Smuzhiyun 	 * RGMII_MODE_EN bet set by mac_link_{up,down}
674*4882a593Smuzhiyun 	 */
675*4882a593Smuzhiyun 	reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
676*4882a593Smuzhiyun 	reg &= ~ID_MODE_DIS;
677*4882a593Smuzhiyun 	reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	reg |= port_mode;
680*4882a593Smuzhiyun 	if (id_mode_dis)
681*4882a593Smuzhiyun 		reg |= ID_MODE_DIS;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
bcm_sf2_sw_mac_link_set(struct dsa_switch * ds,int port,phy_interface_t interface,bool link)686*4882a593Smuzhiyun static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
687*4882a593Smuzhiyun 				    phy_interface_t interface, bool link)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
690*4882a593Smuzhiyun 	u32 reg;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if (!phy_interface_mode_is_rgmii(interface) &&
693*4882a593Smuzhiyun 	    interface != PHY_INTERFACE_MODE_MII &&
694*4882a593Smuzhiyun 	    interface != PHY_INTERFACE_MODE_REVMII)
695*4882a593Smuzhiyun 		return;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* If the link is down, just disable the interface to conserve power */
698*4882a593Smuzhiyun 	reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
699*4882a593Smuzhiyun 	if (link)
700*4882a593Smuzhiyun 		reg |= RGMII_MODE_EN;
701*4882a593Smuzhiyun 	else
702*4882a593Smuzhiyun 		reg &= ~RGMII_MODE_EN;
703*4882a593Smuzhiyun 	reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
bcm_sf2_sw_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)706*4882a593Smuzhiyun static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
707*4882a593Smuzhiyun 				     unsigned int mode,
708*4882a593Smuzhiyun 				     phy_interface_t interface)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
711*4882a593Smuzhiyun 	u32 reg, offset;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (priv->wol_ports_mask & BIT(port))
714*4882a593Smuzhiyun 		return;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (port != core_readl(priv, CORE_IMP0_PRT_ID)) {
717*4882a593Smuzhiyun 		if (priv->type == BCM7445_DEVICE_ID)
718*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
719*4882a593Smuzhiyun 		else
720*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		reg = core_readl(priv, offset);
723*4882a593Smuzhiyun 		reg &= ~LINK_STS;
724*4882a593Smuzhiyun 		core_writel(priv, reg, offset);
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	bcm_sf2_sw_mac_link_set(ds, port, interface, false);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
bcm_sf2_sw_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)730*4882a593Smuzhiyun static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
731*4882a593Smuzhiyun 				   unsigned int mode,
732*4882a593Smuzhiyun 				   phy_interface_t interface,
733*4882a593Smuzhiyun 				   struct phy_device *phydev,
734*4882a593Smuzhiyun 				   int speed, int duplex,
735*4882a593Smuzhiyun 				   bool tx_pause, bool rx_pause)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
738*4882a593Smuzhiyun 	struct ethtool_eee *p = &priv->dev->ports[port].eee;
739*4882a593Smuzhiyun 	u32 reg, offset;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	bcm_sf2_sw_mac_link_set(ds, port, interface, true);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (port != core_readl(priv, CORE_IMP0_PRT_ID)) {
744*4882a593Smuzhiyun 		if (priv->type == BCM7445_DEVICE_ID)
745*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
746*4882a593Smuzhiyun 		else
747*4882a593Smuzhiyun 			offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		if (interface == PHY_INTERFACE_MODE_RGMII ||
750*4882a593Smuzhiyun 		    interface == PHY_INTERFACE_MODE_RGMII_TXID ||
751*4882a593Smuzhiyun 		    interface == PHY_INTERFACE_MODE_MII ||
752*4882a593Smuzhiyun 		    interface == PHY_INTERFACE_MODE_REVMII) {
753*4882a593Smuzhiyun 			reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
754*4882a593Smuzhiyun 			reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 			if (tx_pause)
757*4882a593Smuzhiyun 				reg |= TX_PAUSE_EN;
758*4882a593Smuzhiyun 			if (rx_pause)
759*4882a593Smuzhiyun 				reg |= RX_PAUSE_EN;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 			reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
762*4882a593Smuzhiyun 		}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		reg = SW_OVERRIDE | LINK_STS;
765*4882a593Smuzhiyun 		switch (speed) {
766*4882a593Smuzhiyun 		case SPEED_1000:
767*4882a593Smuzhiyun 			reg |= SPDSTS_1000 << SPEED_SHIFT;
768*4882a593Smuzhiyun 			break;
769*4882a593Smuzhiyun 		case SPEED_100:
770*4882a593Smuzhiyun 			reg |= SPDSTS_100 << SPEED_SHIFT;
771*4882a593Smuzhiyun 			break;
772*4882a593Smuzhiyun 		}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		if (duplex == DUPLEX_FULL)
775*4882a593Smuzhiyun 			reg |= DUPLX_MODE;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		if (tx_pause)
778*4882a593Smuzhiyun 			reg |= TXFLOW_CNTL;
779*4882a593Smuzhiyun 		if (rx_pause)
780*4882a593Smuzhiyun 			reg |= RXFLOW_CNTL;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 		core_writel(priv, reg, offset);
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (mode == MLO_AN_PHY && phydev)
786*4882a593Smuzhiyun 		p->eee_enabled = b53_eee_init(ds, port, phydev);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
bcm_sf2_sw_fixed_state(struct dsa_switch * ds,int port,struct phylink_link_state * status)789*4882a593Smuzhiyun static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
790*4882a593Smuzhiyun 				   struct phylink_link_state *status)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	status->link = false;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* MoCA port is special as we do not get link status from CORE_LNKSTS,
797*4882a593Smuzhiyun 	 * which means that we need to force the link at the port override
798*4882a593Smuzhiyun 	 * level to get the data to flow. We do use what the interrupt handler
799*4882a593Smuzhiyun 	 * did determine before.
800*4882a593Smuzhiyun 	 *
801*4882a593Smuzhiyun 	 * For the other ports, we just force the link status, since this is
802*4882a593Smuzhiyun 	 * a fixed PHY device.
803*4882a593Smuzhiyun 	 */
804*4882a593Smuzhiyun 	if (port == priv->moca_port) {
805*4882a593Smuzhiyun 		status->link = priv->port_sts[port].link;
806*4882a593Smuzhiyun 		/* For MoCA interfaces, also force a link down notification
807*4882a593Smuzhiyun 		 * since some version of the user-space daemon (mocad) use
808*4882a593Smuzhiyun 		 * cmd->autoneg to force the link, which messes up the PHY
809*4882a593Smuzhiyun 		 * state machine and make it go in PHY_FORCING state instead.
810*4882a593Smuzhiyun 		 */
811*4882a593Smuzhiyun 		if (!status->link)
812*4882a593Smuzhiyun 			netif_carrier_off(dsa_to_port(ds, port)->slave);
813*4882a593Smuzhiyun 		status->duplex = DUPLEX_FULL;
814*4882a593Smuzhiyun 	} else {
815*4882a593Smuzhiyun 		status->link = true;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
bcm_sf2_enable_acb(struct dsa_switch * ds)819*4882a593Smuzhiyun static void bcm_sf2_enable_acb(struct dsa_switch *ds)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
822*4882a593Smuzhiyun 	u32 reg;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* Enable ACB globally */
825*4882a593Smuzhiyun 	reg = acb_readl(priv, ACB_CONTROL);
826*4882a593Smuzhiyun 	reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
827*4882a593Smuzhiyun 	acb_writel(priv, reg, ACB_CONTROL);
828*4882a593Smuzhiyun 	reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
829*4882a593Smuzhiyun 	reg |= ACB_EN | ACB_ALGORITHM;
830*4882a593Smuzhiyun 	acb_writel(priv, reg, ACB_CONTROL);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
bcm_sf2_sw_suspend(struct dsa_switch * ds)833*4882a593Smuzhiyun static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
836*4882a593Smuzhiyun 	unsigned int port;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	bcm_sf2_intr_disable(priv);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/* Disable all ports physically present including the IMP
841*4882a593Smuzhiyun 	 * port, the other ones have already been disabled during
842*4882a593Smuzhiyun 	 * bcm_sf2_sw_setup
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	for (port = 0; port < ds->num_ports; port++) {
845*4882a593Smuzhiyun 		if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
846*4882a593Smuzhiyun 			bcm_sf2_port_disable(ds, port);
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (!priv->wol_ports_mask)
850*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
bcm_sf2_sw_resume(struct dsa_switch * ds)855*4882a593Smuzhiyun static int bcm_sf2_sw_resume(struct dsa_switch *ds)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
858*4882a593Smuzhiyun 	int ret;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (!priv->wol_ports_mask)
861*4882a593Smuzhiyun 		clk_prepare_enable(priv->clk);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	ret = bcm_sf2_sw_rst(priv);
864*4882a593Smuzhiyun 	if (ret) {
865*4882a593Smuzhiyun 		pr_err("%s: failed to software reset switch\n", __func__);
866*4882a593Smuzhiyun 		return ret;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	ret = bcm_sf2_cfp_resume(ds);
870*4882a593Smuzhiyun 	if (ret)
871*4882a593Smuzhiyun 		return ret;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (priv->hw_params.num_gphy == 1)
874*4882a593Smuzhiyun 		bcm_sf2_gphy_enable_set(ds, true);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	ds->ops->setup(ds);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
bcm_sf2_sw_get_wol(struct dsa_switch * ds,int port,struct ethtool_wolinfo * wol)881*4882a593Smuzhiyun static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
882*4882a593Smuzhiyun 			       struct ethtool_wolinfo *wol)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	struct net_device *p = dsa_to_port(ds, port)->cpu_dp->master;
885*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
886*4882a593Smuzhiyun 	struct ethtool_wolinfo pwol = { };
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Get the parent device WoL settings */
889*4882a593Smuzhiyun 	if (p->ethtool_ops->get_wol)
890*4882a593Smuzhiyun 		p->ethtool_ops->get_wol(p, &pwol);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* Advertise the parent device supported settings */
893*4882a593Smuzhiyun 	wol->supported = pwol.supported;
894*4882a593Smuzhiyun 	memset(&wol->sopass, 0, sizeof(wol->sopass));
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	if (pwol.wolopts & WAKE_MAGICSECURE)
897*4882a593Smuzhiyun 		memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (priv->wol_ports_mask & (1 << port))
900*4882a593Smuzhiyun 		wol->wolopts = pwol.wolopts;
901*4882a593Smuzhiyun 	else
902*4882a593Smuzhiyun 		wol->wolopts = 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
bcm_sf2_sw_set_wol(struct dsa_switch * ds,int port,struct ethtool_wolinfo * wol)905*4882a593Smuzhiyun static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
906*4882a593Smuzhiyun 			      struct ethtool_wolinfo *wol)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	struct net_device *p = dsa_to_port(ds, port)->cpu_dp->master;
909*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
910*4882a593Smuzhiyun 	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
911*4882a593Smuzhiyun 	struct ethtool_wolinfo pwol =  { };
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	if (p->ethtool_ops->get_wol)
914*4882a593Smuzhiyun 		p->ethtool_ops->get_wol(p, &pwol);
915*4882a593Smuzhiyun 	if (wol->wolopts & ~pwol.supported)
916*4882a593Smuzhiyun 		return -EINVAL;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (wol->wolopts)
919*4882a593Smuzhiyun 		priv->wol_ports_mask |= (1 << port);
920*4882a593Smuzhiyun 	else
921*4882a593Smuzhiyun 		priv->wol_ports_mask &= ~(1 << port);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* If we have at least one port enabled, make sure the CPU port
924*4882a593Smuzhiyun 	 * is also enabled. If the CPU port is the last one enabled, we disable
925*4882a593Smuzhiyun 	 * it since this configuration does not make sense.
926*4882a593Smuzhiyun 	 */
927*4882a593Smuzhiyun 	if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
928*4882a593Smuzhiyun 		priv->wol_ports_mask |= (1 << cpu_port);
929*4882a593Smuzhiyun 	else
930*4882a593Smuzhiyun 		priv->wol_ports_mask &= ~(1 << cpu_port);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return p->ethtool_ops->set_wol(p, wol);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
bcm_sf2_sw_setup(struct dsa_switch * ds)935*4882a593Smuzhiyun static int bcm_sf2_sw_setup(struct dsa_switch *ds)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
938*4882a593Smuzhiyun 	unsigned int port;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Enable all valid ports and disable those unused */
941*4882a593Smuzhiyun 	for (port = 0; port < priv->hw_params.num_ports; port++) {
942*4882a593Smuzhiyun 		/* IMP port receives special treatment */
943*4882a593Smuzhiyun 		if (dsa_is_user_port(ds, port))
944*4882a593Smuzhiyun 			bcm_sf2_port_setup(ds, port, NULL);
945*4882a593Smuzhiyun 		else if (dsa_is_cpu_port(ds, port))
946*4882a593Smuzhiyun 			bcm_sf2_imp_setup(ds, port);
947*4882a593Smuzhiyun 		else
948*4882a593Smuzhiyun 			bcm_sf2_port_disable(ds, port);
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	b53_configure_vlan(ds);
952*4882a593Smuzhiyun 	bcm_sf2_enable_acb(ds);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	return b53_setup_devlink_resources(ds);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
bcm_sf2_sw_teardown(struct dsa_switch * ds)957*4882a593Smuzhiyun static void bcm_sf2_sw_teardown(struct dsa_switch *ds)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	dsa_devlink_resources_unregister(ds);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /* The SWITCH_CORE register space is managed by b53 but operates on a page +
963*4882a593Smuzhiyun  * register basis so we need to translate that into an address that the
964*4882a593Smuzhiyun  * bus-glue understands.
965*4882a593Smuzhiyun  */
966*4882a593Smuzhiyun #define SF2_PAGE_REG_MKADDR(page, reg)	((page) << 10 | (reg) << 2)
967*4882a593Smuzhiyun 
bcm_sf2_core_read8(struct b53_device * dev,u8 page,u8 reg,u8 * val)968*4882a593Smuzhiyun static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
969*4882a593Smuzhiyun 			      u8 *val)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	return 0;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
bcm_sf2_core_read16(struct b53_device * dev,u8 page,u8 reg,u16 * val)978*4882a593Smuzhiyun static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
979*4882a593Smuzhiyun 			       u16 *val)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
bcm_sf2_core_read32(struct b53_device * dev,u8 page,u8 reg,u32 * val)988*4882a593Smuzhiyun static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
989*4882a593Smuzhiyun 			       u32 *val)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
bcm_sf2_core_read64(struct b53_device * dev,u8 page,u8 reg,u64 * val)998*4882a593Smuzhiyun static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
999*4882a593Smuzhiyun 			       u64 *val)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	*val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	return 0;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
bcm_sf2_core_write8(struct b53_device * dev,u8 page,u8 reg,u8 value)1008*4882a593Smuzhiyun static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
1009*4882a593Smuzhiyun 			       u8 value)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return 0;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
bcm_sf2_core_write16(struct b53_device * dev,u8 page,u8 reg,u16 value)1018*4882a593Smuzhiyun static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
1019*4882a593Smuzhiyun 				u16 value)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
bcm_sf2_core_write32(struct b53_device * dev,u8 page,u8 reg,u32 value)1028*4882a593Smuzhiyun static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
1029*4882a593Smuzhiyun 				u32 value)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
bcm_sf2_core_write64(struct b53_device * dev,u8 page,u8 reg,u64 value)1038*4882a593Smuzhiyun static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
1039*4882a593Smuzhiyun 				u64 value)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev->priv;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun static const struct b53_io_ops bcm_sf2_io_ops = {
1049*4882a593Smuzhiyun 	.read8	= bcm_sf2_core_read8,
1050*4882a593Smuzhiyun 	.read16	= bcm_sf2_core_read16,
1051*4882a593Smuzhiyun 	.read32	= bcm_sf2_core_read32,
1052*4882a593Smuzhiyun 	.read48	= bcm_sf2_core_read64,
1053*4882a593Smuzhiyun 	.read64	= bcm_sf2_core_read64,
1054*4882a593Smuzhiyun 	.write8	= bcm_sf2_core_write8,
1055*4882a593Smuzhiyun 	.write16 = bcm_sf2_core_write16,
1056*4882a593Smuzhiyun 	.write32 = bcm_sf2_core_write32,
1057*4882a593Smuzhiyun 	.write48 = bcm_sf2_core_write64,
1058*4882a593Smuzhiyun 	.write64 = bcm_sf2_core_write64,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
bcm_sf2_sw_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)1061*4882a593Smuzhiyun static void bcm_sf2_sw_get_strings(struct dsa_switch *ds, int port,
1062*4882a593Smuzhiyun 				   u32 stringset, uint8_t *data)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	int cnt = b53_get_sset_count(ds, port, stringset);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	b53_get_strings(ds, port, stringset, data);
1067*4882a593Smuzhiyun 	bcm_sf2_cfp_get_strings(ds, port, stringset,
1068*4882a593Smuzhiyun 				data + cnt * ETH_GSTRING_LEN);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
bcm_sf2_sw_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)1071*4882a593Smuzhiyun static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds, int port,
1072*4882a593Smuzhiyun 					 uint64_t *data)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	int cnt = b53_get_sset_count(ds, port, ETH_SS_STATS);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	b53_get_ethtool_stats(ds, port, data);
1077*4882a593Smuzhiyun 	bcm_sf2_cfp_get_ethtool_stats(ds, port, data + cnt);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
bcm_sf2_sw_get_sset_count(struct dsa_switch * ds,int port,int sset)1080*4882a593Smuzhiyun static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds, int port,
1081*4882a593Smuzhiyun 				     int sset)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	int cnt = b53_get_sset_count(ds, port, sset);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if (cnt < 0)
1086*4882a593Smuzhiyun 		return cnt;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	cnt += bcm_sf2_cfp_get_sset_count(ds, port, sset);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return cnt;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static const struct dsa_switch_ops bcm_sf2_ops = {
1094*4882a593Smuzhiyun 	.get_tag_protocol	= b53_get_tag_protocol,
1095*4882a593Smuzhiyun 	.setup			= bcm_sf2_sw_setup,
1096*4882a593Smuzhiyun 	.teardown		= bcm_sf2_sw_teardown,
1097*4882a593Smuzhiyun 	.get_strings		= bcm_sf2_sw_get_strings,
1098*4882a593Smuzhiyun 	.get_ethtool_stats	= bcm_sf2_sw_get_ethtool_stats,
1099*4882a593Smuzhiyun 	.get_sset_count		= bcm_sf2_sw_get_sset_count,
1100*4882a593Smuzhiyun 	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1101*4882a593Smuzhiyun 	.get_phy_flags		= bcm_sf2_sw_get_phy_flags,
1102*4882a593Smuzhiyun 	.phylink_validate	= bcm_sf2_sw_validate,
1103*4882a593Smuzhiyun 	.phylink_mac_config	= bcm_sf2_sw_mac_config,
1104*4882a593Smuzhiyun 	.phylink_mac_link_down	= bcm_sf2_sw_mac_link_down,
1105*4882a593Smuzhiyun 	.phylink_mac_link_up	= bcm_sf2_sw_mac_link_up,
1106*4882a593Smuzhiyun 	.phylink_fixed_state	= bcm_sf2_sw_fixed_state,
1107*4882a593Smuzhiyun 	.suspend		= bcm_sf2_sw_suspend,
1108*4882a593Smuzhiyun 	.resume			= bcm_sf2_sw_resume,
1109*4882a593Smuzhiyun 	.get_wol		= bcm_sf2_sw_get_wol,
1110*4882a593Smuzhiyun 	.set_wol		= bcm_sf2_sw_set_wol,
1111*4882a593Smuzhiyun 	.port_enable		= bcm_sf2_port_setup,
1112*4882a593Smuzhiyun 	.port_disable		= bcm_sf2_port_disable,
1113*4882a593Smuzhiyun 	.get_mac_eee		= b53_get_mac_eee,
1114*4882a593Smuzhiyun 	.set_mac_eee		= b53_set_mac_eee,
1115*4882a593Smuzhiyun 	.port_bridge_join	= b53_br_join,
1116*4882a593Smuzhiyun 	.port_bridge_leave	= b53_br_leave,
1117*4882a593Smuzhiyun 	.port_stp_state_set	= b53_br_set_stp_state,
1118*4882a593Smuzhiyun 	.port_fast_age		= b53_br_fast_age,
1119*4882a593Smuzhiyun 	.port_vlan_filtering	= b53_vlan_filtering,
1120*4882a593Smuzhiyun 	.port_vlan_prepare	= b53_vlan_prepare,
1121*4882a593Smuzhiyun 	.port_vlan_add		= b53_vlan_add,
1122*4882a593Smuzhiyun 	.port_vlan_del		= b53_vlan_del,
1123*4882a593Smuzhiyun 	.port_fdb_dump		= b53_fdb_dump,
1124*4882a593Smuzhiyun 	.port_fdb_add		= b53_fdb_add,
1125*4882a593Smuzhiyun 	.port_fdb_del		= b53_fdb_del,
1126*4882a593Smuzhiyun 	.get_rxnfc		= bcm_sf2_get_rxnfc,
1127*4882a593Smuzhiyun 	.set_rxnfc		= bcm_sf2_set_rxnfc,
1128*4882a593Smuzhiyun 	.port_mirror_add	= b53_mirror_add,
1129*4882a593Smuzhiyun 	.port_mirror_del	= b53_mirror_del,
1130*4882a593Smuzhiyun 	.port_mdb_prepare	= b53_mdb_prepare,
1131*4882a593Smuzhiyun 	.port_mdb_add		= b53_mdb_add,
1132*4882a593Smuzhiyun 	.port_mdb_del		= b53_mdb_del,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun struct bcm_sf2_of_data {
1136*4882a593Smuzhiyun 	u32 type;
1137*4882a593Smuzhiyun 	const u16 *reg_offsets;
1138*4882a593Smuzhiyun 	unsigned int core_reg_align;
1139*4882a593Smuzhiyun 	unsigned int num_cfp_rules;
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun /* Register offsets for the SWITCH_REG_* block */
1143*4882a593Smuzhiyun static const u16 bcm_sf2_7445_reg_offsets[] = {
1144*4882a593Smuzhiyun 	[REG_SWITCH_CNTRL]	= 0x00,
1145*4882a593Smuzhiyun 	[REG_SWITCH_STATUS]	= 0x04,
1146*4882a593Smuzhiyun 	[REG_DIR_DATA_WRITE]	= 0x08,
1147*4882a593Smuzhiyun 	[REG_DIR_DATA_READ]	= 0x0C,
1148*4882a593Smuzhiyun 	[REG_SWITCH_REVISION]	= 0x18,
1149*4882a593Smuzhiyun 	[REG_PHY_REVISION]	= 0x1C,
1150*4882a593Smuzhiyun 	[REG_SPHY_CNTRL]	= 0x2C,
1151*4882a593Smuzhiyun 	[REG_RGMII_0_CNTRL]	= 0x34,
1152*4882a593Smuzhiyun 	[REG_RGMII_1_CNTRL]	= 0x40,
1153*4882a593Smuzhiyun 	[REG_RGMII_2_CNTRL]	= 0x4c,
1154*4882a593Smuzhiyun 	[REG_LED_0_CNTRL]	= 0x90,
1155*4882a593Smuzhiyun 	[REG_LED_1_CNTRL]	= 0x94,
1156*4882a593Smuzhiyun 	[REG_LED_2_CNTRL]	= 0x98,
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
1160*4882a593Smuzhiyun 	.type		= BCM7445_DEVICE_ID,
1161*4882a593Smuzhiyun 	.core_reg_align	= 0,
1162*4882a593Smuzhiyun 	.reg_offsets	= bcm_sf2_7445_reg_offsets,
1163*4882a593Smuzhiyun 	.num_cfp_rules	= 256,
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun static const u16 bcm_sf2_7278_reg_offsets[] = {
1167*4882a593Smuzhiyun 	[REG_SWITCH_CNTRL]	= 0x00,
1168*4882a593Smuzhiyun 	[REG_SWITCH_STATUS]	= 0x04,
1169*4882a593Smuzhiyun 	[REG_DIR_DATA_WRITE]	= 0x08,
1170*4882a593Smuzhiyun 	[REG_DIR_DATA_READ]	= 0x0c,
1171*4882a593Smuzhiyun 	[REG_SWITCH_REVISION]	= 0x10,
1172*4882a593Smuzhiyun 	[REG_PHY_REVISION]	= 0x14,
1173*4882a593Smuzhiyun 	[REG_SPHY_CNTRL]	= 0x24,
1174*4882a593Smuzhiyun 	[REG_RGMII_0_CNTRL]	= 0xe0,
1175*4882a593Smuzhiyun 	[REG_RGMII_1_CNTRL]	= 0xec,
1176*4882a593Smuzhiyun 	[REG_RGMII_2_CNTRL]	= 0xf8,
1177*4882a593Smuzhiyun 	[REG_LED_0_CNTRL]	= 0x40,
1178*4882a593Smuzhiyun 	[REG_LED_1_CNTRL]	= 0x4c,
1179*4882a593Smuzhiyun 	[REG_LED_2_CNTRL]	= 0x58,
1180*4882a593Smuzhiyun };
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
1183*4882a593Smuzhiyun 	.type		= BCM7278_DEVICE_ID,
1184*4882a593Smuzhiyun 	.core_reg_align	= 1,
1185*4882a593Smuzhiyun 	.reg_offsets	= bcm_sf2_7278_reg_offsets,
1186*4882a593Smuzhiyun 	.num_cfp_rules	= 128,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun static const struct of_device_id bcm_sf2_of_match[] = {
1190*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7445-switch-v4.0",
1191*4882a593Smuzhiyun 	  .data = &bcm_sf2_7445_data
1192*4882a593Smuzhiyun 	},
1193*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7278-switch-v4.0",
1194*4882a593Smuzhiyun 	  .data = &bcm_sf2_7278_data
1195*4882a593Smuzhiyun 	},
1196*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7278-switch-v4.8",
1197*4882a593Smuzhiyun 	  .data = &bcm_sf2_7278_data
1198*4882a593Smuzhiyun 	},
1199*4882a593Smuzhiyun 	{ /* sentinel */ },
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
1202*4882a593Smuzhiyun 
bcm_sf2_sw_probe(struct platform_device * pdev)1203*4882a593Smuzhiyun static int bcm_sf2_sw_probe(struct platform_device *pdev)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
1206*4882a593Smuzhiyun 	struct device_node *dn = pdev->dev.of_node;
1207*4882a593Smuzhiyun 	const struct of_device_id *of_id = NULL;
1208*4882a593Smuzhiyun 	const struct bcm_sf2_of_data *data;
1209*4882a593Smuzhiyun 	struct b53_platform_data *pdata;
1210*4882a593Smuzhiyun 	struct dsa_switch_ops *ops;
1211*4882a593Smuzhiyun 	struct device_node *ports;
1212*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv;
1213*4882a593Smuzhiyun 	struct b53_device *dev;
1214*4882a593Smuzhiyun 	struct dsa_switch *ds;
1215*4882a593Smuzhiyun 	void __iomem **base;
1216*4882a593Smuzhiyun 	unsigned int i;
1217*4882a593Smuzhiyun 	u32 reg, rev;
1218*4882a593Smuzhiyun 	int ret;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1221*4882a593Smuzhiyun 	if (!priv)
1222*4882a593Smuzhiyun 		return -ENOMEM;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
1225*4882a593Smuzhiyun 	if (!ops)
1226*4882a593Smuzhiyun 		return -ENOMEM;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
1229*4882a593Smuzhiyun 	if (!dev)
1230*4882a593Smuzhiyun 		return -ENOMEM;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1233*4882a593Smuzhiyun 	if (!pdata)
1234*4882a593Smuzhiyun 		return -ENOMEM;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	of_id = of_match_node(bcm_sf2_of_match, dn);
1237*4882a593Smuzhiyun 	if (!of_id || !of_id->data)
1238*4882a593Smuzhiyun 		return -EINVAL;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	data = of_id->data;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
1243*4882a593Smuzhiyun 	priv->type = data->type;
1244*4882a593Smuzhiyun 	priv->reg_offsets = data->reg_offsets;
1245*4882a593Smuzhiyun 	priv->core_reg_align = data->core_reg_align;
1246*4882a593Smuzhiyun 	priv->num_cfp_rules = data->num_cfp_rules;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	priv->rcdev = devm_reset_control_get_optional_exclusive(&pdev->dev,
1249*4882a593Smuzhiyun 								"switch");
1250*4882a593Smuzhiyun 	if (PTR_ERR(priv->rcdev) == -EPROBE_DEFER)
1251*4882a593Smuzhiyun 		return PTR_ERR(priv->rcdev);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	/* Auto-detection using standard registers will not work, so
1254*4882a593Smuzhiyun 	 * provide an indication of what kind of device we are for
1255*4882a593Smuzhiyun 	 * b53_common to work with
1256*4882a593Smuzhiyun 	 */
1257*4882a593Smuzhiyun 	pdata->chip_id = priv->type;
1258*4882a593Smuzhiyun 	dev->pdata = pdata;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	priv->dev = dev;
1261*4882a593Smuzhiyun 	ds = dev->ds;
1262*4882a593Smuzhiyun 	ds->ops = &bcm_sf2_ops;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	/* Advertise the 8 egress queues */
1265*4882a593Smuzhiyun 	ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, priv);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	spin_lock_init(&priv->indir_lock);
1270*4882a593Smuzhiyun 	mutex_init(&priv->cfp.lock);
1271*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->cfp.rules_list);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* CFP rule #0 cannot be used for specific classifications, flag it as
1274*4882a593Smuzhiyun 	 * permanently used
1275*4882a593Smuzhiyun 	 */
1276*4882a593Smuzhiyun 	set_bit(0, priv->cfp.used);
1277*4882a593Smuzhiyun 	set_bit(0, priv->cfp.unique);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* Balance of_node_put() done by of_find_node_by_name() */
1280*4882a593Smuzhiyun 	of_node_get(dn);
1281*4882a593Smuzhiyun 	ports = of_find_node_by_name(dn, "ports");
1282*4882a593Smuzhiyun 	if (ports) {
1283*4882a593Smuzhiyun 		bcm_sf2_identify_ports(priv, ports);
1284*4882a593Smuzhiyun 		of_node_put(ports);
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	priv->irq0 = irq_of_parse_and_map(dn, 0);
1288*4882a593Smuzhiyun 	priv->irq1 = irq_of_parse_and_map(dn, 1);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	base = &priv->core;
1291*4882a593Smuzhiyun 	for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
1292*4882a593Smuzhiyun 		*base = devm_platform_ioremap_resource(pdev, i);
1293*4882a593Smuzhiyun 		if (IS_ERR(*base)) {
1294*4882a593Smuzhiyun 			pr_err("unable to find register: %s\n", reg_names[i]);
1295*4882a593Smuzhiyun 			return PTR_ERR(*base);
1296*4882a593Smuzhiyun 		}
1297*4882a593Smuzhiyun 		base++;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	priv->clk = devm_clk_get_optional(&pdev->dev, "sw_switch");
1301*4882a593Smuzhiyun 	if (IS_ERR(priv->clk))
1302*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	clk_prepare_enable(priv->clk);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	priv->clk_mdiv = devm_clk_get_optional(&pdev->dev, "sw_switch_mdiv");
1307*4882a593Smuzhiyun 	if (IS_ERR(priv->clk_mdiv)) {
1308*4882a593Smuzhiyun 		ret = PTR_ERR(priv->clk_mdiv);
1309*4882a593Smuzhiyun 		goto out_clk;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	clk_prepare_enable(priv->clk_mdiv);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	ret = bcm_sf2_sw_rst(priv);
1315*4882a593Smuzhiyun 	if (ret) {
1316*4882a593Smuzhiyun 		pr_err("unable to software reset switch: %d\n", ret);
1317*4882a593Smuzhiyun 		goto out_clk_mdiv;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	ret = bcm_sf2_mdio_register(ds);
1323*4882a593Smuzhiyun 	if (ret) {
1324*4882a593Smuzhiyun 		pr_err("failed to register MDIO bus\n");
1325*4882a593Smuzhiyun 		goto out_clk_mdiv;
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	bcm_sf2_gphy_enable_set(priv->dev->ds, false);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	ret = bcm_sf2_cfp_rst(priv);
1331*4882a593Smuzhiyun 	if (ret) {
1332*4882a593Smuzhiyun 		pr_err("failed to reset CFP\n");
1333*4882a593Smuzhiyun 		goto out_mdio;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/* Disable all interrupts and request them */
1337*4882a593Smuzhiyun 	bcm_sf2_intr_disable(priv);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
1340*4882a593Smuzhiyun 			       "switch_0", ds);
1341*4882a593Smuzhiyun 	if (ret < 0) {
1342*4882a593Smuzhiyun 		pr_err("failed to request switch_0 IRQ\n");
1343*4882a593Smuzhiyun 		goto out_mdio;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
1347*4882a593Smuzhiyun 			       "switch_1", ds);
1348*4882a593Smuzhiyun 	if (ret < 0) {
1349*4882a593Smuzhiyun 		pr_err("failed to request switch_1 IRQ\n");
1350*4882a593Smuzhiyun 		goto out_mdio;
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* Reset the MIB counters */
1354*4882a593Smuzhiyun 	reg = core_readl(priv, CORE_GMNCFGCFG);
1355*4882a593Smuzhiyun 	reg |= RST_MIB_CNT;
1356*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_GMNCFGCFG);
1357*4882a593Smuzhiyun 	reg &= ~RST_MIB_CNT;
1358*4882a593Smuzhiyun 	core_writel(priv, reg, CORE_GMNCFGCFG);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	/* Get the maximum number of ports for this switch */
1361*4882a593Smuzhiyun 	priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
1362*4882a593Smuzhiyun 	if (priv->hw_params.num_ports > DSA_MAX_PORTS)
1363*4882a593Smuzhiyun 		priv->hw_params.num_ports = DSA_MAX_PORTS;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	/* Assume a single GPHY setup if we can't read that property */
1366*4882a593Smuzhiyun 	if (of_property_read_u32(dn, "brcm,num-gphy",
1367*4882a593Smuzhiyun 				 &priv->hw_params.num_gphy))
1368*4882a593Smuzhiyun 		priv->hw_params.num_gphy = 1;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	rev = reg_readl(priv, REG_SWITCH_REVISION);
1371*4882a593Smuzhiyun 	priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
1372*4882a593Smuzhiyun 					SWITCH_TOP_REV_MASK;
1373*4882a593Smuzhiyun 	priv->hw_params.core_rev = (rev & SF2_REV_MASK);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	rev = reg_readl(priv, REG_PHY_REVISION);
1376*4882a593Smuzhiyun 	priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	ret = b53_switch_register(dev);
1379*4882a593Smuzhiyun 	if (ret)
1380*4882a593Smuzhiyun 		goto out_mdio;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	dev_info(&pdev->dev,
1383*4882a593Smuzhiyun 		 "Starfighter 2 top: %x.%02x, core: %x.%02x, IRQs: %d, %d\n",
1384*4882a593Smuzhiyun 		 priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
1385*4882a593Smuzhiyun 		 priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
1386*4882a593Smuzhiyun 		 priv->irq0, priv->irq1);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun out_mdio:
1391*4882a593Smuzhiyun 	bcm_sf2_mdio_unregister(priv);
1392*4882a593Smuzhiyun out_clk_mdiv:
1393*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_mdiv);
1394*4882a593Smuzhiyun out_clk:
1395*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1396*4882a593Smuzhiyun 	return ret;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
bcm_sf2_sw_remove(struct platform_device * pdev)1399*4882a593Smuzhiyun static int bcm_sf2_sw_remove(struct platform_device *pdev)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	priv->wol_ports_mask = 0;
1404*4882a593Smuzhiyun 	/* Disable interrupts */
1405*4882a593Smuzhiyun 	bcm_sf2_intr_disable(priv);
1406*4882a593Smuzhiyun 	dsa_unregister_switch(priv->dev->ds);
1407*4882a593Smuzhiyun 	bcm_sf2_cfp_exit(priv->dev->ds);
1408*4882a593Smuzhiyun 	bcm_sf2_mdio_unregister(priv);
1409*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_mdiv);
1410*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1411*4882a593Smuzhiyun 	if (priv->type == BCM7278_DEVICE_ID && !IS_ERR(priv->rcdev))
1412*4882a593Smuzhiyun 		reset_control_assert(priv->rcdev);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return 0;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
bcm_sf2_sw_shutdown(struct platform_device * pdev)1417*4882a593Smuzhiyun static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	/* For a kernel about to be kexec'd we want to keep the GPHY on for a
1422*4882a593Smuzhiyun 	 * successful MDIO bus scan to occur. If we did turn off the GPHY
1423*4882a593Smuzhiyun 	 * before (e.g: port_disable), this will also power it back on.
1424*4882a593Smuzhiyun 	 *
1425*4882a593Smuzhiyun 	 * Do not rely on kexec_in_progress, just power the PHY on.
1426*4882a593Smuzhiyun 	 */
1427*4882a593Smuzhiyun 	if (priv->hw_params.num_gphy == 1)
1428*4882a593Smuzhiyun 		bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
bcm_sf2_suspend(struct device * dev)1432*4882a593Smuzhiyun static int bcm_sf2_suspend(struct device *dev)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return dsa_switch_suspend(priv->dev->ds);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
bcm_sf2_resume(struct device * dev)1439*4882a593Smuzhiyun static int bcm_sf2_resume(struct device *dev)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return dsa_switch_resume(priv->dev->ds);
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
1448*4882a593Smuzhiyun 			 bcm_sf2_suspend, bcm_sf2_resume);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun static struct platform_driver bcm_sf2_driver = {
1452*4882a593Smuzhiyun 	.probe	= bcm_sf2_sw_probe,
1453*4882a593Smuzhiyun 	.remove	= bcm_sf2_sw_remove,
1454*4882a593Smuzhiyun 	.shutdown = bcm_sf2_sw_shutdown,
1455*4882a593Smuzhiyun 	.driver = {
1456*4882a593Smuzhiyun 		.name = "brcm-sf2",
1457*4882a593Smuzhiyun 		.of_match_table = bcm_sf2_of_match,
1458*4882a593Smuzhiyun 		.pm = &bcm_sf2_pm_ops,
1459*4882a593Smuzhiyun 	},
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun module_platform_driver(bcm_sf2_driver);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
1464*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
1465*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1466*4882a593Smuzhiyun MODULE_ALIAS("platform:brcm-sf2");
1467