1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * B53 register access through Switch Register Access Bridge Registers
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Hauke Mehrtens <hauke@hauke-m.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/platform_data/b53.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "b53_priv.h"
28*4882a593Smuzhiyun #include "b53_serdes.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* command and status register of the SRAB */
31*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT 0x2c
32*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT_RST BIT(2)
33*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT_WRITE BIT(1)
34*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT_GORDYN BIT(0)
35*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT_PAGE 24
36*4882a593Smuzhiyun #define B53_SRAB_CMDSTAT_REG 16
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* high order word of write data to switch registe */
39*4882a593Smuzhiyun #define B53_SRAB_WD_H 0x30
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* low order word of write data to switch registe */
42*4882a593Smuzhiyun #define B53_SRAB_WD_L 0x34
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* high order word of read data from switch register */
45*4882a593Smuzhiyun #define B53_SRAB_RD_H 0x38
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* low order word of read data from switch register */
48*4882a593Smuzhiyun #define B53_SRAB_RD_L 0x3c
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* command and status register of the SRAB */
51*4882a593Smuzhiyun #define B53_SRAB_CTRLS 0x40
52*4882a593Smuzhiyun #define B53_SRAB_CTRLS_HOST_INTR BIT(1)
53*4882a593Smuzhiyun #define B53_SRAB_CTRLS_RCAREQ BIT(3)
54*4882a593Smuzhiyun #define B53_SRAB_CTRLS_RCAGNT BIT(4)
55*4882a593Smuzhiyun #define B53_SRAB_CTRLS_SW_INIT_DONE BIT(6)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* the register captures interrupt pulses from the switch */
58*4882a593Smuzhiyun #define B53_SRAB_INTR 0x44
59*4882a593Smuzhiyun #define B53_SRAB_INTR_P(x) BIT(x)
60*4882a593Smuzhiyun #define B53_SRAB_SWITCH_PHY BIT(8)
61*4882a593Smuzhiyun #define B53_SRAB_1588_SYNC BIT(9)
62*4882a593Smuzhiyun #define B53_SRAB_IMP1_SLEEP_TIMER BIT(10)
63*4882a593Smuzhiyun #define B53_SRAB_P7_SLEEP_TIMER BIT(11)
64*4882a593Smuzhiyun #define B53_SRAB_IMP0_SLEEP_TIMER BIT(12)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Port mux configuration registers */
67*4882a593Smuzhiyun #define B53_MUX_CONFIG_P5 0x00
68*4882a593Smuzhiyun #define MUX_CONFIG_SGMII 0
69*4882a593Smuzhiyun #define MUX_CONFIG_MII_LITE 1
70*4882a593Smuzhiyun #define MUX_CONFIG_RGMII 2
71*4882a593Smuzhiyun #define MUX_CONFIG_GMII 3
72*4882a593Smuzhiyun #define MUX_CONFIG_GPHY 4
73*4882a593Smuzhiyun #define MUX_CONFIG_INTERNAL 5
74*4882a593Smuzhiyun #define MUX_CONFIG_MASK 0x7
75*4882a593Smuzhiyun #define B53_MUX_CONFIG_P4 0x04
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct b53_srab_port_priv {
78*4882a593Smuzhiyun int irq;
79*4882a593Smuzhiyun bool irq_enabled;
80*4882a593Smuzhiyun struct b53_device *dev;
81*4882a593Smuzhiyun unsigned int num;
82*4882a593Smuzhiyun phy_interface_t mode;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct b53_srab_priv {
86*4882a593Smuzhiyun void __iomem *regs;
87*4882a593Smuzhiyun void __iomem *mux_config;
88*4882a593Smuzhiyun struct b53_srab_port_priv port_intrs[B53_N_PORTS];
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
b53_srab_request_grant(struct b53_device * dev)91*4882a593Smuzhiyun static int b53_srab_request_grant(struct b53_device *dev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
94*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
95*4882a593Smuzhiyun u32 ctrls;
96*4882a593Smuzhiyun int i;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ctrls = readl(regs + B53_SRAB_CTRLS);
99*4882a593Smuzhiyun ctrls |= B53_SRAB_CTRLS_RCAREQ;
100*4882a593Smuzhiyun writel(ctrls, regs + B53_SRAB_CTRLS);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun for (i = 0; i < 20; i++) {
103*4882a593Smuzhiyun ctrls = readl(regs + B53_SRAB_CTRLS);
104*4882a593Smuzhiyun if (ctrls & B53_SRAB_CTRLS_RCAGNT)
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun usleep_range(10, 100);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun if (WARN_ON(i == 5))
109*4882a593Smuzhiyun return -EIO;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
b53_srab_release_grant(struct b53_device * dev)114*4882a593Smuzhiyun static void b53_srab_release_grant(struct b53_device *dev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
117*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
118*4882a593Smuzhiyun u32 ctrls;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ctrls = readl(regs + B53_SRAB_CTRLS);
121*4882a593Smuzhiyun ctrls &= ~B53_SRAB_CTRLS_RCAREQ;
122*4882a593Smuzhiyun writel(ctrls, regs + B53_SRAB_CTRLS);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
b53_srab_op(struct b53_device * dev,u8 page,u8 reg,u32 op)125*4882a593Smuzhiyun static int b53_srab_op(struct b53_device *dev, u8 page, u8 reg, u32 op)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
128*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
129*4882a593Smuzhiyun int i;
130*4882a593Smuzhiyun u32 cmdstat;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* set register address */
133*4882a593Smuzhiyun cmdstat = (page << B53_SRAB_CMDSTAT_PAGE) |
134*4882a593Smuzhiyun (reg << B53_SRAB_CMDSTAT_REG) |
135*4882a593Smuzhiyun B53_SRAB_CMDSTAT_GORDYN |
136*4882a593Smuzhiyun op;
137*4882a593Smuzhiyun writel(cmdstat, regs + B53_SRAB_CMDSTAT);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* check if operation completed */
140*4882a593Smuzhiyun for (i = 0; i < 5; ++i) {
141*4882a593Smuzhiyun cmdstat = readl(regs + B53_SRAB_CMDSTAT);
142*4882a593Smuzhiyun if (!(cmdstat & B53_SRAB_CMDSTAT_GORDYN))
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun usleep_range(10, 100);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (WARN_ON(i == 5))
148*4882a593Smuzhiyun return -EIO;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
b53_srab_read8(struct b53_device * dev,u8 page,u8 reg,u8 * val)153*4882a593Smuzhiyun static int b53_srab_read8(struct b53_device *dev, u8 page, u8 reg, u8 *val)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
156*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
157*4882a593Smuzhiyun int ret = 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
160*4882a593Smuzhiyun if (ret)
161*4882a593Smuzhiyun goto err;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, 0);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun goto err;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun *val = readl(regs + B53_SRAB_RD_L) & 0xff;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun err:
170*4882a593Smuzhiyun b53_srab_release_grant(dev);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
b53_srab_read16(struct b53_device * dev,u8 page,u8 reg,u16 * val)175*4882a593Smuzhiyun static int b53_srab_read16(struct b53_device *dev, u8 page, u8 reg, u16 *val)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
178*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
179*4882a593Smuzhiyun int ret = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
182*4882a593Smuzhiyun if (ret)
183*4882a593Smuzhiyun goto err;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, 0);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun goto err;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun *val = readl(regs + B53_SRAB_RD_L) & 0xffff;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun err:
192*4882a593Smuzhiyun b53_srab_release_grant(dev);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
b53_srab_read32(struct b53_device * dev,u8 page,u8 reg,u32 * val)197*4882a593Smuzhiyun static int b53_srab_read32(struct b53_device *dev, u8 page, u8 reg, u32 *val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
200*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
201*4882a593Smuzhiyun int ret = 0;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
204*4882a593Smuzhiyun if (ret)
205*4882a593Smuzhiyun goto err;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, 0);
208*4882a593Smuzhiyun if (ret)
209*4882a593Smuzhiyun goto err;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun *val = readl(regs + B53_SRAB_RD_L);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun err:
214*4882a593Smuzhiyun b53_srab_release_grant(dev);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
b53_srab_read48(struct b53_device * dev,u8 page,u8 reg,u64 * val)219*4882a593Smuzhiyun static int b53_srab_read48(struct b53_device *dev, u8 page, u8 reg, u64 *val)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
222*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
223*4882a593Smuzhiyun int ret = 0;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
226*4882a593Smuzhiyun if (ret)
227*4882a593Smuzhiyun goto err;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, 0);
230*4882a593Smuzhiyun if (ret)
231*4882a593Smuzhiyun goto err;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun *val = readl(regs + B53_SRAB_RD_L);
234*4882a593Smuzhiyun *val += ((u64)readl(regs + B53_SRAB_RD_H) & 0xffff) << 32;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun err:
237*4882a593Smuzhiyun b53_srab_release_grant(dev);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
b53_srab_read64(struct b53_device * dev,u8 page,u8 reg,u64 * val)242*4882a593Smuzhiyun static int b53_srab_read64(struct b53_device *dev, u8 page, u8 reg, u64 *val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
245*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
246*4882a593Smuzhiyun int ret = 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
249*4882a593Smuzhiyun if (ret)
250*4882a593Smuzhiyun goto err;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, 0);
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun goto err;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun *val = readl(regs + B53_SRAB_RD_L);
257*4882a593Smuzhiyun *val += (u64)readl(regs + B53_SRAB_RD_H) << 32;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun err:
260*4882a593Smuzhiyun b53_srab_release_grant(dev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
b53_srab_write8(struct b53_device * dev,u8 page,u8 reg,u8 value)265*4882a593Smuzhiyun static int b53_srab_write8(struct b53_device *dev, u8 page, u8 reg, u8 value)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
268*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
269*4882a593Smuzhiyun int ret = 0;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun goto err;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun writel(value, regs + B53_SRAB_WD_L);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun err:
280*4882a593Smuzhiyun b53_srab_release_grant(dev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
b53_srab_write16(struct b53_device * dev,u8 page,u8 reg,u16 value)285*4882a593Smuzhiyun static int b53_srab_write16(struct b53_device *dev, u8 page, u8 reg,
286*4882a593Smuzhiyun u16 value)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
289*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
290*4882a593Smuzhiyun int ret = 0;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun goto err;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun writel(value, regs + B53_SRAB_WD_L);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun err:
301*4882a593Smuzhiyun b53_srab_release_grant(dev);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
b53_srab_write32(struct b53_device * dev,u8 page,u8 reg,u32 value)306*4882a593Smuzhiyun static int b53_srab_write32(struct b53_device *dev, u8 page, u8 reg,
307*4882a593Smuzhiyun u32 value)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
310*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
311*4882a593Smuzhiyun int ret = 0;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
314*4882a593Smuzhiyun if (ret)
315*4882a593Smuzhiyun goto err;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun writel(value, regs + B53_SRAB_WD_L);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun err:
322*4882a593Smuzhiyun b53_srab_release_grant(dev);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
b53_srab_write48(struct b53_device * dev,u8 page,u8 reg,u64 value)327*4882a593Smuzhiyun static int b53_srab_write48(struct b53_device *dev, u8 page, u8 reg,
328*4882a593Smuzhiyun u64 value)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
331*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
332*4882a593Smuzhiyun int ret = 0;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
335*4882a593Smuzhiyun if (ret)
336*4882a593Smuzhiyun goto err;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun writel((u32)value, regs + B53_SRAB_WD_L);
339*4882a593Smuzhiyun writel((u16)(value >> 32), regs + B53_SRAB_WD_H);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun err:
344*4882a593Smuzhiyun b53_srab_release_grant(dev);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
b53_srab_write64(struct b53_device * dev,u8 page,u8 reg,u64 value)349*4882a593Smuzhiyun static int b53_srab_write64(struct b53_device *dev, u8 page, u8 reg,
350*4882a593Smuzhiyun u64 value)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
353*4882a593Smuzhiyun u8 __iomem *regs = priv->regs;
354*4882a593Smuzhiyun int ret = 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = b53_srab_request_grant(dev);
357*4882a593Smuzhiyun if (ret)
358*4882a593Smuzhiyun goto err;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun writel((u32)value, regs + B53_SRAB_WD_L);
361*4882a593Smuzhiyun writel((u32)(value >> 32), regs + B53_SRAB_WD_H);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun err:
366*4882a593Smuzhiyun b53_srab_release_grant(dev);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
b53_srab_port_thread(int irq,void * dev_id)371*4882a593Smuzhiyun static irqreturn_t b53_srab_port_thread(int irq, void *dev_id)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct b53_srab_port_priv *port = dev_id;
374*4882a593Smuzhiyun struct b53_device *dev = port->dev;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (port->mode == PHY_INTERFACE_MODE_SGMII)
377*4882a593Smuzhiyun b53_port_event(dev->ds, port->num);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return IRQ_HANDLED;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
b53_srab_port_isr(int irq,void * dev_id)382*4882a593Smuzhiyun static irqreturn_t b53_srab_port_isr(int irq, void *dev_id)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct b53_srab_port_priv *port = dev_id;
385*4882a593Smuzhiyun struct b53_device *dev = port->dev;
386*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Acknowledge the interrupt */
389*4882a593Smuzhiyun writel(BIT(port->num), priv->regs + B53_SRAB_INTR);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_B53_SERDES)
b53_srab_serdes_map_lane(struct b53_device * dev,int port)395*4882a593Smuzhiyun static u8 b53_srab_serdes_map_lane(struct b53_device *dev, int port)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
398*4882a593Smuzhiyun struct b53_srab_port_priv *p = &priv->port_intrs[port];
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (p->mode != PHY_INTERFACE_MODE_SGMII)
401*4882a593Smuzhiyun return B53_INVALID_LANE;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun switch (port) {
404*4882a593Smuzhiyun case 5:
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun case 4:
407*4882a593Smuzhiyun return 1;
408*4882a593Smuzhiyun default:
409*4882a593Smuzhiyun return B53_INVALID_LANE;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun
b53_srab_irq_enable(struct b53_device * dev,int port)414*4882a593Smuzhiyun static int b53_srab_irq_enable(struct b53_device *dev, int port)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
417*4882a593Smuzhiyun struct b53_srab_port_priv *p = &priv->port_intrs[port];
418*4882a593Smuzhiyun int ret = 0;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Interrupt is optional and was not specified, do not make
421*4882a593Smuzhiyun * this fatal
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun if (p->irq == -ENXIO)
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun ret = request_threaded_irq(p->irq, b53_srab_port_isr,
427*4882a593Smuzhiyun b53_srab_port_thread, 0,
428*4882a593Smuzhiyun dev_name(dev->dev), p);
429*4882a593Smuzhiyun if (!ret)
430*4882a593Smuzhiyun p->irq_enabled = true;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
b53_srab_irq_disable(struct b53_device * dev,int port)435*4882a593Smuzhiyun static void b53_srab_irq_disable(struct b53_device *dev, int port)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
438*4882a593Smuzhiyun struct b53_srab_port_priv *p = &priv->port_intrs[port];
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (p->irq_enabled) {
441*4882a593Smuzhiyun free_irq(p->irq, p);
442*4882a593Smuzhiyun p->irq_enabled = false;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const struct b53_io_ops b53_srab_ops = {
447*4882a593Smuzhiyun .read8 = b53_srab_read8,
448*4882a593Smuzhiyun .read16 = b53_srab_read16,
449*4882a593Smuzhiyun .read32 = b53_srab_read32,
450*4882a593Smuzhiyun .read48 = b53_srab_read48,
451*4882a593Smuzhiyun .read64 = b53_srab_read64,
452*4882a593Smuzhiyun .write8 = b53_srab_write8,
453*4882a593Smuzhiyun .write16 = b53_srab_write16,
454*4882a593Smuzhiyun .write32 = b53_srab_write32,
455*4882a593Smuzhiyun .write48 = b53_srab_write48,
456*4882a593Smuzhiyun .write64 = b53_srab_write64,
457*4882a593Smuzhiyun .irq_enable = b53_srab_irq_enable,
458*4882a593Smuzhiyun .irq_disable = b53_srab_irq_disable,
459*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_B53_SERDES)
460*4882a593Smuzhiyun .serdes_map_lane = b53_srab_serdes_map_lane,
461*4882a593Smuzhiyun .serdes_link_state = b53_serdes_link_state,
462*4882a593Smuzhiyun .serdes_config = b53_serdes_config,
463*4882a593Smuzhiyun .serdes_an_restart = b53_serdes_an_restart,
464*4882a593Smuzhiyun .serdes_link_set = b53_serdes_link_set,
465*4882a593Smuzhiyun .serdes_phylink_validate = b53_serdes_phylink_validate,
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static const struct of_device_id b53_srab_of_match[] = {
470*4882a593Smuzhiyun { .compatible = "brcm,bcm53010-srab" },
471*4882a593Smuzhiyun { .compatible = "brcm,bcm53011-srab" },
472*4882a593Smuzhiyun { .compatible = "brcm,bcm53012-srab" },
473*4882a593Smuzhiyun { .compatible = "brcm,bcm53018-srab" },
474*4882a593Smuzhiyun { .compatible = "brcm,bcm53019-srab" },
475*4882a593Smuzhiyun { .compatible = "brcm,bcm5301x-srab" },
476*4882a593Smuzhiyun { .compatible = "brcm,bcm11360-srab", .data = (void *)BCM583XX_DEVICE_ID },
477*4882a593Smuzhiyun { .compatible = "brcm,bcm58522-srab", .data = (void *)BCM58XX_DEVICE_ID },
478*4882a593Smuzhiyun { .compatible = "brcm,bcm58525-srab", .data = (void *)BCM58XX_DEVICE_ID },
479*4882a593Smuzhiyun { .compatible = "brcm,bcm58535-srab", .data = (void *)BCM58XX_DEVICE_ID },
480*4882a593Smuzhiyun { .compatible = "brcm,bcm58622-srab", .data = (void *)BCM58XX_DEVICE_ID },
481*4882a593Smuzhiyun { .compatible = "brcm,bcm58623-srab", .data = (void *)BCM58XX_DEVICE_ID },
482*4882a593Smuzhiyun { .compatible = "brcm,bcm58625-srab", .data = (void *)BCM58XX_DEVICE_ID },
483*4882a593Smuzhiyun { .compatible = "brcm,bcm88312-srab", .data = (void *)BCM58XX_DEVICE_ID },
484*4882a593Smuzhiyun { .compatible = "brcm,cygnus-srab", .data = (void *)BCM583XX_DEVICE_ID },
485*4882a593Smuzhiyun { .compatible = "brcm,nsp-srab", .data = (void *)BCM58XX_DEVICE_ID },
486*4882a593Smuzhiyun { .compatible = "brcm,omega-srab", .data = (void *)BCM583XX_DEVICE_ID },
487*4882a593Smuzhiyun { /* sentinel */ },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, b53_srab_of_match);
490*4882a593Smuzhiyun
b53_srab_intr_set(struct b53_srab_priv * priv,bool set)491*4882a593Smuzhiyun static void b53_srab_intr_set(struct b53_srab_priv *priv, bool set)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun u32 reg;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun reg = readl(priv->regs + B53_SRAB_CTRLS);
496*4882a593Smuzhiyun if (set)
497*4882a593Smuzhiyun reg |= B53_SRAB_CTRLS_HOST_INTR;
498*4882a593Smuzhiyun else
499*4882a593Smuzhiyun reg &= ~B53_SRAB_CTRLS_HOST_INTR;
500*4882a593Smuzhiyun writel(reg, priv->regs + B53_SRAB_CTRLS);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
b53_srab_prepare_irq(struct platform_device * pdev)503*4882a593Smuzhiyun static void b53_srab_prepare_irq(struct platform_device *pdev)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct b53_device *dev = platform_get_drvdata(pdev);
506*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
507*4882a593Smuzhiyun struct b53_srab_port_priv *port;
508*4882a593Smuzhiyun unsigned int i;
509*4882a593Smuzhiyun char *name;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Clear all pending interrupts */
512*4882a593Smuzhiyun writel(0xffffffff, priv->regs + B53_SRAB_INTR);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun for (i = 0; i < B53_N_PORTS; i++) {
515*4882a593Smuzhiyun port = &priv->port_intrs[i];
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* There is no port 6 */
518*4882a593Smuzhiyun if (i == 6)
519*4882a593Smuzhiyun continue;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun name = kasprintf(GFP_KERNEL, "link_state_p%d", i);
522*4882a593Smuzhiyun if (!name)
523*4882a593Smuzhiyun return;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun port->num = i;
526*4882a593Smuzhiyun port->dev = dev;
527*4882a593Smuzhiyun port->irq = platform_get_irq_byname_optional(pdev, name);
528*4882a593Smuzhiyun kfree(name);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun b53_srab_intr_set(priv, true);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
b53_srab_mux_init(struct platform_device * pdev)534*4882a593Smuzhiyun static void b53_srab_mux_init(struct platform_device *pdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct b53_device *dev = platform_get_drvdata(pdev);
537*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
538*4882a593Smuzhiyun struct b53_srab_port_priv *p;
539*4882a593Smuzhiyun unsigned int port;
540*4882a593Smuzhiyun u32 reg, off = 0;
541*4882a593Smuzhiyun int ret;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (dev->pdata && dev->pdata->chip_id != BCM58XX_DEVICE_ID)
544*4882a593Smuzhiyun return;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun priv->mux_config = devm_platform_ioremap_resource(pdev, 1);
547*4882a593Smuzhiyun if (IS_ERR(priv->mux_config))
548*4882a593Smuzhiyun return;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Obtain the port mux configuration so we know which lanes
551*4882a593Smuzhiyun * actually map to SerDes lanes
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun for (port = 5; port > 3; port--, off += 4) {
554*4882a593Smuzhiyun p = &priv->port_intrs[port];
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun reg = readl(priv->mux_config + B53_MUX_CONFIG_P5 + off);
557*4882a593Smuzhiyun switch (reg & MUX_CONFIG_MASK) {
558*4882a593Smuzhiyun case MUX_CONFIG_SGMII:
559*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_SGMII;
560*4882a593Smuzhiyun ret = b53_serdes_init(dev, port);
561*4882a593Smuzhiyun if (ret)
562*4882a593Smuzhiyun continue;
563*4882a593Smuzhiyun break;
564*4882a593Smuzhiyun case MUX_CONFIG_MII_LITE:
565*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_MII;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case MUX_CONFIG_GMII:
568*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_GMII;
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case MUX_CONFIG_RGMII:
571*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_RGMII;
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun case MUX_CONFIG_INTERNAL:
574*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_INTERNAL;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun default:
577*4882a593Smuzhiyun p->mode = PHY_INTERFACE_MODE_NA;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (p->mode != PHY_INTERFACE_MODE_NA)
582*4882a593Smuzhiyun dev_info(&pdev->dev, "Port %d mode: %s\n",
583*4882a593Smuzhiyun port, phy_modes(p->mode));
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
b53_srab_probe(struct platform_device * pdev)587*4882a593Smuzhiyun static int b53_srab_probe(struct platform_device *pdev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct b53_platform_data *pdata = pdev->dev.platform_data;
590*4882a593Smuzhiyun struct device_node *dn = pdev->dev.of_node;
591*4882a593Smuzhiyun const struct of_device_id *of_id = NULL;
592*4882a593Smuzhiyun struct b53_srab_priv *priv;
593*4882a593Smuzhiyun struct b53_device *dev;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (dn)
596*4882a593Smuzhiyun of_id = of_match_node(b53_srab_of_match, dn);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (of_id) {
599*4882a593Smuzhiyun pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
600*4882a593Smuzhiyun if (!pdata)
601*4882a593Smuzhiyun return -ENOMEM;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun pdata->chip_id = (u32)(unsigned long)of_id->data;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
607*4882a593Smuzhiyun if (!priv)
608*4882a593Smuzhiyun return -ENOMEM;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun priv->regs = devm_platform_ioremap_resource(pdev, 0);
611*4882a593Smuzhiyun if (IS_ERR(priv->regs))
612*4882a593Smuzhiyun return PTR_ERR(priv->regs);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun dev = b53_switch_alloc(&pdev->dev, &b53_srab_ops, priv);
615*4882a593Smuzhiyun if (!dev)
616*4882a593Smuzhiyun return -ENOMEM;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (pdata)
619*4882a593Smuzhiyun dev->pdata = pdata;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun b53_srab_prepare_irq(pdev);
624*4882a593Smuzhiyun b53_srab_mux_init(pdev);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return b53_switch_register(dev);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
b53_srab_remove(struct platform_device * pdev)629*4882a593Smuzhiyun static int b53_srab_remove(struct platform_device *pdev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct b53_device *dev = platform_get_drvdata(pdev);
632*4882a593Smuzhiyun struct b53_srab_priv *priv = dev->priv;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun b53_srab_intr_set(priv, false);
635*4882a593Smuzhiyun if (dev)
636*4882a593Smuzhiyun b53_switch_remove(dev);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static struct platform_driver b53_srab_driver = {
642*4882a593Smuzhiyun .probe = b53_srab_probe,
643*4882a593Smuzhiyun .remove = b53_srab_remove,
644*4882a593Smuzhiyun .driver = {
645*4882a593Smuzhiyun .name = "b53-srab-switch",
646*4882a593Smuzhiyun .of_match_table = b53_srab_of_match,
647*4882a593Smuzhiyun },
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun module_platform_driver(b53_srab_driver);
651*4882a593Smuzhiyun MODULE_AUTHOR("Hauke Mehrtens <hauke@hauke-m.de>");
652*4882a593Smuzhiyun MODULE_DESCRIPTION("B53 Switch Register Access Bridge Registers (SRAB) access driver");
653*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
654