1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * B53 register definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004 Broadcom Corporation 5*4882a593Smuzhiyun * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 8*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 9*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef __B53_REGS_H 21*4882a593Smuzhiyun #define __B53_REGS_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* Management Port (SMP) Page offsets */ 24*4882a593Smuzhiyun #define B53_CTRL_PAGE 0x00 /* Control */ 25*4882a593Smuzhiyun #define B53_STAT_PAGE 0x01 /* Status */ 26*4882a593Smuzhiyun #define B53_MGMT_PAGE 0x02 /* Management Mode */ 27*4882a593Smuzhiyun #define B53_MIB_AC_PAGE 0x03 /* MIB Autocast */ 28*4882a593Smuzhiyun #define B53_ARLCTRL_PAGE 0x04 /* ARL Control */ 29*4882a593Smuzhiyun #define B53_ARLIO_PAGE 0x05 /* ARL Access */ 30*4882a593Smuzhiyun #define B53_FRAMEBUF_PAGE 0x06 /* Management frame access */ 31*4882a593Smuzhiyun #define B53_MEM_ACCESS_PAGE 0x08 /* Memory access */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* PHY Registers */ 34*4882a593Smuzhiyun #define B53_PORT_MII_PAGE(i) (0x10 + (i)) /* Port i MII Registers */ 35*4882a593Smuzhiyun #define B53_IM_PORT_PAGE 0x18 /* Inverse MII Port (to EMAC) */ 36*4882a593Smuzhiyun #define B53_ALL_PORT_PAGE 0x19 /* All ports MII (broadcast) */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* MIB registers */ 39*4882a593Smuzhiyun #define B53_MIB_PAGE(i) (0x20 + (i)) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* Quality of Service (QoS) Registers */ 42*4882a593Smuzhiyun #define B53_QOS_PAGE 0x30 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Port VLAN Page */ 45*4882a593Smuzhiyun #define B53_PVLAN_PAGE 0x31 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* VLAN Registers */ 48*4882a593Smuzhiyun #define B53_VLAN_PAGE 0x34 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* Jumbo Frame Registers */ 51*4882a593Smuzhiyun #define B53_JUMBO_PAGE 0x40 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* EEE Control Registers Page */ 54*4882a593Smuzhiyun #define B53_EEE_PAGE 0x92 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* CFP Configuration Registers Page */ 57*4882a593Smuzhiyun #define B53_CFP_PAGE 0xa1 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /************************************************************************* 60*4882a593Smuzhiyun * Control Page registers 61*4882a593Smuzhiyun *************************************************************************/ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* Port Control Register (8 bit) */ 64*4882a593Smuzhiyun #define B53_PORT_CTRL(i) (0x00 + (i)) 65*4882a593Smuzhiyun #define PORT_CTRL_RX_DISABLE BIT(0) 66*4882a593Smuzhiyun #define PORT_CTRL_TX_DISABLE BIT(1) 67*4882a593Smuzhiyun #define PORT_CTRL_RX_BCST_EN BIT(2) /* Broadcast RX (P8 only) */ 68*4882a593Smuzhiyun #define PORT_CTRL_RX_MCST_EN BIT(3) /* Multicast RX (P8 only) */ 69*4882a593Smuzhiyun #define PORT_CTRL_RX_UCST_EN BIT(4) /* Unicast RX (P8 only) */ 70*4882a593Smuzhiyun #define PORT_CTRL_STP_STATE_S 5 71*4882a593Smuzhiyun #define PORT_CTRL_NO_STP (0 << PORT_CTRL_STP_STATE_S) 72*4882a593Smuzhiyun #define PORT_CTRL_DIS_STATE (1 << PORT_CTRL_STP_STATE_S) 73*4882a593Smuzhiyun #define PORT_CTRL_BLOCK_STATE (2 << PORT_CTRL_STP_STATE_S) 74*4882a593Smuzhiyun #define PORT_CTRL_LISTEN_STATE (3 << PORT_CTRL_STP_STATE_S) 75*4882a593Smuzhiyun #define PORT_CTRL_LEARN_STATE (4 << PORT_CTRL_STP_STATE_S) 76*4882a593Smuzhiyun #define PORT_CTRL_FWD_STATE (5 << PORT_CTRL_STP_STATE_S) 77*4882a593Smuzhiyun #define PORT_CTRL_STP_STATE_MASK (0x7 << PORT_CTRL_STP_STATE_S) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* SMP Control Register (8 bit) */ 80*4882a593Smuzhiyun #define B53_SMP_CTRL 0x0a 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Switch Mode Control Register (8 bit) */ 83*4882a593Smuzhiyun #define B53_SWITCH_MODE 0x0b 84*4882a593Smuzhiyun #define SM_SW_FWD_MODE BIT(0) /* 1 = Managed Mode */ 85*4882a593Smuzhiyun #define SM_SW_FWD_EN BIT(1) /* Forwarding Enable */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* IMP Port state override register (8 bit) */ 88*4882a593Smuzhiyun #define B53_PORT_OVERRIDE_CTRL 0x0e 89*4882a593Smuzhiyun #define PORT_OVERRIDE_LINK BIT(0) 90*4882a593Smuzhiyun #define PORT_OVERRIDE_FULL_DUPLEX BIT(1) /* 0 = Half Duplex */ 91*4882a593Smuzhiyun #define PORT_OVERRIDE_SPEED_S 2 92*4882a593Smuzhiyun #define PORT_OVERRIDE_SPEED_10M (0 << PORT_OVERRIDE_SPEED_S) 93*4882a593Smuzhiyun #define PORT_OVERRIDE_SPEED_100M (1 << PORT_OVERRIDE_SPEED_S) 94*4882a593Smuzhiyun #define PORT_OVERRIDE_SPEED_1000M (2 << PORT_OVERRIDE_SPEED_S) 95*4882a593Smuzhiyun #define PORT_OVERRIDE_RV_MII_25 BIT(4) /* BCM5325 only */ 96*4882a593Smuzhiyun #define PORT_OVERRIDE_RX_FLOW BIT(4) 97*4882a593Smuzhiyun #define PORT_OVERRIDE_TX_FLOW BIT(5) 98*4882a593Smuzhiyun #define PORT_OVERRIDE_SPEED_2000M BIT(6) /* BCM5301X only, requires setting 1000M */ 99*4882a593Smuzhiyun #define PORT_OVERRIDE_EN BIT(7) /* Use the register contents */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* Power-down mode control */ 102*4882a593Smuzhiyun #define B53_PD_MODE_CTRL_25 0x0f 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* IP Multicast control (8 bit) */ 105*4882a593Smuzhiyun #define B53_IP_MULTICAST_CTRL 0x21 106*4882a593Smuzhiyun #define B53_IPMC_FWD_EN BIT(1) 107*4882a593Smuzhiyun #define B53_UC_FWD_EN BIT(6) 108*4882a593Smuzhiyun #define B53_MC_FWD_EN BIT(7) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* Switch control (8 bit) */ 111*4882a593Smuzhiyun #define B53_SWITCH_CTRL 0x22 112*4882a593Smuzhiyun #define B53_MII_DUMB_FWDG_EN BIT(6) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* (16 bit) */ 115*4882a593Smuzhiyun #define B53_UC_FLOOD_MASK 0x32 116*4882a593Smuzhiyun #define B53_MC_FLOOD_MASK 0x34 117*4882a593Smuzhiyun #define B53_IPMC_FLOOD_MASK 0x36 118*4882a593Smuzhiyun #define B53_DIS_LEARNING 0x3c 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * Override Ports 0-7 State on devices with xMII interfaces (8 bit) 122*4882a593Smuzhiyun * 123*4882a593Smuzhiyun * For port 8 still use B53_PORT_OVERRIDE_CTRL 124*4882a593Smuzhiyun * Please note that not all ports are available on every hardware, e.g. BCM5301X 125*4882a593Smuzhiyun * don't include overriding port 6, BCM63xx also have some limitations. 126*4882a593Smuzhiyun */ 127*4882a593Smuzhiyun #define B53_GMII_PORT_OVERRIDE_CTRL(i) (0x58 + (i)) 128*4882a593Smuzhiyun #define GMII_PO_LINK BIT(0) 129*4882a593Smuzhiyun #define GMII_PO_FULL_DUPLEX BIT(1) /* 0 = Half Duplex */ 130*4882a593Smuzhiyun #define GMII_PO_SPEED_S 2 131*4882a593Smuzhiyun #define GMII_PO_SPEED_10M (0 << GMII_PO_SPEED_S) 132*4882a593Smuzhiyun #define GMII_PO_SPEED_100M (1 << GMII_PO_SPEED_S) 133*4882a593Smuzhiyun #define GMII_PO_SPEED_1000M (2 << GMII_PO_SPEED_S) 134*4882a593Smuzhiyun #define GMII_PO_RX_FLOW BIT(4) 135*4882a593Smuzhiyun #define GMII_PO_TX_FLOW BIT(5) 136*4882a593Smuzhiyun #define GMII_PO_EN BIT(6) /* Use the register contents */ 137*4882a593Smuzhiyun #define GMII_PO_SPEED_2000M BIT(7) /* BCM5301X only, requires setting 1000M */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define B53_RGMII_CTRL_IMP 0x60 140*4882a593Smuzhiyun #define RGMII_CTRL_ENABLE_GMII BIT(7) 141*4882a593Smuzhiyun #define RGMII_CTRL_TIMING_SEL BIT(2) 142*4882a593Smuzhiyun #define RGMII_CTRL_DLL_RXC BIT(1) 143*4882a593Smuzhiyun #define RGMII_CTRL_DLL_TXC BIT(0) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define B53_RGMII_CTRL_P(i) (B53_RGMII_CTRL_IMP + (i)) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Software reset register (8 bit) */ 148*4882a593Smuzhiyun #define B53_SOFTRESET 0x79 149*4882a593Smuzhiyun #define SW_RST BIT(7) 150*4882a593Smuzhiyun #define EN_CH_RST BIT(6) 151*4882a593Smuzhiyun #define EN_SW_RST BIT(4) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Fast Aging Control register (8 bit) */ 154*4882a593Smuzhiyun #define B53_FAST_AGE_CTRL 0x88 155*4882a593Smuzhiyun #define FAST_AGE_STATIC BIT(0) 156*4882a593Smuzhiyun #define FAST_AGE_DYNAMIC BIT(1) 157*4882a593Smuzhiyun #define FAST_AGE_PORT BIT(2) 158*4882a593Smuzhiyun #define FAST_AGE_VLAN BIT(3) 159*4882a593Smuzhiyun #define FAST_AGE_STP BIT(4) 160*4882a593Smuzhiyun #define FAST_AGE_MC BIT(5) 161*4882a593Smuzhiyun #define FAST_AGE_DONE BIT(7) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* Fast Aging Port Control register (8 bit) */ 164*4882a593Smuzhiyun #define B53_FAST_AGE_PORT_CTRL 0x89 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Fast Aging VID Control register (16 bit) */ 167*4882a593Smuzhiyun #define B53_FAST_AGE_VID_CTRL 0x8a 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /************************************************************************* 170*4882a593Smuzhiyun * Status Page registers 171*4882a593Smuzhiyun *************************************************************************/ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Link Status Summary Register (16bit) */ 174*4882a593Smuzhiyun #define B53_LINK_STAT 0x00 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Link Status Change Register (16 bit) */ 177*4882a593Smuzhiyun #define B53_LINK_STAT_CHANGE 0x02 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Port Speed Summary Register (16 bit for FE, 32 bit for GE) */ 180*4882a593Smuzhiyun #define B53_SPEED_STAT 0x04 181*4882a593Smuzhiyun #define SPEED_PORT_FE(reg, port) (((reg) >> (port)) & 1) 182*4882a593Smuzhiyun #define SPEED_PORT_GE(reg, port) (((reg) >> 2 * (port)) & 3) 183*4882a593Smuzhiyun #define SPEED_STAT_10M 0 184*4882a593Smuzhiyun #define SPEED_STAT_100M 1 185*4882a593Smuzhiyun #define SPEED_STAT_1000M 2 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* Duplex Status Summary (16 bit) */ 188*4882a593Smuzhiyun #define B53_DUPLEX_STAT_FE 0x06 189*4882a593Smuzhiyun #define B53_DUPLEX_STAT_GE 0x08 190*4882a593Smuzhiyun #define B53_DUPLEX_STAT_63XX 0x0c 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* Revision ID register for BCM5325 */ 193*4882a593Smuzhiyun #define B53_REV_ID_25 0x50 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* Strap Value (48 bit) */ 196*4882a593Smuzhiyun #define B53_STRAP_VALUE 0x70 197*4882a593Smuzhiyun #define SV_GMII_CTRL_115 BIT(27) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /************************************************************************* 200*4882a593Smuzhiyun * Management Mode Page Registers 201*4882a593Smuzhiyun *************************************************************************/ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* Global Management Config Register (8 bit) */ 204*4882a593Smuzhiyun #define B53_GLOBAL_CONFIG 0x00 205*4882a593Smuzhiyun #define GC_RESET_MIB 0x01 206*4882a593Smuzhiyun #define GC_RX_BPDU_EN 0x02 207*4882a593Smuzhiyun #define GC_MIB_AC_HDR_EN 0x10 208*4882a593Smuzhiyun #define GC_MIB_AC_EN 0x20 209*4882a593Smuzhiyun #define GC_FRM_MGMT_PORT_M 0xC0 210*4882a593Smuzhiyun #define GC_FRM_MGMT_PORT_04 0x00 211*4882a593Smuzhiyun #define GC_FRM_MGMT_PORT_MII 0x80 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* Broadcom Header control register (8 bit) */ 214*4882a593Smuzhiyun #define B53_BRCM_HDR 0x03 215*4882a593Smuzhiyun #define BRCM_HDR_P8_EN BIT(0) /* Enable tagging on port 8 */ 216*4882a593Smuzhiyun #define BRCM_HDR_P5_EN BIT(1) /* Enable tagging on port 5 */ 217*4882a593Smuzhiyun #define BRCM_HDR_P7_EN BIT(2) /* Enable tagging on port 7 */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* Mirror capture control register (16 bit) */ 220*4882a593Smuzhiyun #define B53_MIR_CAP_CTL 0x10 221*4882a593Smuzhiyun #define CAP_PORT_MASK 0xf 222*4882a593Smuzhiyun #define BLK_NOT_MIR BIT(14) 223*4882a593Smuzhiyun #define MIRROR_EN BIT(15) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* Ingress mirror control register (16 bit) */ 226*4882a593Smuzhiyun #define B53_IG_MIR_CTL 0x12 227*4882a593Smuzhiyun #define MIRROR_MASK 0x1ff 228*4882a593Smuzhiyun #define DIV_EN BIT(13) 229*4882a593Smuzhiyun #define MIRROR_FILTER_MASK 0x3 230*4882a593Smuzhiyun #define MIRROR_FILTER_SHIFT 14 231*4882a593Smuzhiyun #define MIRROR_ALL 0 232*4882a593Smuzhiyun #define MIRROR_DA 1 233*4882a593Smuzhiyun #define MIRROR_SA 2 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Ingress mirror divider register (16 bit) */ 236*4882a593Smuzhiyun #define B53_IG_MIR_DIV 0x14 237*4882a593Smuzhiyun #define IN_MIRROR_DIV_MASK 0x3ff 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Ingress mirror MAC address register (48 bit) */ 240*4882a593Smuzhiyun #define B53_IG_MIR_MAC 0x16 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Egress mirror control register (16 bit) */ 243*4882a593Smuzhiyun #define B53_EG_MIR_CTL 0x1C 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* Egress mirror divider register (16 bit) */ 246*4882a593Smuzhiyun #define B53_EG_MIR_DIV 0x1E 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* Egress mirror MAC address register (48 bit) */ 249*4882a593Smuzhiyun #define B53_EG_MIR_MAC 0x20 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* Device ID register (8 or 32 bit) */ 252*4882a593Smuzhiyun #define B53_DEVICE_ID 0x30 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* Revision ID register (8 bit) */ 255*4882a593Smuzhiyun #define B53_REV_ID 0x40 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* Broadcom header RX control (16 bit) */ 258*4882a593Smuzhiyun #define B53_BRCM_HDR_RX_DIS 0x60 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* Broadcom header TX control (16 bit) */ 261*4882a593Smuzhiyun #define B53_BRCM_HDR_TX_DIS 0x62 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /************************************************************************* 264*4882a593Smuzhiyun * ARL Access Page Registers 265*4882a593Smuzhiyun *************************************************************************/ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* VLAN Table Access Register (8 bit) */ 268*4882a593Smuzhiyun #define B53_VT_ACCESS 0x80 269*4882a593Smuzhiyun #define B53_VT_ACCESS_9798 0x60 /* for BCM5397/BCM5398 */ 270*4882a593Smuzhiyun #define B53_VT_ACCESS_63XX 0x60 /* for BCM6328/62/68 */ 271*4882a593Smuzhiyun #define VTA_CMD_WRITE 0 272*4882a593Smuzhiyun #define VTA_CMD_READ 1 273*4882a593Smuzhiyun #define VTA_CMD_CLEAR 2 274*4882a593Smuzhiyun #define VTA_START_CMD BIT(7) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* VLAN Table Index Register (16 bit) */ 277*4882a593Smuzhiyun #define B53_VT_INDEX 0x81 278*4882a593Smuzhiyun #define B53_VT_INDEX_9798 0x61 279*4882a593Smuzhiyun #define B53_VT_INDEX_63XX 0x62 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* VLAN Table Entry Register (32 bit) */ 282*4882a593Smuzhiyun #define B53_VT_ENTRY 0x83 283*4882a593Smuzhiyun #define B53_VT_ENTRY_9798 0x63 284*4882a593Smuzhiyun #define B53_VT_ENTRY_63XX 0x64 285*4882a593Smuzhiyun #define VTE_MEMBERS 0x1ff 286*4882a593Smuzhiyun #define VTE_UNTAG_S 9 287*4882a593Smuzhiyun #define VTE_UNTAG (0x1ff << 9) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /************************************************************************* 290*4882a593Smuzhiyun * ARL I/O Registers 291*4882a593Smuzhiyun *************************************************************************/ 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* ARL Table Read/Write Register (8 bit) */ 294*4882a593Smuzhiyun #define B53_ARLTBL_RW_CTRL 0x00 295*4882a593Smuzhiyun #define ARLTBL_RW BIT(0) 296*4882a593Smuzhiyun #define ARLTBL_IVL_SVL_SELECT BIT(6) 297*4882a593Smuzhiyun #define ARLTBL_START_DONE BIT(7) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* MAC Address Index Register (48 bit) */ 300*4882a593Smuzhiyun #define B53_MAC_ADDR_IDX 0x02 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* VLAN ID Index Register (16 bit) */ 303*4882a593Smuzhiyun #define B53_VLAN_ID_IDX 0x08 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* ARL Table MAC/VID Entry N Registers (64 bit) 306*4882a593Smuzhiyun * 307*4882a593Smuzhiyun * BCM5325 and BCM5365 share most definitions below 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun #define B53_ARLTBL_MAC_VID_ENTRY(n) ((0x10 * (n)) + 0x10) 310*4882a593Smuzhiyun #define ARLTBL_MAC_MASK 0xffffffffffffULL 311*4882a593Smuzhiyun #define ARLTBL_VID_S 48 312*4882a593Smuzhiyun #define ARLTBL_VID_MASK_25 0xff 313*4882a593Smuzhiyun #define ARLTBL_VID_MASK 0xfff 314*4882a593Smuzhiyun #define ARLTBL_DATA_PORT_ID_S_25 48 315*4882a593Smuzhiyun #define ARLTBL_DATA_PORT_ID_MASK_25 0xf 316*4882a593Smuzhiyun #define ARLTBL_AGE_25 BIT(61) 317*4882a593Smuzhiyun #define ARLTBL_STATIC_25 BIT(62) 318*4882a593Smuzhiyun #define ARLTBL_VALID_25 BIT(63) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* ARL Table Data Entry N Registers (32 bit) */ 321*4882a593Smuzhiyun #define B53_ARLTBL_DATA_ENTRY(n) ((0x10 * (n)) + 0x18) 322*4882a593Smuzhiyun #define ARLTBL_DATA_PORT_ID_MASK 0x1ff 323*4882a593Smuzhiyun #define ARLTBL_TC(tc) ((3 & tc) << 11) 324*4882a593Smuzhiyun #define ARLTBL_AGE BIT(14) 325*4882a593Smuzhiyun #define ARLTBL_STATIC BIT(15) 326*4882a593Smuzhiyun #define ARLTBL_VALID BIT(16) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* Maximum number of bin entries in the ARL for all switches */ 329*4882a593Smuzhiyun #define B53_ARLTBL_MAX_BIN_ENTRIES 4 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* ARL Search Control Register (8 bit) */ 332*4882a593Smuzhiyun #define B53_ARL_SRCH_CTL 0x50 333*4882a593Smuzhiyun #define B53_ARL_SRCH_CTL_25 0x20 334*4882a593Smuzhiyun #define ARL_SRCH_VLID BIT(0) 335*4882a593Smuzhiyun #define ARL_SRCH_STDN BIT(7) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* ARL Search Address Register (16 bit) */ 338*4882a593Smuzhiyun #define B53_ARL_SRCH_ADDR 0x51 339*4882a593Smuzhiyun #define B53_ARL_SRCH_ADDR_25 0x22 340*4882a593Smuzhiyun #define B53_ARL_SRCH_ADDR_65 0x24 341*4882a593Smuzhiyun #define ARL_ADDR_MASK GENMASK(14, 0) 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* ARL Search MAC/VID Result (64 bit) */ 344*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL_0_MACVID 0x60 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* Single register search result on 5325 */ 347*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL_0_MACVID_25 0x24 348*4882a593Smuzhiyun /* Single register search result on 5365 */ 349*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL_0_MACVID_65 0x30 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* ARL Search Data Result (32 bit) */ 352*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL_0 0x68 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL_MACVID(x) (B53_ARL_SRCH_RSTL_0_MACVID + ((x) * 0x10)) 355*4882a593Smuzhiyun #define B53_ARL_SRCH_RSTL(x) (B53_ARL_SRCH_RSTL_0 + ((x) * 0x10)) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /************************************************************************* 358*4882a593Smuzhiyun * Port VLAN Registers 359*4882a593Smuzhiyun *************************************************************************/ 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* Port VLAN mask (16 bit) IMP port is always 8, also on 5325 & co */ 362*4882a593Smuzhiyun #define B53_PVLAN_PORT_MASK(i) ((i) * 2) 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* Join all VLANs register (16 bit) */ 365*4882a593Smuzhiyun #define B53_JOIN_ALL_VLAN_EN 0x50 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun /************************************************************************* 368*4882a593Smuzhiyun * 802.1Q Page Registers 369*4882a593Smuzhiyun *************************************************************************/ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* Global QoS Control (8 bit) */ 372*4882a593Smuzhiyun #define B53_QOS_GLOBAL_CTL 0x00 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* Enable 802.1Q for individual Ports (16 bit) */ 375*4882a593Smuzhiyun #define B53_802_1P_EN 0x04 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /************************************************************************* 378*4882a593Smuzhiyun * VLAN Page Registers 379*4882a593Smuzhiyun *************************************************************************/ 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* VLAN Control 0 (8 bit) */ 382*4882a593Smuzhiyun #define B53_VLAN_CTRL0 0x00 383*4882a593Smuzhiyun #define VC0_8021PF_CTRL_MASK 0x3 384*4882a593Smuzhiyun #define VC0_8021PF_CTRL_NONE 0x0 385*4882a593Smuzhiyun #define VC0_8021PF_CTRL_CHANGE_PRI 0x1 386*4882a593Smuzhiyun #define VC0_8021PF_CTRL_CHANGE_VID 0x2 387*4882a593Smuzhiyun #define VC0_8021PF_CTRL_CHANGE_BOTH 0x3 388*4882a593Smuzhiyun #define VC0_8021QF_CTRL_MASK 0xc 389*4882a593Smuzhiyun #define VC0_8021QF_CTRL_CHANGE_PRI 0x1 390*4882a593Smuzhiyun #define VC0_8021QF_CTRL_CHANGE_VID 0x2 391*4882a593Smuzhiyun #define VC0_8021QF_CTRL_CHANGE_BOTH 0x3 392*4882a593Smuzhiyun #define VC0_RESERVED_1 BIT(1) 393*4882a593Smuzhiyun #define VC0_DROP_VID_MISS BIT(4) 394*4882a593Smuzhiyun #define VC0_VID_HASH_VID BIT(5) 395*4882a593Smuzhiyun #define VC0_VID_CHK_EN BIT(6) /* Use VID,DA or VID,SA */ 396*4882a593Smuzhiyun #define VC0_VLAN_EN BIT(7) /* 802.1Q VLAN Enabled */ 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* VLAN Control 1 (8 bit) */ 399*4882a593Smuzhiyun #define B53_VLAN_CTRL1 0x01 400*4882a593Smuzhiyun #define VC1_RX_MCST_TAG_EN BIT(1) 401*4882a593Smuzhiyun #define VC1_RX_MCST_FWD_EN BIT(2) 402*4882a593Smuzhiyun #define VC1_RX_MCST_UNTAG_EN BIT(3) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* VLAN Control 2 (8 bit) */ 405*4882a593Smuzhiyun #define B53_VLAN_CTRL2 0x02 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* VLAN Control 3 (8 bit when BCM5325, 16 bit else) */ 408*4882a593Smuzhiyun #define B53_VLAN_CTRL3 0x03 409*4882a593Smuzhiyun #define B53_VLAN_CTRL3_63XX 0x04 410*4882a593Smuzhiyun #define VC3_MAXSIZE_1532 BIT(6) /* 5325 only */ 411*4882a593Smuzhiyun #define VC3_HIGH_8BIT_EN BIT(7) /* 5325 only */ 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun /* VLAN Control 4 (8 bit) */ 414*4882a593Smuzhiyun #define B53_VLAN_CTRL4 0x05 415*4882a593Smuzhiyun #define B53_VLAN_CTRL4_25 0x04 416*4882a593Smuzhiyun #define B53_VLAN_CTRL4_63XX 0x06 417*4882a593Smuzhiyun #define VC4_ING_VID_CHECK_S 6 418*4882a593Smuzhiyun #define VC4_ING_VID_CHECK_MASK (0x3 << VC4_ING_VID_CHECK_S) 419*4882a593Smuzhiyun #define VC4_ING_VID_VIO_FWD 0 /* forward, but do not learn */ 420*4882a593Smuzhiyun #define VC4_ING_VID_VIO_DROP 1 /* drop VID violations */ 421*4882a593Smuzhiyun #define VC4_NO_ING_VID_CHK 2 /* do not check */ 422*4882a593Smuzhiyun #define VC4_ING_VID_VIO_TO_IMP 3 /* redirect to MII port */ 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* VLAN Control 5 (8 bit) */ 425*4882a593Smuzhiyun #define B53_VLAN_CTRL5 0x06 426*4882a593Smuzhiyun #define B53_VLAN_CTRL5_25 0x05 427*4882a593Smuzhiyun #define B53_VLAN_CTRL5_63XX 0x07 428*4882a593Smuzhiyun #define VC5_VID_FFF_EN BIT(2) 429*4882a593Smuzhiyun #define VC5_DROP_VTABLE_MISS BIT(3) 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* VLAN Control 6 (8 bit) */ 432*4882a593Smuzhiyun #define B53_VLAN_CTRL6 0x07 433*4882a593Smuzhiyun #define B53_VLAN_CTRL6_63XX 0x08 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* VLAN Table Access Register (16 bit) */ 436*4882a593Smuzhiyun #define B53_VLAN_TABLE_ACCESS_25 0x06 /* BCM5325E/5350 */ 437*4882a593Smuzhiyun #define B53_VLAN_TABLE_ACCESS_65 0x08 /* BCM5365 */ 438*4882a593Smuzhiyun #define VTA_VID_LOW_MASK_25 0xf 439*4882a593Smuzhiyun #define VTA_VID_LOW_MASK_65 0xff 440*4882a593Smuzhiyun #define VTA_VID_HIGH_S_25 4 441*4882a593Smuzhiyun #define VTA_VID_HIGH_S_65 8 442*4882a593Smuzhiyun #define VTA_VID_HIGH_MASK_25 (0xff << VTA_VID_HIGH_S_25E) 443*4882a593Smuzhiyun #define VTA_VID_HIGH_MASK_65 (0xf << VTA_VID_HIGH_S_65) 444*4882a593Smuzhiyun #define VTA_RW_STATE BIT(12) 445*4882a593Smuzhiyun #define VTA_RW_STATE_RD 0 446*4882a593Smuzhiyun #define VTA_RW_STATE_WR BIT(12) 447*4882a593Smuzhiyun #define VTA_RW_OP_EN BIT(13) 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun /* VLAN Read/Write Registers for (16/32 bit) */ 450*4882a593Smuzhiyun #define B53_VLAN_WRITE_25 0x08 451*4882a593Smuzhiyun #define B53_VLAN_WRITE_65 0x0a 452*4882a593Smuzhiyun #define B53_VLAN_READ 0x0c 453*4882a593Smuzhiyun #define VA_MEMBER_MASK 0x3f 454*4882a593Smuzhiyun #define VA_UNTAG_S_25 6 455*4882a593Smuzhiyun #define VA_UNTAG_MASK_25 0x3f 456*4882a593Smuzhiyun #define VA_UNTAG_S_65 7 457*4882a593Smuzhiyun #define VA_UNTAG_MASK_65 0x1f 458*4882a593Smuzhiyun #define VA_VID_HIGH_S 12 459*4882a593Smuzhiyun #define VA_VID_HIGH_MASK (0xffff << VA_VID_HIGH_S) 460*4882a593Smuzhiyun #define VA_VALID_25 BIT(20) 461*4882a593Smuzhiyun #define VA_VALID_25_R4 BIT(24) 462*4882a593Smuzhiyun #define VA_VALID_65 BIT(14) 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* VLAN Port Default Tag (16 bit) */ 465*4882a593Smuzhiyun #define B53_VLAN_PORT_DEF_TAG(i) (0x10 + 2 * (i)) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /************************************************************************* 468*4882a593Smuzhiyun * Jumbo Frame Page Registers 469*4882a593Smuzhiyun *************************************************************************/ 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* Jumbo Enable Port Mask (bit i == port i enabled) (32 bit) */ 472*4882a593Smuzhiyun #define B53_JUMBO_PORT_MASK 0x01 473*4882a593Smuzhiyun #define B53_JUMBO_PORT_MASK_63XX 0x04 474*4882a593Smuzhiyun #define JPM_10_100_JUMBO_EN BIT(24) /* GigE always enabled */ 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun /* Good Frame Max Size without 802.1Q TAG (16 bit) */ 477*4882a593Smuzhiyun #define B53_JUMBO_MAX_SIZE 0x05 478*4882a593Smuzhiyun #define B53_JUMBO_MAX_SIZE_63XX 0x08 479*4882a593Smuzhiyun #define JMS_MIN_SIZE 1518 480*4882a593Smuzhiyun #define JMS_MAX_SIZE 9724 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun /************************************************************************* 483*4882a593Smuzhiyun * EEE Configuration Page Registers 484*4882a593Smuzhiyun *************************************************************************/ 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* EEE Enable control register (16 bit) */ 487*4882a593Smuzhiyun #define B53_EEE_EN_CTRL 0x00 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* EEE LPI assert status register (16 bit) */ 490*4882a593Smuzhiyun #define B53_EEE_LPI_ASSERT_STS 0x02 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* EEE LPI indicate status register (16 bit) */ 493*4882a593Smuzhiyun #define B53_EEE_LPI_INDICATE 0x4 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /* EEE Receiving idle symbols status register (16 bit) */ 496*4882a593Smuzhiyun #define B53_EEE_RX_IDLE_SYM_STS 0x6 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* EEE Pipeline timer register (32 bit) */ 499*4882a593Smuzhiyun #define B53_EEE_PIP_TIMER 0xC 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun /* EEE Sleep timer Gig register (32 bit) */ 502*4882a593Smuzhiyun #define B53_EEE_SLEEP_TIMER_GIG(i) (0x10 + 4 * (i)) 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /* EEE Sleep timer FE register (32 bit) */ 505*4882a593Smuzhiyun #define B53_EEE_SLEEP_TIMER_FE(i) (0x34 + 4 * (i)) 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* EEE Minimum LP timer Gig register (32 bit) */ 508*4882a593Smuzhiyun #define B53_EEE_MIN_LP_TIMER_GIG(i) (0x58 + 4 * (i)) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* EEE Minimum LP timer FE register (32 bit) */ 511*4882a593Smuzhiyun #define B53_EEE_MIN_LP_TIMER_FE(i) (0x7c + 4 * (i)) 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* EEE Wake timer Gig register (16 bit) */ 514*4882a593Smuzhiyun #define B53_EEE_WAKE_TIMER_GIG(i) (0xa0 + 2 * (i)) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* EEE Wake timer FE register (16 bit) */ 517*4882a593Smuzhiyun #define B53_EEE_WAKE_TIMER_FE(i) (0xb2 + 2 * (i)) 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /************************************************************************* 521*4882a593Smuzhiyun * CFP Configuration Page Registers 522*4882a593Smuzhiyun *************************************************************************/ 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* CFP Control Register with ports map (8 bit) */ 525*4882a593Smuzhiyun #define B53_CFP_CTRL 0x00 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #endif /* !__B53_REGS_H */ 528