1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * B53 register access through MII registers
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/phy.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/brcmphy.h>
24*4882a593Smuzhiyun #include <linux/rtnetlink.h>
25*4882a593Smuzhiyun #include <net/dsa.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "b53_priv.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* MII registers */
30*4882a593Smuzhiyun #define REG_MII_PAGE 0x10 /* MII Page register */
31*4882a593Smuzhiyun #define REG_MII_ADDR 0x11 /* MII Address register */
32*4882a593Smuzhiyun #define REG_MII_DATA0 0x18 /* MII Data register 0 */
33*4882a593Smuzhiyun #define REG_MII_DATA1 0x19 /* MII Data register 1 */
34*4882a593Smuzhiyun #define REG_MII_DATA2 0x1a /* MII Data register 2 */
35*4882a593Smuzhiyun #define REG_MII_DATA3 0x1b /* MII Data register 3 */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define REG_MII_PAGE_ENABLE BIT(0)
38*4882a593Smuzhiyun #define REG_MII_ADDR_WRITE BIT(0)
39*4882a593Smuzhiyun #define REG_MII_ADDR_READ BIT(1)
40*4882a593Smuzhiyun
b53_mdio_op(struct b53_device * dev,u8 page,u8 reg,u16 op)41*4882a593Smuzhiyun static int b53_mdio_op(struct b53_device *dev, u8 page, u8 reg, u16 op)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun int i;
44*4882a593Smuzhiyun u16 v;
45*4882a593Smuzhiyun int ret;
46*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (dev->current_page != page) {
49*4882a593Smuzhiyun /* set page number */
50*4882a593Smuzhiyun v = (page << 8) | REG_MII_PAGE_ENABLE;
51*4882a593Smuzhiyun ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
52*4882a593Smuzhiyun REG_MII_PAGE, v);
53*4882a593Smuzhiyun if (ret)
54*4882a593Smuzhiyun return ret;
55*4882a593Smuzhiyun dev->current_page = page;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* set register address */
59*4882a593Smuzhiyun v = (reg << 8) | op;
60*4882a593Smuzhiyun ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR, REG_MII_ADDR, v);
61*4882a593Smuzhiyun if (ret)
62*4882a593Smuzhiyun return ret;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* check if operation completed */
65*4882a593Smuzhiyun for (i = 0; i < 5; ++i) {
66*4882a593Smuzhiyun v = mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR,
67*4882a593Smuzhiyun REG_MII_ADDR);
68*4882a593Smuzhiyun if (!(v & (REG_MII_ADDR_WRITE | REG_MII_ADDR_READ)))
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun usleep_range(10, 100);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (WARN_ON(i == 5))
74*4882a593Smuzhiyun return -EIO;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
b53_mdio_read8(struct b53_device * dev,u8 page,u8 reg,u8 * val)79*4882a593Smuzhiyun static int b53_mdio_read8(struct b53_device *dev, u8 page, u8 reg, u8 *val)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
82*4882a593Smuzhiyun int ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun ret = b53_mdio_op(dev, page, reg, REG_MII_ADDR_READ);
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun *val = mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR,
89*4882a593Smuzhiyun REG_MII_DATA0) & 0xff;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
b53_mdio_read16(struct b53_device * dev,u8 page,u8 reg,u16 * val)94*4882a593Smuzhiyun static int b53_mdio_read16(struct b53_device *dev, u8 page, u8 reg, u16 *val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
97*4882a593Smuzhiyun int ret;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = b53_mdio_op(dev, page, reg, REG_MII_ADDR_READ);
100*4882a593Smuzhiyun if (ret)
101*4882a593Smuzhiyun return ret;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun *val = mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR, REG_MII_DATA0);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
b53_mdio_read32(struct b53_device * dev,u8 page,u8 reg,u32 * val)108*4882a593Smuzhiyun static int b53_mdio_read32(struct b53_device *dev, u8 page, u8 reg, u32 *val)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun ret = b53_mdio_op(dev, page, reg, REG_MII_ADDR_READ);
114*4882a593Smuzhiyun if (ret)
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun *val = mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR, REG_MII_DATA0);
118*4882a593Smuzhiyun *val |= mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR,
119*4882a593Smuzhiyun REG_MII_DATA1) << 16;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
b53_mdio_read48(struct b53_device * dev,u8 page,u8 reg,u64 * val)124*4882a593Smuzhiyun static int b53_mdio_read48(struct b53_device *dev, u8 page, u8 reg, u64 *val)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
127*4882a593Smuzhiyun u64 temp = 0;
128*4882a593Smuzhiyun int i;
129*4882a593Smuzhiyun int ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ret = b53_mdio_op(dev, page, reg, REG_MII_ADDR_READ);
132*4882a593Smuzhiyun if (ret)
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun for (i = 2; i >= 0; i--) {
136*4882a593Smuzhiyun temp <<= 16;
137*4882a593Smuzhiyun temp |= mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR,
138*4882a593Smuzhiyun REG_MII_DATA0 + i);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun *val = temp;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
b53_mdio_read64(struct b53_device * dev,u8 page,u8 reg,u64 * val)146*4882a593Smuzhiyun static int b53_mdio_read64(struct b53_device *dev, u8 page, u8 reg, u64 *val)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
149*4882a593Smuzhiyun u64 temp = 0;
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun int ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun ret = b53_mdio_op(dev, page, reg, REG_MII_ADDR_READ);
154*4882a593Smuzhiyun if (ret)
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for (i = 3; i >= 0; i--) {
158*4882a593Smuzhiyun temp <<= 16;
159*4882a593Smuzhiyun temp |= mdiobus_read_nested(bus, BRCM_PSEUDO_PHY_ADDR,
160*4882a593Smuzhiyun REG_MII_DATA0 + i);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun *val = temp;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
b53_mdio_write8(struct b53_device * dev,u8 page,u8 reg,u8 value)168*4882a593Smuzhiyun static int b53_mdio_write8(struct b53_device *dev, u8 page, u8 reg, u8 value)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
171*4882a593Smuzhiyun int ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
174*4882a593Smuzhiyun REG_MII_DATA0, value);
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return b53_mdio_op(dev, page, reg, REG_MII_ADDR_WRITE);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
b53_mdio_write16(struct b53_device * dev,u8 page,u8 reg,u16 value)181*4882a593Smuzhiyun static int b53_mdio_write16(struct b53_device *dev, u8 page, u8 reg,
182*4882a593Smuzhiyun u16 value)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
185*4882a593Smuzhiyun int ret;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
188*4882a593Smuzhiyun REG_MII_DATA0, value);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return b53_mdio_op(dev, page, reg, REG_MII_ADDR_WRITE);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
b53_mdio_write32(struct b53_device * dev,u8 page,u8 reg,u32 value)195*4882a593Smuzhiyun static int b53_mdio_write32(struct b53_device *dev, u8 page, u8 reg,
196*4882a593Smuzhiyun u32 value)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
199*4882a593Smuzhiyun unsigned int i;
200*4882a593Smuzhiyun u32 temp = value;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
203*4882a593Smuzhiyun int ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
204*4882a593Smuzhiyun REG_MII_DATA0 + i,
205*4882a593Smuzhiyun temp & 0xffff);
206*4882a593Smuzhiyun if (ret)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun temp >>= 16;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return b53_mdio_op(dev, page, reg, REG_MII_ADDR_WRITE);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
b53_mdio_write48(struct b53_device * dev,u8 page,u8 reg,u64 value)214*4882a593Smuzhiyun static int b53_mdio_write48(struct b53_device *dev, u8 page, u8 reg,
215*4882a593Smuzhiyun u64 value)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
218*4882a593Smuzhiyun unsigned int i;
219*4882a593Smuzhiyun u64 temp = value;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
222*4882a593Smuzhiyun int ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
223*4882a593Smuzhiyun REG_MII_DATA0 + i,
224*4882a593Smuzhiyun temp & 0xffff);
225*4882a593Smuzhiyun if (ret)
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun temp >>= 16;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return b53_mdio_op(dev, page, reg, REG_MII_ADDR_WRITE);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
b53_mdio_write64(struct b53_device * dev,u8 page,u8 reg,u64 value)233*4882a593Smuzhiyun static int b53_mdio_write64(struct b53_device *dev, u8 page, u8 reg,
234*4882a593Smuzhiyun u64 value)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
237*4882a593Smuzhiyun unsigned int i;
238*4882a593Smuzhiyun u64 temp = value;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
241*4882a593Smuzhiyun int ret = mdiobus_write_nested(bus, BRCM_PSEUDO_PHY_ADDR,
242*4882a593Smuzhiyun REG_MII_DATA0 + i,
243*4882a593Smuzhiyun temp & 0xffff);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun return ret;
246*4882a593Smuzhiyun temp >>= 16;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return b53_mdio_op(dev, page, reg, REG_MII_ADDR_WRITE);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
b53_mdio_phy_read16(struct b53_device * dev,int addr,int reg,u16 * value)252*4882a593Smuzhiyun static int b53_mdio_phy_read16(struct b53_device *dev, int addr, int reg,
253*4882a593Smuzhiyun u16 *value)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct mii_bus *bus = dev->priv;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun *value = mdiobus_read_nested(bus, addr, reg);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
b53_mdio_phy_write16(struct b53_device * dev,int addr,int reg,u16 value)262*4882a593Smuzhiyun static int b53_mdio_phy_write16(struct b53_device *dev, int addr, int reg,
263*4882a593Smuzhiyun u16 value)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct mii_bus *bus = dev->bus;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return mdiobus_write_nested(bus, addr, reg, value);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct b53_io_ops b53_mdio_ops = {
271*4882a593Smuzhiyun .read8 = b53_mdio_read8,
272*4882a593Smuzhiyun .read16 = b53_mdio_read16,
273*4882a593Smuzhiyun .read32 = b53_mdio_read32,
274*4882a593Smuzhiyun .read48 = b53_mdio_read48,
275*4882a593Smuzhiyun .read64 = b53_mdio_read64,
276*4882a593Smuzhiyun .write8 = b53_mdio_write8,
277*4882a593Smuzhiyun .write16 = b53_mdio_write16,
278*4882a593Smuzhiyun .write32 = b53_mdio_write32,
279*4882a593Smuzhiyun .write48 = b53_mdio_write48,
280*4882a593Smuzhiyun .write64 = b53_mdio_write64,
281*4882a593Smuzhiyun .phy_read16 = b53_mdio_phy_read16,
282*4882a593Smuzhiyun .phy_write16 = b53_mdio_phy_write16,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define B53_BRCM_OUI_1 0x0143bc00
286*4882a593Smuzhiyun #define B53_BRCM_OUI_2 0x03625c00
287*4882a593Smuzhiyun #define B53_BRCM_OUI_3 0x00406000
288*4882a593Smuzhiyun #define B53_BRCM_OUI_4 0x01410c00
289*4882a593Smuzhiyun
b53_mdio_probe(struct mdio_device * mdiodev)290*4882a593Smuzhiyun static int b53_mdio_probe(struct mdio_device *mdiodev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct b53_device *dev;
293*4882a593Smuzhiyun u32 phy_id;
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* allow the generic PHY driver to take over the non-management MDIO
297*4882a593Smuzhiyun * addresses
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun if (mdiodev->addr != BRCM_PSEUDO_PHY_ADDR && mdiodev->addr != 0) {
300*4882a593Smuzhiyun dev_err(&mdiodev->dev, "leaving address %d to PHY\n",
301*4882a593Smuzhiyun mdiodev->addr);
302*4882a593Smuzhiyun return -ENODEV;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* read the first port's id */
306*4882a593Smuzhiyun phy_id = mdiobus_read(mdiodev->bus, 0, 2) << 16;
307*4882a593Smuzhiyun phy_id |= mdiobus_read(mdiodev->bus, 0, 3);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* BCM5325, BCM539x (OUI_1)
310*4882a593Smuzhiyun * BCM53125, BCM53128 (OUI_2)
311*4882a593Smuzhiyun * BCM5365 (OUI_3)
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun if ((phy_id & 0xfffffc00) != B53_BRCM_OUI_1 &&
314*4882a593Smuzhiyun (phy_id & 0xfffffc00) != B53_BRCM_OUI_2 &&
315*4882a593Smuzhiyun (phy_id & 0xfffffc00) != B53_BRCM_OUI_3 &&
316*4882a593Smuzhiyun (phy_id & 0xfffffc00) != B53_BRCM_OUI_4) {
317*4882a593Smuzhiyun dev_err(&mdiodev->dev, "Unsupported device: 0x%08x\n", phy_id);
318*4882a593Smuzhiyun return -ENODEV;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* First probe will come from SWITCH_MDIO controller on the 7445D0
322*4882a593Smuzhiyun * switch, which will conflict with the 7445 integrated switch
323*4882a593Smuzhiyun * pseudo-phy (we end-up programming both). In that case, we return
324*4882a593Smuzhiyun * -EPROBE_DEFER for the first time we get here, and wait until we come
325*4882a593Smuzhiyun * back with the slave MDIO bus which has the correct indirection
326*4882a593Smuzhiyun * layer setup
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun if (of_machine_is_compatible("brcm,bcm7445d0") &&
329*4882a593Smuzhiyun strcmp(mdiodev->bus->name, "sf2 slave mii"))
330*4882a593Smuzhiyun return -EPROBE_DEFER;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun dev = b53_switch_alloc(&mdiodev->dev, &b53_mdio_ops, mdiodev->bus);
333*4882a593Smuzhiyun if (!dev)
334*4882a593Smuzhiyun return -ENOMEM;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* we don't use page 0xff, so force a page set */
337*4882a593Smuzhiyun dev->current_page = 0xff;
338*4882a593Smuzhiyun dev->bus = mdiodev->bus;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun dev_set_drvdata(&mdiodev->dev, dev);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret = b53_switch_register(dev);
343*4882a593Smuzhiyun if (ret) {
344*4882a593Smuzhiyun dev_err(&mdiodev->dev, "failed to register switch: %i\n", ret);
345*4882a593Smuzhiyun return ret;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
b53_mdio_remove(struct mdio_device * mdiodev)351*4882a593Smuzhiyun static void b53_mdio_remove(struct mdio_device *mdiodev)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct b53_device *dev = dev_get_drvdata(&mdiodev->dev);
354*4882a593Smuzhiyun struct dsa_switch *ds = dev->ds;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun dsa_unregister_switch(ds);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct of_device_id b53_of_match[] = {
360*4882a593Smuzhiyun { .compatible = "brcm,bcm5325" },
361*4882a593Smuzhiyun { .compatible = "brcm,bcm53115" },
362*4882a593Smuzhiyun { .compatible = "brcm,bcm53125" },
363*4882a593Smuzhiyun { .compatible = "brcm,bcm53128" },
364*4882a593Smuzhiyun { .compatible = "brcm,bcm5365" },
365*4882a593Smuzhiyun { .compatible = "brcm,bcm5389" },
366*4882a593Smuzhiyun { .compatible = "brcm,bcm5395" },
367*4882a593Smuzhiyun { .compatible = "brcm,bcm5397" },
368*4882a593Smuzhiyun { .compatible = "brcm,bcm5398" },
369*4882a593Smuzhiyun { /* sentinel */ },
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, b53_of_match);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static struct mdio_driver b53_mdio_driver = {
374*4882a593Smuzhiyun .probe = b53_mdio_probe,
375*4882a593Smuzhiyun .remove = b53_mdio_remove,
376*4882a593Smuzhiyun .mdiodrv.driver = {
377*4882a593Smuzhiyun .name = "bcm53xx",
378*4882a593Smuzhiyun .of_match_table = b53_of_match,
379*4882a593Smuzhiyun },
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun mdio_module_driver(b53_mdio_driver);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun MODULE_DESCRIPTION("B53 MDIO access driver");
384*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
385