1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * mcp251xfd - Microchip MCP251xFD Family CAN controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2019 Pengutronix,
6*4882a593Smuzhiyun * Marc Kleine-Budde <kernel@pengutronix.de>
7*4882a593Smuzhiyun * Copyright (c) 2019 Martin Sperl <kernel@martin.sperl.org>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef _MCP251XFD_H
11*4882a593Smuzhiyun #define _MCP251XFD_H
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/can/core.h>
14*4882a593Smuzhiyun #include <linux/can/dev.h>
15*4882a593Smuzhiyun #include <linux/can/rx-offload.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* MPC251x registers */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* CAN FD Controller Module SFR */
25*4882a593Smuzhiyun #define MCP251XFD_REG_CON 0x00
26*4882a593Smuzhiyun #define MCP251XFD_REG_CON_TXBWS_MASK GENMASK(31, 28)
27*4882a593Smuzhiyun #define MCP251XFD_REG_CON_ABAT BIT(27)
28*4882a593Smuzhiyun #define MCP251XFD_REG_CON_REQOP_MASK GENMASK(26, 24)
29*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_MIXED 0
30*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_SLEEP 1
31*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_INT_LOOPBACK 2
32*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_LISTENONLY 3
33*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_CONFIG 4
34*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_EXT_LOOPBACK 5
35*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_CAN2_0 6
36*4882a593Smuzhiyun #define MCP251XFD_REG_CON_MODE_RESTRICTED 7
37*4882a593Smuzhiyun #define MCP251XFD_REG_CON_OPMOD_MASK GENMASK(23, 21)
38*4882a593Smuzhiyun #define MCP251XFD_REG_CON_TXQEN BIT(20)
39*4882a593Smuzhiyun #define MCP251XFD_REG_CON_STEF BIT(19)
40*4882a593Smuzhiyun #define MCP251XFD_REG_CON_SERR2LOM BIT(18)
41*4882a593Smuzhiyun #define MCP251XFD_REG_CON_ESIGM BIT(17)
42*4882a593Smuzhiyun #define MCP251XFD_REG_CON_RTXAT BIT(16)
43*4882a593Smuzhiyun #define MCP251XFD_REG_CON_BRSDIS BIT(12)
44*4882a593Smuzhiyun #define MCP251XFD_REG_CON_BUSY BIT(11)
45*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WFT_MASK GENMASK(10, 9)
46*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WFT_T00FILTER 0x0
47*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WFT_T01FILTER 0x1
48*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WFT_T10FILTER 0x2
49*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WFT_T11FILTER 0x3
50*4882a593Smuzhiyun #define MCP251XFD_REG_CON_WAKFIL BIT(8)
51*4882a593Smuzhiyun #define MCP251XFD_REG_CON_PXEDIS BIT(6)
52*4882a593Smuzhiyun #define MCP251XFD_REG_CON_ISOCRCEN BIT(5)
53*4882a593Smuzhiyun #define MCP251XFD_REG_CON_DNCNT_MASK GENMASK(4, 0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define MCP251XFD_REG_NBTCFG 0x04
56*4882a593Smuzhiyun #define MCP251XFD_REG_NBTCFG_BRP_MASK GENMASK(31, 24)
57*4882a593Smuzhiyun #define MCP251XFD_REG_NBTCFG_TSEG1_MASK GENMASK(23, 16)
58*4882a593Smuzhiyun #define MCP251XFD_REG_NBTCFG_TSEG2_MASK GENMASK(14, 8)
59*4882a593Smuzhiyun #define MCP251XFD_REG_NBTCFG_SJW_MASK GENMASK(6, 0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define MCP251XFD_REG_DBTCFG 0x08
62*4882a593Smuzhiyun #define MCP251XFD_REG_DBTCFG_BRP_MASK GENMASK(31, 24)
63*4882a593Smuzhiyun #define MCP251XFD_REG_DBTCFG_TSEG1_MASK GENMASK(20, 16)
64*4882a593Smuzhiyun #define MCP251XFD_REG_DBTCFG_TSEG2_MASK GENMASK(11, 8)
65*4882a593Smuzhiyun #define MCP251XFD_REG_DBTCFG_SJW_MASK GENMASK(3, 0)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MCP251XFD_REG_TDC 0x0c
68*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_EDGFLTEN BIT(25)
69*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_SID11EN BIT(24)
70*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCMOD_MASK GENMASK(17, 16)
71*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCMOD_AUTO 2
72*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCMOD_MANUAL 1
73*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCMOD_DISABLED 0
74*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCO_MASK GENMASK(14, 8)
75*4882a593Smuzhiyun #define MCP251XFD_REG_TDC_TDCV_MASK GENMASK(5, 0)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define MCP251XFD_REG_TBC 0x10
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define MCP251XFD_REG_TSCON 0x14
80*4882a593Smuzhiyun #define MCP251XFD_REG_TSCON_TSRES BIT(18)
81*4882a593Smuzhiyun #define MCP251XFD_REG_TSCON_TSEOF BIT(17)
82*4882a593Smuzhiyun #define MCP251XFD_REG_TSCON_TBCEN BIT(16)
83*4882a593Smuzhiyun #define MCP251XFD_REG_TSCON_TBCPRE_MASK GENMASK(9, 0)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define MCP251XFD_REG_VEC 0x18
86*4882a593Smuzhiyun #define MCP251XFD_REG_VEC_RXCODE_MASK GENMASK(30, 24)
87*4882a593Smuzhiyun #define MCP251XFD_REG_VEC_TXCODE_MASK GENMASK(22, 16)
88*4882a593Smuzhiyun #define MCP251XFD_REG_VEC_FILHIT_MASK GENMASK(12, 8)
89*4882a593Smuzhiyun #define MCP251XFD_REG_VEC_ICODE_MASK GENMASK(6, 0)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define MCP251XFD_REG_INT 0x1c
92*4882a593Smuzhiyun #define MCP251XFD_REG_INT_IF_MASK GENMASK(15, 0)
93*4882a593Smuzhiyun #define MCP251XFD_REG_INT_IE_MASK GENMASK(31, 16)
94*4882a593Smuzhiyun #define MCP251XFD_REG_INT_IVMIE BIT(31)
95*4882a593Smuzhiyun #define MCP251XFD_REG_INT_WAKIE BIT(30)
96*4882a593Smuzhiyun #define MCP251XFD_REG_INT_CERRIE BIT(29)
97*4882a593Smuzhiyun #define MCP251XFD_REG_INT_SERRIE BIT(28)
98*4882a593Smuzhiyun #define MCP251XFD_REG_INT_RXOVIE BIT(27)
99*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TXATIE BIT(26)
100*4882a593Smuzhiyun #define MCP251XFD_REG_INT_SPICRCIE BIT(25)
101*4882a593Smuzhiyun #define MCP251XFD_REG_INT_ECCIE BIT(24)
102*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TEFIE BIT(20)
103*4882a593Smuzhiyun #define MCP251XFD_REG_INT_MODIE BIT(19)
104*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TBCIE BIT(18)
105*4882a593Smuzhiyun #define MCP251XFD_REG_INT_RXIE BIT(17)
106*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TXIE BIT(16)
107*4882a593Smuzhiyun #define MCP251XFD_REG_INT_IVMIF BIT(15)
108*4882a593Smuzhiyun #define MCP251XFD_REG_INT_WAKIF BIT(14)
109*4882a593Smuzhiyun #define MCP251XFD_REG_INT_CERRIF BIT(13)
110*4882a593Smuzhiyun #define MCP251XFD_REG_INT_SERRIF BIT(12)
111*4882a593Smuzhiyun #define MCP251XFD_REG_INT_RXOVIF BIT(11)
112*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TXATIF BIT(10)
113*4882a593Smuzhiyun #define MCP251XFD_REG_INT_SPICRCIF BIT(9)
114*4882a593Smuzhiyun #define MCP251XFD_REG_INT_ECCIF BIT(8)
115*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TEFIF BIT(4)
116*4882a593Smuzhiyun #define MCP251XFD_REG_INT_MODIF BIT(3)
117*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TBCIF BIT(2)
118*4882a593Smuzhiyun #define MCP251XFD_REG_INT_RXIF BIT(1)
119*4882a593Smuzhiyun #define MCP251XFD_REG_INT_TXIF BIT(0)
120*4882a593Smuzhiyun /* These IRQ flags must be cleared by SW in the CAN_INT register */
121*4882a593Smuzhiyun #define MCP251XFD_REG_INT_IF_CLEARABLE_MASK \
122*4882a593Smuzhiyun (MCP251XFD_REG_INT_IVMIF | MCP251XFD_REG_INT_WAKIF | \
123*4882a593Smuzhiyun MCP251XFD_REG_INT_CERRIF | MCP251XFD_REG_INT_SERRIF | \
124*4882a593Smuzhiyun MCP251XFD_REG_INT_MODIF)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define MCP251XFD_REG_RXIF 0x20
127*4882a593Smuzhiyun #define MCP251XFD_REG_TXIF 0x24
128*4882a593Smuzhiyun #define MCP251XFD_REG_RXOVIF 0x28
129*4882a593Smuzhiyun #define MCP251XFD_REG_TXATIF 0x2c
130*4882a593Smuzhiyun #define MCP251XFD_REG_TXREQ 0x30
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define MCP251XFD_REG_TREC 0x34
133*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_TXBO BIT(21)
134*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_TXBP BIT(20)
135*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_RXBP BIT(19)
136*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_TXWARN BIT(18)
137*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_RXWARN BIT(17)
138*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_EWARN BIT(16)
139*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_TEC_MASK GENMASK(15, 8)
140*4882a593Smuzhiyun #define MCP251XFD_REG_TREC_REC_MASK GENMASK(7, 0)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG0 0x38
143*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG0_DTERRCNT_MASK GENMASK(31, 24)
144*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG0_DRERRCNT_MASK GENMASK(23, 16)
145*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG0_NTERRCNT_MASK GENMASK(15, 8)
146*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG0_NRERRCNT_MASK GENMASK(7, 0)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1 0x3c
149*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DLCMM BIT(31)
150*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_ESI BIT(30)
151*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DCRCERR BIT(29)
152*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DSTUFERR BIT(28)
153*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DFORMERR BIT(27)
154*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DBIT1ERR BIT(25)
155*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_DBIT0ERR BIT(24)
156*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_TXBOERR BIT(23)
157*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NCRCERR BIT(21)
158*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NSTUFERR BIT(20)
159*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NFORMERR BIT(19)
160*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NACKERR BIT(18)
161*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NBIT1ERR BIT(17)
162*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_NBIT0ERR BIT(16)
163*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_BERR_MASK \
164*4882a593Smuzhiyun (MCP251XFD_REG_BDIAG1_DLCMM | MCP251XFD_REG_BDIAG1_ESI | \
165*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_DCRCERR | MCP251XFD_REG_BDIAG1_DSTUFERR | \
166*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_DFORMERR | MCP251XFD_REG_BDIAG1_DBIT1ERR | \
167*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_DBIT0ERR | MCP251XFD_REG_BDIAG1_TXBOERR | \
168*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_NCRCERR | MCP251XFD_REG_BDIAG1_NSTUFERR | \
169*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_NFORMERR | MCP251XFD_REG_BDIAG1_NACKERR | \
170*4882a593Smuzhiyun MCP251XFD_REG_BDIAG1_NBIT1ERR | MCP251XFD_REG_BDIAG1_NBIT0ERR)
171*4882a593Smuzhiyun #define MCP251XFD_REG_BDIAG1_EFMSGCNT_MASK GENMASK(15, 0)
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON 0x40
174*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_FSIZE_MASK GENMASK(28, 24)
175*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_FRESET BIT(10)
176*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_UINC BIT(8)
177*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_TEFTSEN BIT(5)
178*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_TEFOVIE BIT(3)
179*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_TEFFIE BIT(2)
180*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_TEFHIE BIT(1)
181*4882a593Smuzhiyun #define MCP251XFD_REG_TEFCON_TEFNEIE BIT(0)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define MCP251XFD_REG_TEFSTA 0x44
184*4882a593Smuzhiyun #define MCP251XFD_REG_TEFSTA_TEFOVIF BIT(3)
185*4882a593Smuzhiyun #define MCP251XFD_REG_TEFSTA_TEFFIF BIT(2)
186*4882a593Smuzhiyun #define MCP251XFD_REG_TEFSTA_TEFHIF BIT(1)
187*4882a593Smuzhiyun #define MCP251XFD_REG_TEFSTA_TEFNEIF BIT(0)
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define MCP251XFD_REG_TEFUA 0x48
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON 0x50
192*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_MASK GENMASK(31, 29)
193*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_8 0
194*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_12 1
195*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_16 2
196*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_20 3
197*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_24 4
198*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_32 5
199*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_48 6
200*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_PLSIZE_64 7
201*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_FSIZE_MASK GENMASK(28, 24)
202*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXAT_UNLIMITED 3
203*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXAT_THREE_SHOT 1
204*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXAT_ONE_SHOT 0
205*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXAT_MASK GENMASK(22, 21)
206*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXPRI_MASK GENMASK(20, 16)
207*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_FRESET BIT(10)
208*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXREQ BIT(9)
209*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_UINC BIT(8)
210*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXEN BIT(7)
211*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXATIE BIT(4)
212*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXQEIE BIT(2)
213*4882a593Smuzhiyun #define MCP251XFD_REG_TXQCON_TXQNIE BIT(0)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA 0x54
216*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXQCI_MASK GENMASK(12, 8)
217*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXABT BIT(7)
218*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXLARB BIT(6)
219*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXERR BIT(5)
220*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXATIF BIT(4)
221*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXQEIF BIT(2)
222*4882a593Smuzhiyun #define MCP251XFD_REG_TXQSTA_TXQNIF BIT(0)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define MCP251XFD_REG_TXQUA 0x58
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON(x) (0x50 + 0xc * (x))
227*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_MASK GENMASK(31, 29)
228*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_8 0
229*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_12 1
230*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_16 2
231*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_20 3
232*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_24 4
233*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_32 5
234*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_48 6
235*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_PLSIZE_64 7
236*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_FSIZE_MASK GENMASK(28, 24)
237*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXAT_MASK GENMASK(22, 21)
238*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXAT_ONE_SHOT 0
239*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXAT_THREE_SHOT 1
240*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXAT_UNLIMITED 3
241*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXPRI_MASK GENMASK(20, 16)
242*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_FRESET BIT(10)
243*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXREQ BIT(9)
244*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_UINC BIT(8)
245*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXEN BIT(7)
246*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_RTREN BIT(6)
247*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_RXTSEN BIT(5)
248*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TXATIE BIT(4)
249*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_RXOVIE BIT(3)
250*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TFERFFIE BIT(2)
251*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TFHRFHIE BIT(1)
252*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOCON_TFNRFNIE BIT(0)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA(x) (0x54 + 0xc * (x))
255*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_FIFOCI_MASK GENMASK(12, 8)
256*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TXABT BIT(7)
257*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TXLARB BIT(6)
258*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TXERR BIT(5)
259*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TXATIF BIT(4)
260*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_RXOVIF BIT(3)
261*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TFERFFIF BIT(2)
262*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TFHRFHIF BIT(1)
263*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOSTA_TFNRFNIF BIT(0)
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define MCP251XFD_REG_FIFOUA(x) (0x58 + 0xc * (x))
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON(x) (0x1d0 + 0x4 * (x))
268*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLTEN3 BIT(31)
269*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_F3BP_MASK GENMASK(28, 24)
270*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLTEN2 BIT(23)
271*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_F2BP_MASK GENMASK(20, 16)
272*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLTEN1 BIT(15)
273*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_F1BP_MASK GENMASK(12, 8)
274*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLTEN0 BIT(7)
275*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_F0BP_MASK GENMASK(4, 0)
276*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLTEN(x) (BIT(7) << 8 * ((x) & 0x3))
277*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FLT_MASK(x) (GENMASK(7, 0) << (8 * ((x) & 0x3)))
278*4882a593Smuzhiyun #define MCP251XFD_REG_FLTCON_FBP(x, fifo) ((fifo) << 8 * ((x) & 0x3))
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define MCP251XFD_REG_FLTOBJ(x) (0x1f0 + 0x8 * (x))
281*4882a593Smuzhiyun #define MCP251XFD_REG_FLTOBJ_EXIDE BIT(30)
282*4882a593Smuzhiyun #define MCP251XFD_REG_FLTOBJ_SID11 BIT(29)
283*4882a593Smuzhiyun #define MCP251XFD_REG_FLTOBJ_EID_MASK GENMASK(28, 11)
284*4882a593Smuzhiyun #define MCP251XFD_REG_FLTOBJ_SID_MASK GENMASK(10, 0)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define MCP251XFD_REG_FLTMASK(x) (0x1f4 + 0x8 * (x))
287*4882a593Smuzhiyun #define MCP251XFD_REG_MASK_MIDE BIT(30)
288*4882a593Smuzhiyun #define MCP251XFD_REG_MASK_MSID11 BIT(29)
289*4882a593Smuzhiyun #define MCP251XFD_REG_MASK_MEID_MASK GENMASK(28, 11)
290*4882a593Smuzhiyun #define MCP251XFD_REG_MASK_MSID_MASK GENMASK(10, 0)
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* RAM */
293*4882a593Smuzhiyun #define MCP251XFD_RAM_START 0x400
294*4882a593Smuzhiyun #define MCP251XFD_RAM_SIZE SZ_2K
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Message Object */
297*4882a593Smuzhiyun #define MCP251XFD_OBJ_ID_SID11 BIT(29)
298*4882a593Smuzhiyun #define MCP251XFD_OBJ_ID_EID_MASK GENMASK(28, 11)
299*4882a593Smuzhiyun #define MCP251XFD_OBJ_ID_SID_MASK GENMASK(10, 0)
300*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_SEQ_MCP2518FD_MASK GENMASK(31, 9)
301*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_SEQ_MCP2517FD_MASK GENMASK(15, 9)
302*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_SEQ_MASK MCP251XFD_OBJ_FLAGS_SEQ_MCP2518FD_MASK
303*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_ESI BIT(8)
304*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_FDF BIT(7)
305*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_BRS BIT(6)
306*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_RTR BIT(5)
307*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_IDE BIT(4)
308*4882a593Smuzhiyun #define MCP251XFD_OBJ_FLAGS_DLC GENMASK(3, 0)
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #define MCP251XFD_REG_FRAME_EFF_SID_MASK GENMASK(28, 18)
311*4882a593Smuzhiyun #define MCP251XFD_REG_FRAME_EFF_EID_MASK GENMASK(17, 0)
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* MCP2517/18FD SFR */
314*4882a593Smuzhiyun #define MCP251XFD_REG_OSC 0xe00
315*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_SCLKRDY BIT(12)
316*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_OSCRDY BIT(10)
317*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_PLLRDY BIT(8)
318*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_CLKODIV_10 3
319*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_CLKODIV_4 2
320*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_CLKODIV_2 1
321*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_CLKODIV_1 0
322*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_CLKODIV_MASK GENMASK(6, 5)
323*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_SCLKDIV BIT(4)
324*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_LPMEN BIT(3) /* MCP2518FD only */
325*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_OSCDIS BIT(2)
326*4882a593Smuzhiyun #define MCP251XFD_REG_OSC_PLLEN BIT(0)
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON 0xe04
329*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_INTOD BIT(30)
330*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_SOF BIT(29)
331*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_TXCANOD BIT(28)
332*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_PM1 BIT(25)
333*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_PM0 BIT(24)
334*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_GPIO1 BIT(17)
335*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_GPIO0 BIT(16)
336*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_LAT1 BIT(9)
337*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_LAT0 BIT(8)
338*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_XSTBYEN BIT(6)
339*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_TRIS1 BIT(1)
340*4882a593Smuzhiyun #define MCP251XFD_REG_IOCON_TRIS0 BIT(0)
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define MCP251XFD_REG_CRC 0xe08
343*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_FERRIE BIT(25)
344*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_CRCERRIE BIT(24)
345*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_FERRIF BIT(17)
346*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_CRCERRIF BIT(16)
347*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_IF_MASK GENMASK(17, 16)
348*4882a593Smuzhiyun #define MCP251XFD_REG_CRC_MASK GENMASK(15, 0)
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #define MCP251XFD_REG_ECCCON 0xe0c
351*4882a593Smuzhiyun #define MCP251XFD_REG_ECCCON_PARITY_MASK GENMASK(14, 8)
352*4882a593Smuzhiyun #define MCP251XFD_REG_ECCCON_DEDIE BIT(2)
353*4882a593Smuzhiyun #define MCP251XFD_REG_ECCCON_SECIE BIT(1)
354*4882a593Smuzhiyun #define MCP251XFD_REG_ECCCON_ECCEN BIT(0)
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #define MCP251XFD_REG_ECCSTAT 0xe10
357*4882a593Smuzhiyun #define MCP251XFD_REG_ECCSTAT_ERRADDR_MASK GENMASK(27, 16)
358*4882a593Smuzhiyun #define MCP251XFD_REG_ECCSTAT_IF_MASK GENMASK(2, 1)
359*4882a593Smuzhiyun #define MCP251XFD_REG_ECCSTAT_DEDIF BIT(2)
360*4882a593Smuzhiyun #define MCP251XFD_REG_ECCSTAT_SECIF BIT(1)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define MCP251XFD_REG_DEVID 0xe14 /* MCP2518FD only */
363*4882a593Smuzhiyun #define MCP251XFD_REG_DEVID_ID_MASK GENMASK(7, 4)
364*4882a593Smuzhiyun #define MCP251XFD_REG_DEVID_REV_MASK GENMASK(3, 0)
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* number of TX FIFO objects, depending on CAN mode
367*4882a593Smuzhiyun *
368*4882a593Smuzhiyun * FIFO setup: tef: 8*12 bytes = 96 bytes, tx: 8*16 bytes = 128 bytes
369*4882a593Smuzhiyun * FIFO setup: tef: 4*12 bytes = 48 bytes, tx: 4*72 bytes = 288 bytes
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun #define MCP251XFD_TX_OBJ_NUM_CAN 8
372*4882a593Smuzhiyun #define MCP251XFD_TX_OBJ_NUM_CANFD 4
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun #if MCP251XFD_TX_OBJ_NUM_CAN > MCP251XFD_TX_OBJ_NUM_CANFD
375*4882a593Smuzhiyun #define MCP251XFD_TX_OBJ_NUM_MAX MCP251XFD_TX_OBJ_NUM_CAN
376*4882a593Smuzhiyun #else
377*4882a593Smuzhiyun #define MCP251XFD_TX_OBJ_NUM_MAX MCP251XFD_TX_OBJ_NUM_CANFD
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define MCP251XFD_NAPI_WEIGHT 32
381*4882a593Smuzhiyun #define MCP251XFD_TX_FIFO 1
382*4882a593Smuzhiyun #define MCP251XFD_RX_FIFO(x) (MCP251XFD_TX_FIFO + 1 + (x))
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* SPI commands */
385*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_RESET 0x0000
386*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_WRITE 0x2000
387*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_READ 0x3000
388*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_WRITE_CRC 0xa000
389*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_READ_CRC 0xb000
390*4882a593Smuzhiyun #define MCP251XFD_SPI_INSTRUCTION_WRITE_CRC_SAFE 0xc000
391*4882a593Smuzhiyun #define MCP251XFD_SPI_ADDRESS_MASK GENMASK(11, 0)
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun #define MCP251XFD_SYSCLOCK_HZ_MAX 40000000
394*4882a593Smuzhiyun #define MCP251XFD_SYSCLOCK_HZ_MIN 1000000
395*4882a593Smuzhiyun #define MCP251XFD_SPICLOCK_HZ_MAX 20000000
396*4882a593Smuzhiyun #define MCP251XFD_OSC_PLL_MULTIPLIER 10
397*4882a593Smuzhiyun #define MCP251XFD_OSC_STAB_SLEEP_US (3 * USEC_PER_MSEC)
398*4882a593Smuzhiyun #define MCP251XFD_OSC_STAB_TIMEOUT_US (10 * MCP251XFD_OSC_STAB_SLEEP_US)
399*4882a593Smuzhiyun #define MCP251XFD_POLL_SLEEP_US (10)
400*4882a593Smuzhiyun #define MCP251XFD_POLL_TIMEOUT_US (USEC_PER_MSEC)
401*4882a593Smuzhiyun #define MCP251XFD_SOFTRESET_RETRIES_MAX 3
402*4882a593Smuzhiyun #define MCP251XFD_READ_CRC_RETRIES_MAX 3
403*4882a593Smuzhiyun #define MCP251XFD_ECC_CNT_MAX 2
404*4882a593Smuzhiyun #define MCP251XFD_SANITIZE_SPI 1
405*4882a593Smuzhiyun #define MCP251XFD_SANITIZE_CAN 1
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Silence TX MAB overflow warnings */
408*4882a593Smuzhiyun #define MCP251XFD_QUIRK_MAB_NO_WARN BIT(0)
409*4882a593Smuzhiyun /* Use CRC to access registers */
410*4882a593Smuzhiyun #define MCP251XFD_QUIRK_CRC_REG BIT(1)
411*4882a593Smuzhiyun /* Use CRC to access RX/TEF-RAM */
412*4882a593Smuzhiyun #define MCP251XFD_QUIRK_CRC_RX BIT(2)
413*4882a593Smuzhiyun /* Use CRC to access TX-RAM */
414*4882a593Smuzhiyun #define MCP251XFD_QUIRK_CRC_TX BIT(3)
415*4882a593Smuzhiyun /* Enable ECC for RAM */
416*4882a593Smuzhiyun #define MCP251XFD_QUIRK_ECC BIT(4)
417*4882a593Smuzhiyun /* Use Half Duplex SPI transfers */
418*4882a593Smuzhiyun #define MCP251XFD_QUIRK_HALF_DUPLEX BIT(5)
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun struct mcp251xfd_hw_tef_obj {
421*4882a593Smuzhiyun u32 id;
422*4882a593Smuzhiyun u32 flags;
423*4882a593Smuzhiyun u32 ts;
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* The tx_obj_raw version is used in spi async, i.e. without
427*4882a593Smuzhiyun * regmap. We have to take care of endianness ourselves.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun struct __packed mcp251xfd_hw_tx_obj_raw {
430*4882a593Smuzhiyun __le32 id;
431*4882a593Smuzhiyun __le32 flags;
432*4882a593Smuzhiyun u8 data[sizeof_field(struct canfd_frame, data)];
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun struct mcp251xfd_hw_tx_obj_can {
436*4882a593Smuzhiyun u32 id;
437*4882a593Smuzhiyun u32 flags;
438*4882a593Smuzhiyun u8 data[sizeof_field(struct can_frame, data)];
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun struct mcp251xfd_hw_tx_obj_canfd {
442*4882a593Smuzhiyun u32 id;
443*4882a593Smuzhiyun u32 flags;
444*4882a593Smuzhiyun u8 data[sizeof_field(struct canfd_frame, data)];
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun struct mcp251xfd_hw_rx_obj_can {
448*4882a593Smuzhiyun u32 id;
449*4882a593Smuzhiyun u32 flags;
450*4882a593Smuzhiyun u32 ts;
451*4882a593Smuzhiyun u8 data[sizeof_field(struct can_frame, data)];
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun struct mcp251xfd_hw_rx_obj_canfd {
455*4882a593Smuzhiyun u32 id;
456*4882a593Smuzhiyun u32 flags;
457*4882a593Smuzhiyun u32 ts;
458*4882a593Smuzhiyun u8 data[sizeof_field(struct canfd_frame, data)];
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun struct mcp251xfd_tef_ring {
462*4882a593Smuzhiyun unsigned int head;
463*4882a593Smuzhiyun unsigned int tail;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* u8 obj_num equals tx_ring->obj_num */
466*4882a593Smuzhiyun /* u8 obj_size equals sizeof(struct mcp251xfd_hw_tef_obj) */
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun struct __packed mcp251xfd_buf_cmd {
470*4882a593Smuzhiyun __be16 cmd;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun struct __packed mcp251xfd_buf_cmd_crc {
474*4882a593Smuzhiyun __be16 cmd;
475*4882a593Smuzhiyun u8 len;
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun union mcp251xfd_tx_obj_load_buf {
479*4882a593Smuzhiyun struct __packed {
480*4882a593Smuzhiyun struct mcp251xfd_buf_cmd cmd;
481*4882a593Smuzhiyun struct mcp251xfd_hw_tx_obj_raw hw_tx_obj;
482*4882a593Smuzhiyun } nocrc;
483*4882a593Smuzhiyun struct __packed {
484*4882a593Smuzhiyun struct mcp251xfd_buf_cmd_crc cmd;
485*4882a593Smuzhiyun struct mcp251xfd_hw_tx_obj_raw hw_tx_obj;
486*4882a593Smuzhiyun __be16 crc;
487*4882a593Smuzhiyun } crc;
488*4882a593Smuzhiyun } ____cacheline_aligned;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun union mcp251xfd_write_reg_buf {
491*4882a593Smuzhiyun struct __packed {
492*4882a593Smuzhiyun struct mcp251xfd_buf_cmd cmd;
493*4882a593Smuzhiyun u8 data[4];
494*4882a593Smuzhiyun } nocrc;
495*4882a593Smuzhiyun struct __packed {
496*4882a593Smuzhiyun struct mcp251xfd_buf_cmd_crc cmd;
497*4882a593Smuzhiyun u8 data[4];
498*4882a593Smuzhiyun __be16 crc;
499*4882a593Smuzhiyun } crc;
500*4882a593Smuzhiyun } ____cacheline_aligned;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun struct mcp251xfd_tx_obj {
503*4882a593Smuzhiyun struct spi_message msg;
504*4882a593Smuzhiyun struct spi_transfer xfer[2];
505*4882a593Smuzhiyun union mcp251xfd_tx_obj_load_buf buf;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun struct mcp251xfd_tx_ring {
509*4882a593Smuzhiyun unsigned int head;
510*4882a593Smuzhiyun unsigned int tail;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun u16 base;
513*4882a593Smuzhiyun u8 obj_num;
514*4882a593Smuzhiyun u8 obj_size;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun struct mcp251xfd_tx_obj obj[MCP251XFD_TX_OBJ_NUM_MAX];
517*4882a593Smuzhiyun union mcp251xfd_write_reg_buf rts_buf;
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun struct mcp251xfd_rx_ring {
521*4882a593Smuzhiyun unsigned int head;
522*4882a593Smuzhiyun unsigned int tail;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun u16 base;
525*4882a593Smuzhiyun u8 nr;
526*4882a593Smuzhiyun u8 fifo_nr;
527*4882a593Smuzhiyun u8 obj_num;
528*4882a593Smuzhiyun u8 obj_size;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun struct mcp251xfd_hw_rx_obj_canfd obj[];
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun struct __packed mcp251xfd_map_buf_nocrc {
534*4882a593Smuzhiyun struct mcp251xfd_buf_cmd cmd;
535*4882a593Smuzhiyun u8 data[256];
536*4882a593Smuzhiyun } ____cacheline_aligned;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun struct __packed mcp251xfd_map_buf_crc {
539*4882a593Smuzhiyun struct mcp251xfd_buf_cmd_crc cmd;
540*4882a593Smuzhiyun u8 data[256 - 4];
541*4882a593Smuzhiyun __be16 crc;
542*4882a593Smuzhiyun } ____cacheline_aligned;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun struct mcp251xfd_ecc {
545*4882a593Smuzhiyun u32 ecc_stat;
546*4882a593Smuzhiyun int cnt;
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun struct mcp251xfd_regs_status {
550*4882a593Smuzhiyun u32 intf;
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun enum mcp251xfd_model {
554*4882a593Smuzhiyun MCP251XFD_MODEL_MCP2517FD = 0x2517,
555*4882a593Smuzhiyun MCP251XFD_MODEL_MCP2518FD = 0x2518,
556*4882a593Smuzhiyun MCP251XFD_MODEL_MCP251XFD = 0xffff, /* autodetect model */
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun struct mcp251xfd_devtype_data {
560*4882a593Smuzhiyun enum mcp251xfd_model model;
561*4882a593Smuzhiyun u32 quirks;
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun struct mcp251xfd_priv {
565*4882a593Smuzhiyun struct can_priv can;
566*4882a593Smuzhiyun struct can_rx_offload offload;
567*4882a593Smuzhiyun struct net_device *ndev;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun struct regmap *map_reg; /* register access */
570*4882a593Smuzhiyun struct regmap *map_rx; /* RX/TEF RAM access */
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun struct regmap *map_nocrc;
573*4882a593Smuzhiyun struct mcp251xfd_map_buf_nocrc *map_buf_nocrc_rx;
574*4882a593Smuzhiyun struct mcp251xfd_map_buf_nocrc *map_buf_nocrc_tx;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun struct regmap *map_crc;
577*4882a593Smuzhiyun struct mcp251xfd_map_buf_crc *map_buf_crc_rx;
578*4882a593Smuzhiyun struct mcp251xfd_map_buf_crc *map_buf_crc_tx;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun struct spi_device *spi;
581*4882a593Smuzhiyun u32 spi_max_speed_hz_orig;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun struct mcp251xfd_tef_ring tef;
584*4882a593Smuzhiyun struct mcp251xfd_tx_ring tx[1];
585*4882a593Smuzhiyun struct mcp251xfd_rx_ring *rx[1];
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun u8 rx_ring_num;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun struct mcp251xfd_ecc ecc;
590*4882a593Smuzhiyun struct mcp251xfd_regs_status regs_status;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun struct gpio_desc *rx_int;
593*4882a593Smuzhiyun struct clk *clk;
594*4882a593Smuzhiyun struct regulator *reg_vdd;
595*4882a593Smuzhiyun struct regulator *reg_xceiver;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun struct mcp251xfd_devtype_data devtype_data;
598*4882a593Smuzhiyun struct can_berr_counter bec;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define MCP251XFD_IS(_model) \
602*4882a593Smuzhiyun static inline bool \
603*4882a593Smuzhiyun mcp251xfd_is_##_model(const struct mcp251xfd_priv *priv) \
604*4882a593Smuzhiyun { \
605*4882a593Smuzhiyun return priv->devtype_data.model == MCP251XFD_MODEL_MCP##_model##FD; \
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun MCP251XFD_IS(2517);
609*4882a593Smuzhiyun MCP251XFD_IS(2518);
610*4882a593Smuzhiyun MCP251XFD_IS(251X);
611*4882a593Smuzhiyun
mcp251xfd_first_byte_set(u32 mask)612*4882a593Smuzhiyun static inline u8 mcp251xfd_first_byte_set(u32 mask)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun return (mask & 0x0000ffff) ?
615*4882a593Smuzhiyun ((mask & 0x000000ff) ? 0 : 1) :
616*4882a593Smuzhiyun ((mask & 0x00ff0000) ? 2 : 3);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
mcp251xfd_last_byte_set(u32 mask)619*4882a593Smuzhiyun static inline u8 mcp251xfd_last_byte_set(u32 mask)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun return (mask & 0xffff0000) ?
622*4882a593Smuzhiyun ((mask & 0xff000000) ? 3 : 2) :
623*4882a593Smuzhiyun ((mask & 0x0000ff00) ? 1 : 0);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
mcp251xfd_cmd_reset(void)626*4882a593Smuzhiyun static inline __be16 mcp251xfd_cmd_reset(void)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun return cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_RESET);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_read_nocrc(struct mcp251xfd_buf_cmd * cmd,u16 addr)632*4882a593Smuzhiyun mcp251xfd_spi_cmd_read_nocrc(struct mcp251xfd_buf_cmd *cmd, u16 addr)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_READ | addr);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_write_nocrc(struct mcp251xfd_buf_cmd * cmd,u16 addr)638*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_nocrc(struct mcp251xfd_buf_cmd *cmd, u16 addr)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_WRITE | addr);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
mcp251xfd_reg_in_ram(unsigned int reg)643*4882a593Smuzhiyun static inline bool mcp251xfd_reg_in_ram(unsigned int reg)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun static const struct regmap_range range =
646*4882a593Smuzhiyun regmap_reg_range(MCP251XFD_RAM_START,
647*4882a593Smuzhiyun MCP251XFD_RAM_START + MCP251XFD_RAM_SIZE - 4);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return regmap_reg_in_range(reg, &range);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static inline void
__mcp251xfd_spi_cmd_crc_set_len(struct mcp251xfd_buf_cmd_crc * cmd,u16 len,bool in_ram)653*4882a593Smuzhiyun __mcp251xfd_spi_cmd_crc_set_len(struct mcp251xfd_buf_cmd_crc *cmd,
654*4882a593Smuzhiyun u16 len, bool in_ram)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun /* Number of u32 for RAM access, number of u8 otherwise. */
657*4882a593Smuzhiyun if (in_ram)
658*4882a593Smuzhiyun cmd->len = len >> 2;
659*4882a593Smuzhiyun else
660*4882a593Smuzhiyun cmd->len = len;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_crc_set_len_in_ram(struct mcp251xfd_buf_cmd_crc * cmd,u16 len)664*4882a593Smuzhiyun mcp251xfd_spi_cmd_crc_set_len_in_ram(struct mcp251xfd_buf_cmd_crc *cmd, u16 len)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun __mcp251xfd_spi_cmd_crc_set_len(cmd, len, true);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_crc_set_len_in_reg(struct mcp251xfd_buf_cmd_crc * cmd,u16 len)670*4882a593Smuzhiyun mcp251xfd_spi_cmd_crc_set_len_in_reg(struct mcp251xfd_buf_cmd_crc *cmd, u16 len)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun __mcp251xfd_spi_cmd_crc_set_len(cmd, len, false);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_read_crc_set_addr(struct mcp251xfd_buf_cmd_crc * cmd,u16 addr)676*4882a593Smuzhiyun mcp251xfd_spi_cmd_read_crc_set_addr(struct mcp251xfd_buf_cmd_crc *cmd, u16 addr)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_READ_CRC | addr);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_read_crc(struct mcp251xfd_buf_cmd_crc * cmd,u16 addr,u16 len)682*4882a593Smuzhiyun mcp251xfd_spi_cmd_read_crc(struct mcp251xfd_buf_cmd_crc *cmd,
683*4882a593Smuzhiyun u16 addr, u16 len)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun mcp251xfd_spi_cmd_read_crc_set_addr(cmd, addr);
686*4882a593Smuzhiyun __mcp251xfd_spi_cmd_crc_set_len(cmd, len, mcp251xfd_reg_in_ram(addr));
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_write_crc_set_addr(struct mcp251xfd_buf_cmd_crc * cmd,u16 addr)690*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_crc_set_addr(struct mcp251xfd_buf_cmd_crc *cmd,
691*4882a593Smuzhiyun u16 addr)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun cmd->cmd = cpu_to_be16(MCP251XFD_SPI_INSTRUCTION_WRITE_CRC | addr);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static inline void
mcp251xfd_spi_cmd_write_crc(struct mcp251xfd_buf_cmd_crc * cmd,u16 addr,u16 len)697*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_crc(struct mcp251xfd_buf_cmd_crc *cmd,
698*4882a593Smuzhiyun u16 addr, u16 len)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_crc_set_addr(cmd, addr);
701*4882a593Smuzhiyun __mcp251xfd_spi_cmd_crc_set_len(cmd, len, mcp251xfd_reg_in_ram(addr));
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static inline u8 *
mcp251xfd_spi_cmd_write(const struct mcp251xfd_priv * priv,union mcp251xfd_write_reg_buf * write_reg_buf,u16 addr)705*4882a593Smuzhiyun mcp251xfd_spi_cmd_write(const struct mcp251xfd_priv *priv,
706*4882a593Smuzhiyun union mcp251xfd_write_reg_buf *write_reg_buf,
707*4882a593Smuzhiyun u16 addr)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun u8 *data;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (priv->devtype_data.quirks & MCP251XFD_QUIRK_CRC_REG) {
712*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_crc_set_addr(&write_reg_buf->crc.cmd,
713*4882a593Smuzhiyun addr);
714*4882a593Smuzhiyun data = write_reg_buf->crc.data;
715*4882a593Smuzhiyun } else {
716*4882a593Smuzhiyun mcp251xfd_spi_cmd_write_nocrc(&write_reg_buf->nocrc.cmd,
717*4882a593Smuzhiyun addr);
718*4882a593Smuzhiyun data = write_reg_buf->nocrc.data;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return data;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
mcp251xfd_get_tef_obj_addr(u8 n)724*4882a593Smuzhiyun static inline u16 mcp251xfd_get_tef_obj_addr(u8 n)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun return MCP251XFD_RAM_START +
727*4882a593Smuzhiyun sizeof(struct mcp251xfd_hw_tef_obj) * n;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static inline u16
mcp251xfd_get_tx_obj_addr(const struct mcp251xfd_tx_ring * ring,u8 n)731*4882a593Smuzhiyun mcp251xfd_get_tx_obj_addr(const struct mcp251xfd_tx_ring *ring, u8 n)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun return ring->base + ring->obj_size * n;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static inline u16
mcp251xfd_get_rx_obj_addr(const struct mcp251xfd_rx_ring * ring,u8 n)737*4882a593Smuzhiyun mcp251xfd_get_rx_obj_addr(const struct mcp251xfd_rx_ring *ring, u8 n)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun return ring->base + ring->obj_size * n;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
mcp251xfd_get_tef_head(const struct mcp251xfd_priv * priv)742*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tef_head(const struct mcp251xfd_priv *priv)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun return priv->tef.head & (priv->tx->obj_num - 1);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
mcp251xfd_get_tef_tail(const struct mcp251xfd_priv * priv)747*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tef_tail(const struct mcp251xfd_priv *priv)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun return priv->tef.tail & (priv->tx->obj_num - 1);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
mcp251xfd_get_tef_len(const struct mcp251xfd_priv * priv)752*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tef_len(const struct mcp251xfd_priv *priv)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun return priv->tef.head - priv->tef.tail;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
mcp251xfd_get_tef_linear_len(const struct mcp251xfd_priv * priv)757*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tef_linear_len(const struct mcp251xfd_priv *priv)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun u8 len;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun len = mcp251xfd_get_tef_len(priv);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun return min_t(u8, len, priv->tx->obj_num - mcp251xfd_get_tef_tail(priv));
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
mcp251xfd_get_tx_head(const struct mcp251xfd_tx_ring * ring)766*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tx_head(const struct mcp251xfd_tx_ring *ring)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun return ring->head & (ring->obj_num - 1);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
mcp251xfd_get_tx_tail(const struct mcp251xfd_tx_ring * ring)771*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tx_tail(const struct mcp251xfd_tx_ring *ring)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun return ring->tail & (ring->obj_num - 1);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
mcp251xfd_get_tx_free(const struct mcp251xfd_tx_ring * ring)776*4882a593Smuzhiyun static inline u8 mcp251xfd_get_tx_free(const struct mcp251xfd_tx_ring *ring)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun return ring->obj_num - (ring->head - ring->tail);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun static inline int
mcp251xfd_get_tx_nr_by_addr(const struct mcp251xfd_tx_ring * tx_ring,u8 * nr,u16 addr)782*4882a593Smuzhiyun mcp251xfd_get_tx_nr_by_addr(const struct mcp251xfd_tx_ring *tx_ring, u8 *nr,
783*4882a593Smuzhiyun u16 addr)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun if (addr < mcp251xfd_get_tx_obj_addr(tx_ring, 0) ||
786*4882a593Smuzhiyun addr >= mcp251xfd_get_tx_obj_addr(tx_ring, tx_ring->obj_num))
787*4882a593Smuzhiyun return -ENOENT;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun *nr = (addr - mcp251xfd_get_tx_obj_addr(tx_ring, 0)) /
790*4882a593Smuzhiyun tx_ring->obj_size;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
mcp251xfd_get_rx_head(const struct mcp251xfd_rx_ring * ring)795*4882a593Smuzhiyun static inline u8 mcp251xfd_get_rx_head(const struct mcp251xfd_rx_ring *ring)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun return ring->head & (ring->obj_num - 1);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
mcp251xfd_get_rx_tail(const struct mcp251xfd_rx_ring * ring)800*4882a593Smuzhiyun static inline u8 mcp251xfd_get_rx_tail(const struct mcp251xfd_rx_ring *ring)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun return ring->tail & (ring->obj_num - 1);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
mcp251xfd_get_rx_len(const struct mcp251xfd_rx_ring * ring)805*4882a593Smuzhiyun static inline u8 mcp251xfd_get_rx_len(const struct mcp251xfd_rx_ring *ring)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun return ring->head - ring->tail;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static inline u8
mcp251xfd_get_rx_linear_len(const struct mcp251xfd_rx_ring * ring)811*4882a593Smuzhiyun mcp251xfd_get_rx_linear_len(const struct mcp251xfd_rx_ring *ring)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun u8 len;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun len = mcp251xfd_get_rx_len(ring);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun return min_t(u8, len, ring->obj_num - mcp251xfd_get_rx_tail(ring));
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun #define mcp251xfd_for_each_tx_obj(ring, _obj, n) \
821*4882a593Smuzhiyun for ((n) = 0, (_obj) = &(ring)->obj[(n)]; \
822*4882a593Smuzhiyun (n) < (ring)->obj_num; \
823*4882a593Smuzhiyun (n)++, (_obj) = &(ring)->obj[(n)])
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun #define mcp251xfd_for_each_rx_ring(priv, ring, n) \
826*4882a593Smuzhiyun for ((n) = 0, (ring) = *((priv)->rx + (n)); \
827*4882a593Smuzhiyun (n) < (priv)->rx_ring_num; \
828*4882a593Smuzhiyun (n)++, (ring) = *((priv)->rx + (n)))
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun int mcp251xfd_regmap_init(struct mcp251xfd_priv *priv);
831*4882a593Smuzhiyun u16 mcp251xfd_crc16_compute2(const void *cmd, size_t cmd_size,
832*4882a593Smuzhiyun const void *data, size_t data_size);
833*4882a593Smuzhiyun u16 mcp251xfd_crc16_compute(const void *data, size_t data_size);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun #endif
836