xref: /OK3568_Linux_fs/kernel/drivers/net/can/spi/mcp251x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* CAN bus driver for Microchip 251x/25625 CAN Controller with SPI Interface
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * MCP2510 support and bug fixes by Christian Pellegrin
5*4882a593Smuzhiyun  * <chripell@evolware.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2009 Christian Pellegrin EVOL S.r.l.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2007 Raymarine UK, Ltd. All Rights Reserved.
10*4882a593Smuzhiyun  * Written under contract by:
11*4882a593Smuzhiyun  *   Chris Elston, Katalix Systems, Ltd.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Based on Microchip MCP251x CAN controller driver written by
14*4882a593Smuzhiyun  * David Vrabel, Copyright 2006 Arcom Control Systems Ltd.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Based on CAN bus driver for the CCAN controller written by
17*4882a593Smuzhiyun  * - Sascha Hauer, Marc Kleine-Budde, Pengutronix
18*4882a593Smuzhiyun  * - Simon Kallweit, intefo AG
19*4882a593Smuzhiyun  * Copyright 2007
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <linux/bitfield.h>
23*4882a593Smuzhiyun #include <linux/can/core.h>
24*4882a593Smuzhiyun #include <linux/can/dev.h>
25*4882a593Smuzhiyun #include <linux/can/led.h>
26*4882a593Smuzhiyun #include <linux/clk.h>
27*4882a593Smuzhiyun #include <linux/completion.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/device.h>
30*4882a593Smuzhiyun #include <linux/freezer.h>
31*4882a593Smuzhiyun #include <linux/gpio.h>
32*4882a593Smuzhiyun #include <linux/gpio/driver.h>
33*4882a593Smuzhiyun #include <linux/interrupt.h>
34*4882a593Smuzhiyun #include <linux/io.h>
35*4882a593Smuzhiyun #include <linux/iopoll.h>
36*4882a593Smuzhiyun #include <linux/kernel.h>
37*4882a593Smuzhiyun #include <linux/module.h>
38*4882a593Smuzhiyun #include <linux/netdevice.h>
39*4882a593Smuzhiyun #include <linux/platform_device.h>
40*4882a593Smuzhiyun #include <linux/property.h>
41*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <linux/spi/spi.h>
44*4882a593Smuzhiyun #include <linux/uaccess.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* SPI interface instruction set */
47*4882a593Smuzhiyun #define INSTRUCTION_WRITE	0x02
48*4882a593Smuzhiyun #define INSTRUCTION_READ	0x03
49*4882a593Smuzhiyun #define INSTRUCTION_BIT_MODIFY	0x05
50*4882a593Smuzhiyun #define INSTRUCTION_LOAD_TXB(n)	(0x40 + 2 * (n))
51*4882a593Smuzhiyun #define INSTRUCTION_READ_RXB(n)	(((n) == 0) ? 0x90 : 0x94)
52*4882a593Smuzhiyun #define INSTRUCTION_RESET	0xC0
53*4882a593Smuzhiyun #define RTS_TXB0		0x01
54*4882a593Smuzhiyun #define RTS_TXB1		0x02
55*4882a593Smuzhiyun #define RTS_TXB2		0x04
56*4882a593Smuzhiyun #define INSTRUCTION_RTS(n)	(0x80 | ((n) & 0x07))
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* MPC251x registers */
59*4882a593Smuzhiyun #define BFPCTRL			0x0c
60*4882a593Smuzhiyun #  define BFPCTRL_B0BFM		BIT(0)
61*4882a593Smuzhiyun #  define BFPCTRL_B1BFM		BIT(1)
62*4882a593Smuzhiyun #  define BFPCTRL_BFM(n)	(BFPCTRL_B0BFM << (n))
63*4882a593Smuzhiyun #  define BFPCTRL_BFM_MASK	GENMASK(1, 0)
64*4882a593Smuzhiyun #  define BFPCTRL_B0BFE		BIT(2)
65*4882a593Smuzhiyun #  define BFPCTRL_B1BFE		BIT(3)
66*4882a593Smuzhiyun #  define BFPCTRL_BFE(n)	(BFPCTRL_B0BFE << (n))
67*4882a593Smuzhiyun #  define BFPCTRL_BFE_MASK	GENMASK(3, 2)
68*4882a593Smuzhiyun #  define BFPCTRL_B0BFS		BIT(4)
69*4882a593Smuzhiyun #  define BFPCTRL_B1BFS		BIT(5)
70*4882a593Smuzhiyun #  define BFPCTRL_BFS(n)	(BFPCTRL_B0BFS << (n))
71*4882a593Smuzhiyun #  define BFPCTRL_BFS_MASK	GENMASK(5, 4)
72*4882a593Smuzhiyun #define TXRTSCTRL		0x0d
73*4882a593Smuzhiyun #  define TXRTSCTRL_B0RTSM	BIT(0)
74*4882a593Smuzhiyun #  define TXRTSCTRL_B1RTSM	BIT(1)
75*4882a593Smuzhiyun #  define TXRTSCTRL_B2RTSM	BIT(2)
76*4882a593Smuzhiyun #  define TXRTSCTRL_RTSM(n)	(TXRTSCTRL_B0RTSM << (n))
77*4882a593Smuzhiyun #  define TXRTSCTRL_RTSM_MASK	GENMASK(2, 0)
78*4882a593Smuzhiyun #  define TXRTSCTRL_B0RTS	BIT(3)
79*4882a593Smuzhiyun #  define TXRTSCTRL_B1RTS	BIT(4)
80*4882a593Smuzhiyun #  define TXRTSCTRL_B2RTS	BIT(5)
81*4882a593Smuzhiyun #  define TXRTSCTRL_RTS(n)	(TXRTSCTRL_B0RTS << (n))
82*4882a593Smuzhiyun #  define TXRTSCTRL_RTS_MASK	GENMASK(5, 3)
83*4882a593Smuzhiyun #define CANSTAT	      0x0e
84*4882a593Smuzhiyun #define CANCTRL	      0x0f
85*4882a593Smuzhiyun #  define CANCTRL_REQOP_MASK	    0xe0
86*4882a593Smuzhiyun #  define CANCTRL_REQOP_CONF	    0x80
87*4882a593Smuzhiyun #  define CANCTRL_REQOP_LISTEN_ONLY 0x60
88*4882a593Smuzhiyun #  define CANCTRL_REQOP_LOOPBACK    0x40
89*4882a593Smuzhiyun #  define CANCTRL_REQOP_SLEEP	    0x20
90*4882a593Smuzhiyun #  define CANCTRL_REQOP_NORMAL	    0x00
91*4882a593Smuzhiyun #  define CANCTRL_OSM		    0x08
92*4882a593Smuzhiyun #  define CANCTRL_ABAT		    0x10
93*4882a593Smuzhiyun #define TEC	      0x1c
94*4882a593Smuzhiyun #define REC	      0x1d
95*4882a593Smuzhiyun #define CNF1	      0x2a
96*4882a593Smuzhiyun #  define CNF1_SJW_SHIFT   6
97*4882a593Smuzhiyun #define CNF2	      0x29
98*4882a593Smuzhiyun #  define CNF2_BTLMODE	   0x80
99*4882a593Smuzhiyun #  define CNF2_SAM         0x40
100*4882a593Smuzhiyun #  define CNF2_PS1_SHIFT   3
101*4882a593Smuzhiyun #define CNF3	      0x28
102*4882a593Smuzhiyun #  define CNF3_SOF	   0x08
103*4882a593Smuzhiyun #  define CNF3_WAKFIL	   0x04
104*4882a593Smuzhiyun #  define CNF3_PHSEG2_MASK 0x07
105*4882a593Smuzhiyun #define CANINTE	      0x2b
106*4882a593Smuzhiyun #  define CANINTE_MERRE 0x80
107*4882a593Smuzhiyun #  define CANINTE_WAKIE 0x40
108*4882a593Smuzhiyun #  define CANINTE_ERRIE 0x20
109*4882a593Smuzhiyun #  define CANINTE_TX2IE 0x10
110*4882a593Smuzhiyun #  define CANINTE_TX1IE 0x08
111*4882a593Smuzhiyun #  define CANINTE_TX0IE 0x04
112*4882a593Smuzhiyun #  define CANINTE_RX1IE 0x02
113*4882a593Smuzhiyun #  define CANINTE_RX0IE 0x01
114*4882a593Smuzhiyun #define CANINTF	      0x2c
115*4882a593Smuzhiyun #  define CANINTF_MERRF 0x80
116*4882a593Smuzhiyun #  define CANINTF_WAKIF 0x40
117*4882a593Smuzhiyun #  define CANINTF_ERRIF 0x20
118*4882a593Smuzhiyun #  define CANINTF_TX2IF 0x10
119*4882a593Smuzhiyun #  define CANINTF_TX1IF 0x08
120*4882a593Smuzhiyun #  define CANINTF_TX0IF 0x04
121*4882a593Smuzhiyun #  define CANINTF_RX1IF 0x02
122*4882a593Smuzhiyun #  define CANINTF_RX0IF 0x01
123*4882a593Smuzhiyun #  define CANINTF_RX (CANINTF_RX0IF | CANINTF_RX1IF)
124*4882a593Smuzhiyun #  define CANINTF_TX (CANINTF_TX2IF | CANINTF_TX1IF | CANINTF_TX0IF)
125*4882a593Smuzhiyun #  define CANINTF_ERR (CANINTF_ERRIF)
126*4882a593Smuzhiyun #define EFLG	      0x2d
127*4882a593Smuzhiyun #  define EFLG_EWARN	0x01
128*4882a593Smuzhiyun #  define EFLG_RXWAR	0x02
129*4882a593Smuzhiyun #  define EFLG_TXWAR	0x04
130*4882a593Smuzhiyun #  define EFLG_RXEP	0x08
131*4882a593Smuzhiyun #  define EFLG_TXEP	0x10
132*4882a593Smuzhiyun #  define EFLG_TXBO	0x20
133*4882a593Smuzhiyun #  define EFLG_RX0OVR	0x40
134*4882a593Smuzhiyun #  define EFLG_RX1OVR	0x80
135*4882a593Smuzhiyun #define TXBCTRL(n)  (((n) * 0x10) + 0x30 + TXBCTRL_OFF)
136*4882a593Smuzhiyun #  define TXBCTRL_ABTF	0x40
137*4882a593Smuzhiyun #  define TXBCTRL_MLOA	0x20
138*4882a593Smuzhiyun #  define TXBCTRL_TXERR 0x10
139*4882a593Smuzhiyun #  define TXBCTRL_TXREQ 0x08
140*4882a593Smuzhiyun #define TXBSIDH(n)  (((n) * 0x10) + 0x30 + TXBSIDH_OFF)
141*4882a593Smuzhiyun #  define SIDH_SHIFT    3
142*4882a593Smuzhiyun #define TXBSIDL(n)  (((n) * 0x10) + 0x30 + TXBSIDL_OFF)
143*4882a593Smuzhiyun #  define SIDL_SID_MASK    7
144*4882a593Smuzhiyun #  define SIDL_SID_SHIFT   5
145*4882a593Smuzhiyun #  define SIDL_EXIDE_SHIFT 3
146*4882a593Smuzhiyun #  define SIDL_EID_SHIFT   16
147*4882a593Smuzhiyun #  define SIDL_EID_MASK    3
148*4882a593Smuzhiyun #define TXBEID8(n)  (((n) * 0x10) + 0x30 + TXBEID8_OFF)
149*4882a593Smuzhiyun #define TXBEID0(n)  (((n) * 0x10) + 0x30 + TXBEID0_OFF)
150*4882a593Smuzhiyun #define TXBDLC(n)   (((n) * 0x10) + 0x30 + TXBDLC_OFF)
151*4882a593Smuzhiyun #  define DLC_RTR_SHIFT    6
152*4882a593Smuzhiyun #define TXBCTRL_OFF 0
153*4882a593Smuzhiyun #define TXBSIDH_OFF 1
154*4882a593Smuzhiyun #define TXBSIDL_OFF 2
155*4882a593Smuzhiyun #define TXBEID8_OFF 3
156*4882a593Smuzhiyun #define TXBEID0_OFF 4
157*4882a593Smuzhiyun #define TXBDLC_OFF  5
158*4882a593Smuzhiyun #define TXBDAT_OFF  6
159*4882a593Smuzhiyun #define RXBCTRL(n)  (((n) * 0x10) + 0x60 + RXBCTRL_OFF)
160*4882a593Smuzhiyun #  define RXBCTRL_BUKT	0x04
161*4882a593Smuzhiyun #  define RXBCTRL_RXM0	0x20
162*4882a593Smuzhiyun #  define RXBCTRL_RXM1	0x40
163*4882a593Smuzhiyun #define RXBSIDH(n)  (((n) * 0x10) + 0x60 + RXBSIDH_OFF)
164*4882a593Smuzhiyun #  define RXBSIDH_SHIFT 3
165*4882a593Smuzhiyun #define RXBSIDL(n)  (((n) * 0x10) + 0x60 + RXBSIDL_OFF)
166*4882a593Smuzhiyun #  define RXBSIDL_IDE   0x08
167*4882a593Smuzhiyun #  define RXBSIDL_SRR   0x10
168*4882a593Smuzhiyun #  define RXBSIDL_EID   3
169*4882a593Smuzhiyun #  define RXBSIDL_SHIFT 5
170*4882a593Smuzhiyun #define RXBEID8(n)  (((n) * 0x10) + 0x60 + RXBEID8_OFF)
171*4882a593Smuzhiyun #define RXBEID0(n)  (((n) * 0x10) + 0x60 + RXBEID0_OFF)
172*4882a593Smuzhiyun #define RXBDLC(n)   (((n) * 0x10) + 0x60 + RXBDLC_OFF)
173*4882a593Smuzhiyun #  define RXBDLC_LEN_MASK  0x0f
174*4882a593Smuzhiyun #  define RXBDLC_RTR       0x40
175*4882a593Smuzhiyun #define RXBCTRL_OFF 0
176*4882a593Smuzhiyun #define RXBSIDH_OFF 1
177*4882a593Smuzhiyun #define RXBSIDL_OFF 2
178*4882a593Smuzhiyun #define RXBEID8_OFF 3
179*4882a593Smuzhiyun #define RXBEID0_OFF 4
180*4882a593Smuzhiyun #define RXBDLC_OFF  5
181*4882a593Smuzhiyun #define RXBDAT_OFF  6
182*4882a593Smuzhiyun #define RXFSID(n) ((n < 3) ? 0 : 4)
183*4882a593Smuzhiyun #define RXFSIDH(n) ((n) * 4 + RXFSID(n))
184*4882a593Smuzhiyun #define RXFSIDL(n) ((n) * 4 + 1 + RXFSID(n))
185*4882a593Smuzhiyun #define RXFEID8(n) ((n) * 4 + 2 + RXFSID(n))
186*4882a593Smuzhiyun #define RXFEID0(n) ((n) * 4 + 3 + RXFSID(n))
187*4882a593Smuzhiyun #define RXMSIDH(n) ((n) * 4 + 0x20)
188*4882a593Smuzhiyun #define RXMSIDL(n) ((n) * 4 + 0x21)
189*4882a593Smuzhiyun #define RXMEID8(n) ((n) * 4 + 0x22)
190*4882a593Smuzhiyun #define RXMEID0(n) ((n) * 4 + 0x23)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define GET_BYTE(val, byte)			\
193*4882a593Smuzhiyun 	(((val) >> ((byte) * 8)) & 0xff)
194*4882a593Smuzhiyun #define SET_BYTE(val, byte)			\
195*4882a593Smuzhiyun 	(((val) & 0xff) << ((byte) * 8))
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Buffer size required for the largest SPI transfer (i.e., reading a
198*4882a593Smuzhiyun  * frame)
199*4882a593Smuzhiyun  */
200*4882a593Smuzhiyun #define CAN_FRAME_MAX_DATA_LEN	8
201*4882a593Smuzhiyun #define SPI_TRANSFER_BUF_LEN	(6 + CAN_FRAME_MAX_DATA_LEN)
202*4882a593Smuzhiyun #define CAN_FRAME_MAX_BITS	128
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define TX_ECHO_SKB_MAX	1
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define MCP251X_OST_DELAY_MS	(5)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define DEVICE_NAME "mcp251x"
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const struct can_bittiming_const mcp251x_bittiming_const = {
211*4882a593Smuzhiyun 	.name = DEVICE_NAME,
212*4882a593Smuzhiyun 	.tseg1_min = 3,
213*4882a593Smuzhiyun 	.tseg1_max = 16,
214*4882a593Smuzhiyun 	.tseg2_min = 2,
215*4882a593Smuzhiyun 	.tseg2_max = 8,
216*4882a593Smuzhiyun 	.sjw_max = 4,
217*4882a593Smuzhiyun 	.brp_min = 1,
218*4882a593Smuzhiyun 	.brp_max = 64,
219*4882a593Smuzhiyun 	.brp_inc = 1,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun enum mcp251x_model {
223*4882a593Smuzhiyun 	CAN_MCP251X_MCP2510	= 0x2510,
224*4882a593Smuzhiyun 	CAN_MCP251X_MCP2515	= 0x2515,
225*4882a593Smuzhiyun 	CAN_MCP251X_MCP25625	= 0x25625,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct mcp251x_priv {
229*4882a593Smuzhiyun 	struct can_priv	   can;
230*4882a593Smuzhiyun 	struct net_device *net;
231*4882a593Smuzhiyun 	struct spi_device *spi;
232*4882a593Smuzhiyun 	enum mcp251x_model model;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	struct mutex mcp_lock; /* SPI device lock */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	u8 *spi_tx_buf;
237*4882a593Smuzhiyun 	u8 *spi_rx_buf;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	struct sk_buff *tx_skb;
240*4882a593Smuzhiyun 	int tx_len;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	struct workqueue_struct *wq;
243*4882a593Smuzhiyun 	struct work_struct tx_work;
244*4882a593Smuzhiyun 	struct work_struct restart_work;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	int force_quit;
247*4882a593Smuzhiyun 	int after_suspend;
248*4882a593Smuzhiyun #define AFTER_SUSPEND_UP 1
249*4882a593Smuzhiyun #define AFTER_SUSPEND_DOWN 2
250*4882a593Smuzhiyun #define AFTER_SUSPEND_POWER 4
251*4882a593Smuzhiyun #define AFTER_SUSPEND_RESTART 8
252*4882a593Smuzhiyun 	int restart_tx;
253*4882a593Smuzhiyun 	struct regulator *power;
254*4882a593Smuzhiyun 	struct regulator *transceiver;
255*4882a593Smuzhiyun 	struct clk *clk;
256*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
257*4882a593Smuzhiyun 	struct gpio_chip gpio;
258*4882a593Smuzhiyun 	u8 reg_bfpctrl;
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define MCP251X_IS(_model) \
263*4882a593Smuzhiyun static inline int mcp251x_is_##_model(struct spi_device *spi) \
264*4882a593Smuzhiyun { \
265*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi); \
266*4882a593Smuzhiyun 	return priv->model == CAN_MCP251X_MCP##_model; \
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun MCP251X_IS(2510);
270*4882a593Smuzhiyun 
mcp251x_clean(struct net_device * net)271*4882a593Smuzhiyun static void mcp251x_clean(struct net_device *net)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (priv->tx_skb || priv->tx_len)
276*4882a593Smuzhiyun 		net->stats.tx_errors++;
277*4882a593Smuzhiyun 	dev_kfree_skb(priv->tx_skb);
278*4882a593Smuzhiyun 	if (priv->tx_len)
279*4882a593Smuzhiyun 		can_free_echo_skb(priv->net, 0);
280*4882a593Smuzhiyun 	priv->tx_skb = NULL;
281*4882a593Smuzhiyun 	priv->tx_len = 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* Note about handling of error return of mcp251x_spi_trans: accessing
285*4882a593Smuzhiyun  * registers via SPI is not really different conceptually than using
286*4882a593Smuzhiyun  * normal I/O assembler instructions, although it's much more
287*4882a593Smuzhiyun  * complicated from a practical POV. So it's not advisable to always
288*4882a593Smuzhiyun  * check the return value of this function. Imagine that every
289*4882a593Smuzhiyun  * read{b,l}, write{b,l} and friends would be bracketed in "if ( < 0)
290*4882a593Smuzhiyun  * error();", it would be a great mess (well there are some situation
291*4882a593Smuzhiyun  * when exception handling C++ like could be useful after all). So we
292*4882a593Smuzhiyun  * just check that transfers are OK at the beginning of our
293*4882a593Smuzhiyun  * conversation with the chip and to avoid doing really nasty things
294*4882a593Smuzhiyun  * (like injecting bogus packets in the network stack).
295*4882a593Smuzhiyun  */
mcp251x_spi_trans(struct spi_device * spi,int len)296*4882a593Smuzhiyun static int mcp251x_spi_trans(struct spi_device *spi, int len)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
299*4882a593Smuzhiyun 	struct spi_transfer t = {
300*4882a593Smuzhiyun 		.tx_buf = priv->spi_tx_buf,
301*4882a593Smuzhiyun 		.rx_buf = priv->spi_rx_buf,
302*4882a593Smuzhiyun 		.len = len,
303*4882a593Smuzhiyun 		.cs_change = 0,
304*4882a593Smuzhiyun 	};
305*4882a593Smuzhiyun 	struct spi_message m;
306*4882a593Smuzhiyun 	int ret;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	spi_message_init(&m);
309*4882a593Smuzhiyun 	spi_message_add_tail(&t, &m);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = spi_sync(spi, &m);
312*4882a593Smuzhiyun 	if (ret)
313*4882a593Smuzhiyun 		dev_err(&spi->dev, "spi transfer failed: ret = %d\n", ret);
314*4882a593Smuzhiyun 	return ret;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
mcp251x_spi_write(struct spi_device * spi,int len)317*4882a593Smuzhiyun static int mcp251x_spi_write(struct spi_device *spi, int len)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
320*4882a593Smuzhiyun 	int ret;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	ret = spi_write(spi, priv->spi_tx_buf, len);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		dev_err(&spi->dev, "spi write failed: ret = %d\n", ret);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
mcp251x_read_reg(struct spi_device * spi,u8 reg)329*4882a593Smuzhiyun static u8 mcp251x_read_reg(struct spi_device *spi, u8 reg)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
332*4882a593Smuzhiyun 	u8 val = 0;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_READ;
335*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = reg;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (spi->controller->flags & SPI_CONTROLLER_HALF_DUPLEX) {
338*4882a593Smuzhiyun 		spi_write_then_read(spi, priv->spi_tx_buf, 2, &val, 1);
339*4882a593Smuzhiyun 	} else {
340*4882a593Smuzhiyun 		mcp251x_spi_trans(spi, 3);
341*4882a593Smuzhiyun 		val = priv->spi_rx_buf[2];
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return val;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
mcp251x_read_2regs(struct spi_device * spi,u8 reg,u8 * v1,u8 * v2)347*4882a593Smuzhiyun static void mcp251x_read_2regs(struct spi_device *spi, u8 reg, u8 *v1, u8 *v2)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_READ;
352*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = reg;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (spi->controller->flags & SPI_CONTROLLER_HALF_DUPLEX) {
355*4882a593Smuzhiyun 		u8 val[2] = { 0 };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		spi_write_then_read(spi, priv->spi_tx_buf, 2, val, 2);
358*4882a593Smuzhiyun 		*v1 = val[0];
359*4882a593Smuzhiyun 		*v2 = val[1];
360*4882a593Smuzhiyun 	} else {
361*4882a593Smuzhiyun 		mcp251x_spi_trans(spi, 4);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		*v1 = priv->spi_rx_buf[2];
364*4882a593Smuzhiyun 		*v2 = priv->spi_rx_buf[3];
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
mcp251x_write_reg(struct spi_device * spi,u8 reg,u8 val)368*4882a593Smuzhiyun static void mcp251x_write_reg(struct spi_device *spi, u8 reg, u8 val)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_WRITE;
373*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = reg;
374*4882a593Smuzhiyun 	priv->spi_tx_buf[2] = val;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	mcp251x_spi_write(spi, 3);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
mcp251x_write_2regs(struct spi_device * spi,u8 reg,u8 v1,u8 v2)379*4882a593Smuzhiyun static void mcp251x_write_2regs(struct spi_device *spi, u8 reg, u8 v1, u8 v2)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_WRITE;
384*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = reg;
385*4882a593Smuzhiyun 	priv->spi_tx_buf[2] = v1;
386*4882a593Smuzhiyun 	priv->spi_tx_buf[3] = v2;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	mcp251x_spi_write(spi, 4);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
mcp251x_write_bits(struct spi_device * spi,u8 reg,u8 mask,u8 val)391*4882a593Smuzhiyun static void mcp251x_write_bits(struct spi_device *spi, u8 reg,
392*4882a593Smuzhiyun 			       u8 mask, u8 val)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_BIT_MODIFY;
397*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = reg;
398*4882a593Smuzhiyun 	priv->spi_tx_buf[2] = mask;
399*4882a593Smuzhiyun 	priv->spi_tx_buf[3] = val;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	mcp251x_spi_write(spi, 4);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
mcp251x_read_stat(struct spi_device * spi)404*4882a593Smuzhiyun static u8 mcp251x_read_stat(struct spi_device *spi)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	return mcp251x_read_reg(spi, CANSTAT) & CANCTRL_REQOP_MASK;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define mcp251x_read_stat_poll_timeout(addr, val, cond, delay_us, timeout_us) \
410*4882a593Smuzhiyun 	readx_poll_timeout(mcp251x_read_stat, addr, val, cond, \
411*4882a593Smuzhiyun 			   delay_us, timeout_us)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
414*4882a593Smuzhiyun enum {
415*4882a593Smuzhiyun 	MCP251X_GPIO_TX0RTS = 0,		/* inputs */
416*4882a593Smuzhiyun 	MCP251X_GPIO_TX1RTS,
417*4882a593Smuzhiyun 	MCP251X_GPIO_TX2RTS,
418*4882a593Smuzhiyun 	MCP251X_GPIO_RX0BF,			/* outputs */
419*4882a593Smuzhiyun 	MCP251X_GPIO_RX1BF,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define MCP251X_GPIO_INPUT_MASK \
423*4882a593Smuzhiyun 	GENMASK(MCP251X_GPIO_TX2RTS, MCP251X_GPIO_TX0RTS)
424*4882a593Smuzhiyun #define MCP251X_GPIO_OUTPUT_MASK \
425*4882a593Smuzhiyun 	GENMASK(MCP251X_GPIO_RX1BF, MCP251X_GPIO_RX0BF)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const char * const mcp251x_gpio_names[] = {
428*4882a593Smuzhiyun 	[MCP251X_GPIO_TX0RTS] = "TX0RTS",	/* inputs */
429*4882a593Smuzhiyun 	[MCP251X_GPIO_TX1RTS] = "TX1RTS",
430*4882a593Smuzhiyun 	[MCP251X_GPIO_TX2RTS] = "TX2RTS",
431*4882a593Smuzhiyun 	[MCP251X_GPIO_RX0BF] = "RX0BF",		/* outputs */
432*4882a593Smuzhiyun 	[MCP251X_GPIO_RX1BF] = "RX1BF",
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
mcp251x_gpio_is_input(unsigned int offset)435*4882a593Smuzhiyun static inline bool mcp251x_gpio_is_input(unsigned int offset)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	return offset <= MCP251X_GPIO_TX2RTS;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
mcp251x_gpio_request(struct gpio_chip * chip,unsigned int offset)440*4882a593Smuzhiyun static int mcp251x_gpio_request(struct gpio_chip *chip,
441*4882a593Smuzhiyun 				unsigned int offset)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
444*4882a593Smuzhiyun 	u8 val;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* nothing to be done for inputs */
447*4882a593Smuzhiyun 	if (mcp251x_gpio_is_input(offset))
448*4882a593Smuzhiyun 		return 0;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	val = BFPCTRL_BFE(offset - MCP251X_GPIO_RX0BF);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
453*4882a593Smuzhiyun 	mcp251x_write_bits(priv->spi, BFPCTRL, val, val);
454*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	priv->reg_bfpctrl |= val;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
mcp251x_gpio_free(struct gpio_chip * chip,unsigned int offset)461*4882a593Smuzhiyun static void mcp251x_gpio_free(struct gpio_chip *chip,
462*4882a593Smuzhiyun 			      unsigned int offset)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
465*4882a593Smuzhiyun 	u8 val;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* nothing to be done for inputs */
468*4882a593Smuzhiyun 	if (mcp251x_gpio_is_input(offset))
469*4882a593Smuzhiyun 		return;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	val = BFPCTRL_BFE(offset - MCP251X_GPIO_RX0BF);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
474*4882a593Smuzhiyun 	mcp251x_write_bits(priv->spi, BFPCTRL, val, 0);
475*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	priv->reg_bfpctrl &= ~val;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
mcp251x_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)480*4882a593Smuzhiyun static int mcp251x_gpio_get_direction(struct gpio_chip *chip,
481*4882a593Smuzhiyun 				      unsigned int offset)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	if (mcp251x_gpio_is_input(offset))
484*4882a593Smuzhiyun 		return GPIOF_DIR_IN;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return GPIOF_DIR_OUT;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
mcp251x_gpio_get(struct gpio_chip * chip,unsigned int offset)489*4882a593Smuzhiyun static int mcp251x_gpio_get(struct gpio_chip *chip, unsigned int offset)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
492*4882a593Smuzhiyun 	u8 reg, mask, val;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (mcp251x_gpio_is_input(offset)) {
495*4882a593Smuzhiyun 		reg = TXRTSCTRL;
496*4882a593Smuzhiyun 		mask = TXRTSCTRL_RTS(offset);
497*4882a593Smuzhiyun 	} else {
498*4882a593Smuzhiyun 		reg = BFPCTRL;
499*4882a593Smuzhiyun 		mask = BFPCTRL_BFS(offset - MCP251X_GPIO_RX0BF);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
503*4882a593Smuzhiyun 	val = mcp251x_read_reg(priv->spi, reg);
504*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return !!(val & mask);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
mcp251x_gpio_get_multiple(struct gpio_chip * chip,unsigned long * maskp,unsigned long * bitsp)509*4882a593Smuzhiyun static int mcp251x_gpio_get_multiple(struct gpio_chip *chip,
510*4882a593Smuzhiyun 				     unsigned long *maskp, unsigned long *bitsp)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
513*4882a593Smuzhiyun 	unsigned long bits = 0;
514*4882a593Smuzhiyun 	u8 val;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
517*4882a593Smuzhiyun 	if (maskp[0] & MCP251X_GPIO_INPUT_MASK) {
518*4882a593Smuzhiyun 		val = mcp251x_read_reg(priv->spi, TXRTSCTRL);
519*4882a593Smuzhiyun 		val = FIELD_GET(TXRTSCTRL_RTS_MASK, val);
520*4882a593Smuzhiyun 		bits |= FIELD_PREP(MCP251X_GPIO_INPUT_MASK, val);
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 	if (maskp[0] & MCP251X_GPIO_OUTPUT_MASK) {
523*4882a593Smuzhiyun 		val = mcp251x_read_reg(priv->spi, BFPCTRL);
524*4882a593Smuzhiyun 		val = FIELD_GET(BFPCTRL_BFS_MASK, val);
525*4882a593Smuzhiyun 		bits |= FIELD_PREP(MCP251X_GPIO_OUTPUT_MASK, val);
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	bitsp[0] = bits;
530*4882a593Smuzhiyun 	return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
mcp251x_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)533*4882a593Smuzhiyun static void mcp251x_gpio_set(struct gpio_chip *chip, unsigned int offset,
534*4882a593Smuzhiyun 			     int value)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
537*4882a593Smuzhiyun 	u8 mask, val;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	mask = BFPCTRL_BFS(offset - MCP251X_GPIO_RX0BF);
540*4882a593Smuzhiyun 	val = value ? mask : 0;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
543*4882a593Smuzhiyun 	mcp251x_write_bits(priv->spi, BFPCTRL, mask, val);
544*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	priv->reg_bfpctrl &= ~mask;
547*4882a593Smuzhiyun 	priv->reg_bfpctrl |= val;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static void
mcp251x_gpio_set_multiple(struct gpio_chip * chip,unsigned long * maskp,unsigned long * bitsp)551*4882a593Smuzhiyun mcp251x_gpio_set_multiple(struct gpio_chip *chip,
552*4882a593Smuzhiyun 			  unsigned long *maskp, unsigned long *bitsp)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct mcp251x_priv *priv = gpiochip_get_data(chip);
555*4882a593Smuzhiyun 	u8 mask, val;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	mask = FIELD_GET(MCP251X_GPIO_OUTPUT_MASK, maskp[0]);
558*4882a593Smuzhiyun 	mask = FIELD_PREP(BFPCTRL_BFS_MASK, mask);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	val = FIELD_GET(MCP251X_GPIO_OUTPUT_MASK, bitsp[0]);
561*4882a593Smuzhiyun 	val = FIELD_PREP(BFPCTRL_BFS_MASK, val);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (!mask)
564*4882a593Smuzhiyun 		return;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
567*4882a593Smuzhiyun 	mcp251x_write_bits(priv->spi, BFPCTRL, mask, val);
568*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	priv->reg_bfpctrl &= ~mask;
571*4882a593Smuzhiyun 	priv->reg_bfpctrl |= val;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mcp251x_gpio_restore(struct spi_device * spi)574*4882a593Smuzhiyun static void mcp251x_gpio_restore(struct spi_device *spi)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	mcp251x_write_reg(spi, BFPCTRL, priv->reg_bfpctrl);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
mcp251x_gpio_setup(struct mcp251x_priv * priv)581*4882a593Smuzhiyun static int mcp251x_gpio_setup(struct mcp251x_priv *priv)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct gpio_chip *gpio = &priv->gpio;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (!device_property_present(&priv->spi->dev, "gpio-controller"))
586*4882a593Smuzhiyun 		return 0;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* gpiochip handles TX[0..2]RTS and RX[0..1]BF */
589*4882a593Smuzhiyun 	gpio->label = priv->spi->modalias;
590*4882a593Smuzhiyun 	gpio->parent = &priv->spi->dev;
591*4882a593Smuzhiyun 	gpio->owner = THIS_MODULE;
592*4882a593Smuzhiyun 	gpio->request = mcp251x_gpio_request;
593*4882a593Smuzhiyun 	gpio->free = mcp251x_gpio_free;
594*4882a593Smuzhiyun 	gpio->get_direction = mcp251x_gpio_get_direction;
595*4882a593Smuzhiyun 	gpio->get = mcp251x_gpio_get;
596*4882a593Smuzhiyun 	gpio->get_multiple = mcp251x_gpio_get_multiple;
597*4882a593Smuzhiyun 	gpio->set = mcp251x_gpio_set;
598*4882a593Smuzhiyun 	gpio->set_multiple = mcp251x_gpio_set_multiple;
599*4882a593Smuzhiyun 	gpio->base = -1;
600*4882a593Smuzhiyun 	gpio->ngpio = ARRAY_SIZE(mcp251x_gpio_names);
601*4882a593Smuzhiyun 	gpio->names = mcp251x_gpio_names;
602*4882a593Smuzhiyun 	gpio->can_sleep = true;
603*4882a593Smuzhiyun #ifdef CONFIG_OF_GPIO
604*4882a593Smuzhiyun 	gpio->of_node = priv->spi->dev.of_node;
605*4882a593Smuzhiyun #endif
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return devm_gpiochip_add_data(&priv->spi->dev, gpio, priv);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun #else
mcp251x_gpio_restore(struct spi_device * spi)610*4882a593Smuzhiyun static inline void mcp251x_gpio_restore(struct spi_device *spi)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
mcp251x_gpio_setup(struct mcp251x_priv * priv)614*4882a593Smuzhiyun static inline int mcp251x_gpio_setup(struct mcp251x_priv *priv)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun 
mcp251x_hw_tx_frame(struct spi_device * spi,u8 * buf,int len,int tx_buf_idx)620*4882a593Smuzhiyun static void mcp251x_hw_tx_frame(struct spi_device *spi, u8 *buf,
621*4882a593Smuzhiyun 				int len, int tx_buf_idx)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (mcp251x_is_2510(spi)) {
626*4882a593Smuzhiyun 		int i;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		for (i = 1; i < TXBDAT_OFF + len; i++)
629*4882a593Smuzhiyun 			mcp251x_write_reg(spi, TXBCTRL(tx_buf_idx) + i,
630*4882a593Smuzhiyun 					  buf[i]);
631*4882a593Smuzhiyun 	} else {
632*4882a593Smuzhiyun 		memcpy(priv->spi_tx_buf, buf, TXBDAT_OFF + len);
633*4882a593Smuzhiyun 		mcp251x_spi_write(spi, TXBDAT_OFF + len);
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
mcp251x_hw_tx(struct spi_device * spi,struct can_frame * frame,int tx_buf_idx)637*4882a593Smuzhiyun static void mcp251x_hw_tx(struct spi_device *spi, struct can_frame *frame,
638*4882a593Smuzhiyun 			  int tx_buf_idx)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
641*4882a593Smuzhiyun 	u32 sid, eid, exide, rtr;
642*4882a593Smuzhiyun 	u8 buf[SPI_TRANSFER_BUF_LEN];
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	exide = (frame->can_id & CAN_EFF_FLAG) ? 1 : 0; /* Extended ID Enable */
645*4882a593Smuzhiyun 	if (exide)
646*4882a593Smuzhiyun 		sid = (frame->can_id & CAN_EFF_MASK) >> 18;
647*4882a593Smuzhiyun 	else
648*4882a593Smuzhiyun 		sid = frame->can_id & CAN_SFF_MASK; /* Standard ID */
649*4882a593Smuzhiyun 	eid = frame->can_id & CAN_EFF_MASK; /* Extended ID */
650*4882a593Smuzhiyun 	rtr = (frame->can_id & CAN_RTR_FLAG) ? 1 : 0; /* Remote transmission */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	buf[TXBCTRL_OFF] = INSTRUCTION_LOAD_TXB(tx_buf_idx);
653*4882a593Smuzhiyun 	buf[TXBSIDH_OFF] = sid >> SIDH_SHIFT;
654*4882a593Smuzhiyun 	buf[TXBSIDL_OFF] = ((sid & SIDL_SID_MASK) << SIDL_SID_SHIFT) |
655*4882a593Smuzhiyun 		(exide << SIDL_EXIDE_SHIFT) |
656*4882a593Smuzhiyun 		((eid >> SIDL_EID_SHIFT) & SIDL_EID_MASK);
657*4882a593Smuzhiyun 	buf[TXBEID8_OFF] = GET_BYTE(eid, 1);
658*4882a593Smuzhiyun 	buf[TXBEID0_OFF] = GET_BYTE(eid, 0);
659*4882a593Smuzhiyun 	buf[TXBDLC_OFF] = (rtr << DLC_RTR_SHIFT) | frame->can_dlc;
660*4882a593Smuzhiyun 	memcpy(buf + TXBDAT_OFF, frame->data, frame->can_dlc);
661*4882a593Smuzhiyun 	mcp251x_hw_tx_frame(spi, buf, frame->can_dlc, tx_buf_idx);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* use INSTRUCTION_RTS, to avoid "repeated frame problem" */
664*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_RTS(1 << tx_buf_idx);
665*4882a593Smuzhiyun 	mcp251x_spi_write(priv->spi, 1);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
mcp251x_hw_rx_frame(struct spi_device * spi,u8 * buf,int buf_idx)668*4882a593Smuzhiyun static void mcp251x_hw_rx_frame(struct spi_device *spi, u8 *buf,
669*4882a593Smuzhiyun 				int buf_idx)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (mcp251x_is_2510(spi)) {
674*4882a593Smuzhiyun 		int i, len;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		for (i = 1; i < RXBDAT_OFF; i++)
677*4882a593Smuzhiyun 			buf[i] = mcp251x_read_reg(spi, RXBCTRL(buf_idx) + i);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		len = get_can_dlc(buf[RXBDLC_OFF] & RXBDLC_LEN_MASK);
680*4882a593Smuzhiyun 		for (; i < (RXBDAT_OFF + len); i++)
681*4882a593Smuzhiyun 			buf[i] = mcp251x_read_reg(spi, RXBCTRL(buf_idx) + i);
682*4882a593Smuzhiyun 	} else {
683*4882a593Smuzhiyun 		priv->spi_tx_buf[RXBCTRL_OFF] = INSTRUCTION_READ_RXB(buf_idx);
684*4882a593Smuzhiyun 		if (spi->controller->flags & SPI_CONTROLLER_HALF_DUPLEX) {
685*4882a593Smuzhiyun 			spi_write_then_read(spi, priv->spi_tx_buf, 1,
686*4882a593Smuzhiyun 					    priv->spi_rx_buf,
687*4882a593Smuzhiyun 					    SPI_TRANSFER_BUF_LEN);
688*4882a593Smuzhiyun 			memcpy(buf + 1, priv->spi_rx_buf,
689*4882a593Smuzhiyun 			       SPI_TRANSFER_BUF_LEN - 1);
690*4882a593Smuzhiyun 		} else {
691*4882a593Smuzhiyun 			mcp251x_spi_trans(spi, SPI_TRANSFER_BUF_LEN);
692*4882a593Smuzhiyun 			memcpy(buf, priv->spi_rx_buf, SPI_TRANSFER_BUF_LEN);
693*4882a593Smuzhiyun 		}
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
mcp251x_hw_rx(struct spi_device * spi,int buf_idx)697*4882a593Smuzhiyun static void mcp251x_hw_rx(struct spi_device *spi, int buf_idx)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
700*4882a593Smuzhiyun 	struct sk_buff *skb;
701*4882a593Smuzhiyun 	struct can_frame *frame;
702*4882a593Smuzhiyun 	u8 buf[SPI_TRANSFER_BUF_LEN];
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	skb = alloc_can_skb(priv->net, &frame);
705*4882a593Smuzhiyun 	if (!skb) {
706*4882a593Smuzhiyun 		dev_err(&spi->dev, "cannot allocate RX skb\n");
707*4882a593Smuzhiyun 		priv->net->stats.rx_dropped++;
708*4882a593Smuzhiyun 		return;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	mcp251x_hw_rx_frame(spi, buf, buf_idx);
712*4882a593Smuzhiyun 	if (buf[RXBSIDL_OFF] & RXBSIDL_IDE) {
713*4882a593Smuzhiyun 		/* Extended ID format */
714*4882a593Smuzhiyun 		frame->can_id = CAN_EFF_FLAG;
715*4882a593Smuzhiyun 		frame->can_id |=
716*4882a593Smuzhiyun 			/* Extended ID part */
717*4882a593Smuzhiyun 			SET_BYTE(buf[RXBSIDL_OFF] & RXBSIDL_EID, 2) |
718*4882a593Smuzhiyun 			SET_BYTE(buf[RXBEID8_OFF], 1) |
719*4882a593Smuzhiyun 			SET_BYTE(buf[RXBEID0_OFF], 0) |
720*4882a593Smuzhiyun 			/* Standard ID part */
721*4882a593Smuzhiyun 			(((buf[RXBSIDH_OFF] << RXBSIDH_SHIFT) |
722*4882a593Smuzhiyun 			  (buf[RXBSIDL_OFF] >> RXBSIDL_SHIFT)) << 18);
723*4882a593Smuzhiyun 		/* Remote transmission request */
724*4882a593Smuzhiyun 		if (buf[RXBDLC_OFF] & RXBDLC_RTR)
725*4882a593Smuzhiyun 			frame->can_id |= CAN_RTR_FLAG;
726*4882a593Smuzhiyun 	} else {
727*4882a593Smuzhiyun 		/* Standard ID format */
728*4882a593Smuzhiyun 		frame->can_id =
729*4882a593Smuzhiyun 			(buf[RXBSIDH_OFF] << RXBSIDH_SHIFT) |
730*4882a593Smuzhiyun 			(buf[RXBSIDL_OFF] >> RXBSIDL_SHIFT);
731*4882a593Smuzhiyun 		if (buf[RXBSIDL_OFF] & RXBSIDL_SRR)
732*4882a593Smuzhiyun 			frame->can_id |= CAN_RTR_FLAG;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 	/* Data length */
735*4882a593Smuzhiyun 	frame->can_dlc = get_can_dlc(buf[RXBDLC_OFF] & RXBDLC_LEN_MASK);
736*4882a593Smuzhiyun 	memcpy(frame->data, buf + RXBDAT_OFF, frame->can_dlc);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	priv->net->stats.rx_packets++;
739*4882a593Smuzhiyun 	priv->net->stats.rx_bytes += frame->can_dlc;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	can_led_event(priv->net, CAN_LED_EVENT_RX);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	netif_rx_ni(skb);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
mcp251x_hw_sleep(struct spi_device * spi)746*4882a593Smuzhiyun static void mcp251x_hw_sleep(struct spi_device *spi)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_SLEEP);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* May only be called when device is sleeping! */
mcp251x_hw_wake(struct spi_device * spi)752*4882a593Smuzhiyun static int mcp251x_hw_wake(struct spi_device *spi)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	u8 value;
755*4882a593Smuzhiyun 	int ret;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Force wakeup interrupt to wake device, but don't execute IST */
758*4882a593Smuzhiyun 	disable_irq(spi->irq);
759*4882a593Smuzhiyun 	mcp251x_write_2regs(spi, CANINTE, CANINTE_WAKIE, CANINTF_WAKIF);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* Wait for oscillator startup timer after wake up */
762*4882a593Smuzhiyun 	mdelay(MCP251X_OST_DELAY_MS);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Put device into config mode */
765*4882a593Smuzhiyun 	mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_CONF);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* Wait for the device to enter config mode */
768*4882a593Smuzhiyun 	ret = mcp251x_read_stat_poll_timeout(spi, value, value == CANCTRL_REQOP_CONF,
769*4882a593Smuzhiyun 					     MCP251X_OST_DELAY_MS * 1000,
770*4882a593Smuzhiyun 					     USEC_PER_SEC);
771*4882a593Smuzhiyun 	if (ret) {
772*4882a593Smuzhiyun 		dev_err(&spi->dev, "MCP251x didn't enter in config mode\n");
773*4882a593Smuzhiyun 		return ret;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* Disable and clear pending interrupts */
777*4882a593Smuzhiyun 	mcp251x_write_2regs(spi, CANINTE, 0x00, 0x00);
778*4882a593Smuzhiyun 	enable_irq(spi->irq);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
mcp251x_hard_start_xmit(struct sk_buff * skb,struct net_device * net)783*4882a593Smuzhiyun static netdev_tx_t mcp251x_hard_start_xmit(struct sk_buff *skb,
784*4882a593Smuzhiyun 					   struct net_device *net)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
787*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (priv->tx_skb || priv->tx_len) {
790*4882a593Smuzhiyun 		dev_warn(&spi->dev, "hard_xmit called while tx busy\n");
791*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (can_dropped_invalid_skb(net, skb))
795*4882a593Smuzhiyun 		return NETDEV_TX_OK;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	netif_stop_queue(net);
798*4882a593Smuzhiyun 	priv->tx_skb = skb;
799*4882a593Smuzhiyun 	queue_work(priv->wq, &priv->tx_work);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return NETDEV_TX_OK;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
mcp251x_do_set_mode(struct net_device * net,enum can_mode mode)804*4882a593Smuzhiyun static int mcp251x_do_set_mode(struct net_device *net, enum can_mode mode)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	switch (mode) {
809*4882a593Smuzhiyun 	case CAN_MODE_START:
810*4882a593Smuzhiyun 		mcp251x_clean(net);
811*4882a593Smuzhiyun 		/* We have to delay work since SPI I/O may sleep */
812*4882a593Smuzhiyun 		priv->can.state = CAN_STATE_ERROR_ACTIVE;
813*4882a593Smuzhiyun 		priv->restart_tx = 1;
814*4882a593Smuzhiyun 		if (priv->can.restart_ms == 0)
815*4882a593Smuzhiyun 			priv->after_suspend = AFTER_SUSPEND_RESTART;
816*4882a593Smuzhiyun 		queue_work(priv->wq, &priv->restart_work);
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	default:
819*4882a593Smuzhiyun 		return -EOPNOTSUPP;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
mcp251x_set_normal_mode(struct spi_device * spi)825*4882a593Smuzhiyun static int mcp251x_set_normal_mode(struct spi_device *spi)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
828*4882a593Smuzhiyun 	u8 value;
829*4882a593Smuzhiyun 	int ret;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Enable interrupts */
832*4882a593Smuzhiyun 	mcp251x_write_reg(spi, CANINTE,
833*4882a593Smuzhiyun 			  CANINTE_ERRIE | CANINTE_TX2IE | CANINTE_TX1IE |
834*4882a593Smuzhiyun 			  CANINTE_TX0IE | CANINTE_RX1IE | CANINTE_RX0IE);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
837*4882a593Smuzhiyun 		/* Put device into loopback mode */
838*4882a593Smuzhiyun 		mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_LOOPBACK);
839*4882a593Smuzhiyun 	} else if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) {
840*4882a593Smuzhiyun 		/* Put device into listen-only mode */
841*4882a593Smuzhiyun 		mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_LISTEN_ONLY);
842*4882a593Smuzhiyun 	} else {
843*4882a593Smuzhiyun 		/* Put device into normal mode */
844*4882a593Smuzhiyun 		mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_NORMAL);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		/* Wait for the device to enter normal mode */
847*4882a593Smuzhiyun 		ret = mcp251x_read_stat_poll_timeout(spi, value, value == 0,
848*4882a593Smuzhiyun 						     MCP251X_OST_DELAY_MS * 1000,
849*4882a593Smuzhiyun 						     USEC_PER_SEC);
850*4882a593Smuzhiyun 		if (ret) {
851*4882a593Smuzhiyun 			dev_err(&spi->dev, "MCP251x didn't enter in normal mode\n");
852*4882a593Smuzhiyun 			return ret;
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
mcp251x_do_set_bittiming(struct net_device * net)859*4882a593Smuzhiyun static int mcp251x_do_set_bittiming(struct net_device *net)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
862*4882a593Smuzhiyun 	struct can_bittiming *bt = &priv->can.bittiming;
863*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	mcp251x_write_reg(spi, CNF1, ((bt->sjw - 1) << CNF1_SJW_SHIFT) |
866*4882a593Smuzhiyun 			  (bt->brp - 1));
867*4882a593Smuzhiyun 	mcp251x_write_reg(spi, CNF2, CNF2_BTLMODE |
868*4882a593Smuzhiyun 			  (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES ?
869*4882a593Smuzhiyun 			   CNF2_SAM : 0) |
870*4882a593Smuzhiyun 			  ((bt->phase_seg1 - 1) << CNF2_PS1_SHIFT) |
871*4882a593Smuzhiyun 			  (bt->prop_seg - 1));
872*4882a593Smuzhiyun 	mcp251x_write_bits(spi, CNF3, CNF3_PHSEG2_MASK,
873*4882a593Smuzhiyun 			   (bt->phase_seg2 - 1));
874*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "CNF: 0x%02x 0x%02x 0x%02x\n",
875*4882a593Smuzhiyun 		mcp251x_read_reg(spi, CNF1),
876*4882a593Smuzhiyun 		mcp251x_read_reg(spi, CNF2),
877*4882a593Smuzhiyun 		mcp251x_read_reg(spi, CNF3));
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
mcp251x_setup(struct net_device * net,struct spi_device * spi)882*4882a593Smuzhiyun static int mcp251x_setup(struct net_device *net, struct spi_device *spi)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	mcp251x_do_set_bittiming(net);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	mcp251x_write_reg(spi, RXBCTRL(0),
887*4882a593Smuzhiyun 			  RXBCTRL_BUKT | RXBCTRL_RXM0 | RXBCTRL_RXM1);
888*4882a593Smuzhiyun 	mcp251x_write_reg(spi, RXBCTRL(1),
889*4882a593Smuzhiyun 			  RXBCTRL_RXM0 | RXBCTRL_RXM1);
890*4882a593Smuzhiyun 	return 0;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
mcp251x_hw_reset(struct spi_device * spi)893*4882a593Smuzhiyun static int mcp251x_hw_reset(struct spi_device *spi)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
896*4882a593Smuzhiyun 	u8 value;
897*4882a593Smuzhiyun 	int ret;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* Wait for oscillator startup timer after power up */
900*4882a593Smuzhiyun 	mdelay(MCP251X_OST_DELAY_MS);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = INSTRUCTION_RESET;
903*4882a593Smuzhiyun 	ret = mcp251x_spi_write(spi, 1);
904*4882a593Smuzhiyun 	if (ret)
905*4882a593Smuzhiyun 		return ret;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* Wait for oscillator startup timer after reset */
908*4882a593Smuzhiyun 	mdelay(MCP251X_OST_DELAY_MS);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Wait for reset to finish */
911*4882a593Smuzhiyun 	ret = mcp251x_read_stat_poll_timeout(spi, value, value == CANCTRL_REQOP_CONF,
912*4882a593Smuzhiyun 					     MCP251X_OST_DELAY_MS * 1000,
913*4882a593Smuzhiyun 					     USEC_PER_SEC);
914*4882a593Smuzhiyun 	if (ret)
915*4882a593Smuzhiyun 		dev_err(&spi->dev, "MCP251x didn't enter in conf mode after reset\n");
916*4882a593Smuzhiyun 	return ret;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
mcp251x_hw_probe(struct spi_device * spi)919*4882a593Smuzhiyun static int mcp251x_hw_probe(struct spi_device *spi)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	u8 ctrl;
922*4882a593Smuzhiyun 	int ret;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	ret = mcp251x_hw_reset(spi);
925*4882a593Smuzhiyun 	if (ret)
926*4882a593Smuzhiyun 		return ret;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	ctrl = mcp251x_read_reg(spi, CANCTRL);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "CANCTRL 0x%02x\n", ctrl);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Check for power up default value */
933*4882a593Smuzhiyun 	if ((ctrl & 0x17) != 0x07)
934*4882a593Smuzhiyun 		return -ENODEV;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
mcp251x_power_enable(struct regulator * reg,int enable)939*4882a593Smuzhiyun static int mcp251x_power_enable(struct regulator *reg, int enable)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(reg))
942*4882a593Smuzhiyun 		return 0;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	if (enable)
945*4882a593Smuzhiyun 		return regulator_enable(reg);
946*4882a593Smuzhiyun 	else
947*4882a593Smuzhiyun 		return regulator_disable(reg);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
mcp251x_stop(struct net_device * net)950*4882a593Smuzhiyun static int mcp251x_stop(struct net_device *net)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
953*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	close_candev(net);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	priv->force_quit = 1;
958*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* Disable and clear pending interrupts */
963*4882a593Smuzhiyun 	mcp251x_write_2regs(spi, CANINTE, 0x00, 0x00);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	mcp251x_write_reg(spi, TXBCTRL(0), 0);
966*4882a593Smuzhiyun 	mcp251x_clean(net);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	mcp251x_hw_sleep(spi);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	mcp251x_power_enable(priv->transceiver, 0);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_STOPPED;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	can_led_event(net, CAN_LED_EVENT_STOP);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
mcp251x_error_skb(struct net_device * net,int can_id,int data1)981*4882a593Smuzhiyun static void mcp251x_error_skb(struct net_device *net, int can_id, int data1)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct sk_buff *skb;
984*4882a593Smuzhiyun 	struct can_frame *frame;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	skb = alloc_can_err_skb(net, &frame);
987*4882a593Smuzhiyun 	if (skb) {
988*4882a593Smuzhiyun 		frame->can_id |= can_id;
989*4882a593Smuzhiyun 		frame->data[1] = data1;
990*4882a593Smuzhiyun 		netif_rx_ni(skb);
991*4882a593Smuzhiyun 	} else {
992*4882a593Smuzhiyun 		netdev_err(net, "cannot allocate error skb\n");
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
mcp251x_tx_work_handler(struct work_struct * ws)996*4882a593Smuzhiyun static void mcp251x_tx_work_handler(struct work_struct *ws)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct mcp251x_priv *priv = container_of(ws, struct mcp251x_priv,
999*4882a593Smuzhiyun 						 tx_work);
1000*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
1001*4882a593Smuzhiyun 	struct net_device *net = priv->net;
1002*4882a593Smuzhiyun 	struct can_frame *frame;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
1005*4882a593Smuzhiyun 	if (priv->tx_skb) {
1006*4882a593Smuzhiyun 		if (priv->can.state == CAN_STATE_BUS_OFF) {
1007*4882a593Smuzhiyun 			mcp251x_clean(net);
1008*4882a593Smuzhiyun 		} else {
1009*4882a593Smuzhiyun 			frame = (struct can_frame *)priv->tx_skb->data;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 			if (frame->can_dlc > CAN_FRAME_MAX_DATA_LEN)
1012*4882a593Smuzhiyun 				frame->can_dlc = CAN_FRAME_MAX_DATA_LEN;
1013*4882a593Smuzhiyun 			mcp251x_hw_tx(spi, frame, 0);
1014*4882a593Smuzhiyun 			priv->tx_len = 1 + frame->can_dlc;
1015*4882a593Smuzhiyun 			can_put_echo_skb(priv->tx_skb, net, 0);
1016*4882a593Smuzhiyun 			priv->tx_skb = NULL;
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun 
mcp251x_restart_work_handler(struct work_struct * ws)1022*4882a593Smuzhiyun static void mcp251x_restart_work_handler(struct work_struct *ws)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	struct mcp251x_priv *priv = container_of(ws, struct mcp251x_priv,
1025*4882a593Smuzhiyun 						 restart_work);
1026*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
1027*4882a593Smuzhiyun 	struct net_device *net = priv->net;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
1030*4882a593Smuzhiyun 	if (priv->after_suspend) {
1031*4882a593Smuzhiyun 		if (priv->after_suspend & AFTER_SUSPEND_POWER) {
1032*4882a593Smuzhiyun 			mcp251x_hw_reset(spi);
1033*4882a593Smuzhiyun 			mcp251x_setup(net, spi);
1034*4882a593Smuzhiyun 			mcp251x_gpio_restore(spi);
1035*4882a593Smuzhiyun 		} else {
1036*4882a593Smuzhiyun 			mcp251x_hw_wake(spi);
1037*4882a593Smuzhiyun 		}
1038*4882a593Smuzhiyun 		priv->force_quit = 0;
1039*4882a593Smuzhiyun 		if (priv->after_suspend & AFTER_SUSPEND_RESTART) {
1040*4882a593Smuzhiyun 			mcp251x_set_normal_mode(spi);
1041*4882a593Smuzhiyun 		} else if (priv->after_suspend & AFTER_SUSPEND_UP) {
1042*4882a593Smuzhiyun 			netif_device_attach(net);
1043*4882a593Smuzhiyun 			mcp251x_clean(net);
1044*4882a593Smuzhiyun 			mcp251x_set_normal_mode(spi);
1045*4882a593Smuzhiyun 			netif_wake_queue(net);
1046*4882a593Smuzhiyun 		} else {
1047*4882a593Smuzhiyun 			mcp251x_hw_sleep(spi);
1048*4882a593Smuzhiyun 		}
1049*4882a593Smuzhiyun 		priv->after_suspend = 0;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (priv->restart_tx) {
1053*4882a593Smuzhiyun 		priv->restart_tx = 0;
1054*4882a593Smuzhiyun 		mcp251x_write_reg(spi, TXBCTRL(0), 0);
1055*4882a593Smuzhiyun 		mcp251x_clean(net);
1056*4882a593Smuzhiyun 		netif_wake_queue(net);
1057*4882a593Smuzhiyun 		mcp251x_error_skb(net, CAN_ERR_RESTARTED, 0);
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
mcp251x_can_ist(int irq,void * dev_id)1062*4882a593Smuzhiyun static irqreturn_t mcp251x_can_ist(int irq, void *dev_id)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	struct mcp251x_priv *priv = dev_id;
1065*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
1066*4882a593Smuzhiyun 	struct net_device *net = priv->net;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
1069*4882a593Smuzhiyun 	while (!priv->force_quit) {
1070*4882a593Smuzhiyun 		enum can_state new_state;
1071*4882a593Smuzhiyun 		u8 intf, eflag;
1072*4882a593Smuzhiyun 		u8 clear_intf = 0;
1073*4882a593Smuzhiyun 		int can_id = 0, data1 = 0;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		mcp251x_read_2regs(spi, CANINTF, &intf, &eflag);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 		/* receive buffer 0 */
1078*4882a593Smuzhiyun 		if (intf & CANINTF_RX0IF) {
1079*4882a593Smuzhiyun 			mcp251x_hw_rx(spi, 0);
1080*4882a593Smuzhiyun 			/* Free one buffer ASAP
1081*4882a593Smuzhiyun 			 * (The MCP2515/25625 does this automatically.)
1082*4882a593Smuzhiyun 			 */
1083*4882a593Smuzhiyun 			if (mcp251x_is_2510(spi))
1084*4882a593Smuzhiyun 				mcp251x_write_bits(spi, CANINTF,
1085*4882a593Smuzhiyun 						   CANINTF_RX0IF, 0x00);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 			/* check if buffer 1 is already known to be full, no need to re-read */
1088*4882a593Smuzhiyun 			if (!(intf & CANINTF_RX1IF)) {
1089*4882a593Smuzhiyun 				u8 intf1, eflag1;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 				/* intf needs to be read again to avoid a race condition */
1092*4882a593Smuzhiyun 				mcp251x_read_2regs(spi, CANINTF, &intf1, &eflag1);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 				/* combine flags from both operations for error handling */
1095*4882a593Smuzhiyun 				intf |= intf1;
1096*4882a593Smuzhiyun 				eflag |= eflag1;
1097*4882a593Smuzhiyun 			}
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		/* receive buffer 1 */
1101*4882a593Smuzhiyun 		if (intf & CANINTF_RX1IF) {
1102*4882a593Smuzhiyun 			mcp251x_hw_rx(spi, 1);
1103*4882a593Smuzhiyun 			/* The MCP2515/25625 does this automatically. */
1104*4882a593Smuzhiyun 			if (mcp251x_is_2510(spi))
1105*4882a593Smuzhiyun 				clear_intf |= CANINTF_RX1IF;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 		/* mask out flags we don't care about */
1109*4882a593Smuzhiyun 		intf &= CANINTF_RX | CANINTF_TX | CANINTF_ERR;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		/* any error or tx interrupt we need to clear? */
1112*4882a593Smuzhiyun 		if (intf & (CANINTF_ERR | CANINTF_TX))
1113*4882a593Smuzhiyun 			clear_intf |= intf & (CANINTF_ERR | CANINTF_TX);
1114*4882a593Smuzhiyun 		if (clear_intf)
1115*4882a593Smuzhiyun 			mcp251x_write_bits(spi, CANINTF, clear_intf, 0x00);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 		if (eflag & (EFLG_RX0OVR | EFLG_RX1OVR))
1118*4882a593Smuzhiyun 			mcp251x_write_bits(spi, EFLG, eflag, 0x00);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		/* Update can state */
1121*4882a593Smuzhiyun 		if (eflag & EFLG_TXBO) {
1122*4882a593Smuzhiyun 			new_state = CAN_STATE_BUS_OFF;
1123*4882a593Smuzhiyun 			can_id |= CAN_ERR_BUSOFF;
1124*4882a593Smuzhiyun 		} else if (eflag & EFLG_TXEP) {
1125*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_PASSIVE;
1126*4882a593Smuzhiyun 			can_id |= CAN_ERR_CRTL;
1127*4882a593Smuzhiyun 			data1 |= CAN_ERR_CRTL_TX_PASSIVE;
1128*4882a593Smuzhiyun 		} else if (eflag & EFLG_RXEP) {
1129*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_PASSIVE;
1130*4882a593Smuzhiyun 			can_id |= CAN_ERR_CRTL;
1131*4882a593Smuzhiyun 			data1 |= CAN_ERR_CRTL_RX_PASSIVE;
1132*4882a593Smuzhiyun 		} else if (eflag & EFLG_TXWAR) {
1133*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_WARNING;
1134*4882a593Smuzhiyun 			can_id |= CAN_ERR_CRTL;
1135*4882a593Smuzhiyun 			data1 |= CAN_ERR_CRTL_TX_WARNING;
1136*4882a593Smuzhiyun 		} else if (eflag & EFLG_RXWAR) {
1137*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_WARNING;
1138*4882a593Smuzhiyun 			can_id |= CAN_ERR_CRTL;
1139*4882a593Smuzhiyun 			data1 |= CAN_ERR_CRTL_RX_WARNING;
1140*4882a593Smuzhiyun 		} else {
1141*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_ACTIVE;
1142*4882a593Smuzhiyun 		}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 		/* Update can state statistics */
1145*4882a593Smuzhiyun 		switch (priv->can.state) {
1146*4882a593Smuzhiyun 		case CAN_STATE_ERROR_ACTIVE:
1147*4882a593Smuzhiyun 			if (new_state >= CAN_STATE_ERROR_WARNING &&
1148*4882a593Smuzhiyun 			    new_state <= CAN_STATE_BUS_OFF)
1149*4882a593Smuzhiyun 				priv->can.can_stats.error_warning++;
1150*4882a593Smuzhiyun 			fallthrough;
1151*4882a593Smuzhiyun 		case CAN_STATE_ERROR_WARNING:
1152*4882a593Smuzhiyun 			if (new_state >= CAN_STATE_ERROR_PASSIVE &&
1153*4882a593Smuzhiyun 			    new_state <= CAN_STATE_BUS_OFF)
1154*4882a593Smuzhiyun 				priv->can.can_stats.error_passive++;
1155*4882a593Smuzhiyun 			break;
1156*4882a593Smuzhiyun 		default:
1157*4882a593Smuzhiyun 			break;
1158*4882a593Smuzhiyun 		}
1159*4882a593Smuzhiyun 		priv->can.state = new_state;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		if (intf & CANINTF_ERRIF) {
1162*4882a593Smuzhiyun 			/* Handle overflow counters */
1163*4882a593Smuzhiyun 			if (eflag & (EFLG_RX0OVR | EFLG_RX1OVR)) {
1164*4882a593Smuzhiyun 				if (eflag & EFLG_RX0OVR) {
1165*4882a593Smuzhiyun 					net->stats.rx_over_errors++;
1166*4882a593Smuzhiyun 					net->stats.rx_errors++;
1167*4882a593Smuzhiyun 				}
1168*4882a593Smuzhiyun 				if (eflag & EFLG_RX1OVR) {
1169*4882a593Smuzhiyun 					net->stats.rx_over_errors++;
1170*4882a593Smuzhiyun 					net->stats.rx_errors++;
1171*4882a593Smuzhiyun 				}
1172*4882a593Smuzhiyun 				can_id |= CAN_ERR_CRTL;
1173*4882a593Smuzhiyun 				data1 |= CAN_ERR_CRTL_RX_OVERFLOW;
1174*4882a593Smuzhiyun 			}
1175*4882a593Smuzhiyun 			mcp251x_error_skb(net, can_id, data1);
1176*4882a593Smuzhiyun 		}
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		if (priv->can.state == CAN_STATE_BUS_OFF) {
1179*4882a593Smuzhiyun 			if (priv->can.restart_ms == 0) {
1180*4882a593Smuzhiyun 				priv->force_quit = 1;
1181*4882a593Smuzhiyun 				priv->can.can_stats.bus_off++;
1182*4882a593Smuzhiyun 				can_bus_off(net);
1183*4882a593Smuzhiyun 				mcp251x_hw_sleep(spi);
1184*4882a593Smuzhiyun 				break;
1185*4882a593Smuzhiyun 			}
1186*4882a593Smuzhiyun 		}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 		if (intf == 0)
1189*4882a593Smuzhiyun 			break;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		if (intf & CANINTF_TX) {
1192*4882a593Smuzhiyun 			net->stats.tx_packets++;
1193*4882a593Smuzhiyun 			net->stats.tx_bytes += priv->tx_len - 1;
1194*4882a593Smuzhiyun 			can_led_event(net, CAN_LED_EVENT_TX);
1195*4882a593Smuzhiyun 			if (priv->tx_len) {
1196*4882a593Smuzhiyun 				can_get_echo_skb(net, 0);
1197*4882a593Smuzhiyun 				priv->tx_len = 0;
1198*4882a593Smuzhiyun 			}
1199*4882a593Smuzhiyun 			netif_wake_queue(net);
1200*4882a593Smuzhiyun 		}
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
1203*4882a593Smuzhiyun 	return IRQ_HANDLED;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
mcp251x_open(struct net_device * net)1206*4882a593Smuzhiyun static int mcp251x_open(struct net_device *net)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	struct mcp251x_priv *priv = netdev_priv(net);
1209*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
1210*4882a593Smuzhiyun 	unsigned long flags = 0;
1211*4882a593Smuzhiyun 	int ret;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	ret = open_candev(net);
1214*4882a593Smuzhiyun 	if (ret) {
1215*4882a593Smuzhiyun 		dev_err(&spi->dev, "unable to set initial baudrate!\n");
1216*4882a593Smuzhiyun 		return ret;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	mutex_lock(&priv->mcp_lock);
1220*4882a593Smuzhiyun 	mcp251x_power_enable(priv->transceiver, 1);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	priv->force_quit = 0;
1223*4882a593Smuzhiyun 	priv->tx_skb = NULL;
1224*4882a593Smuzhiyun 	priv->tx_len = 0;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (!dev_fwnode(&spi->dev))
1227*4882a593Smuzhiyun 		flags = IRQF_TRIGGER_FALLING;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	ret = request_threaded_irq(spi->irq, NULL, mcp251x_can_ist,
1230*4882a593Smuzhiyun 				   flags | IRQF_ONESHOT, dev_name(&spi->dev),
1231*4882a593Smuzhiyun 				   priv);
1232*4882a593Smuzhiyun 	if (ret) {
1233*4882a593Smuzhiyun 		dev_err(&spi->dev, "failed to acquire irq %d\n", spi->irq);
1234*4882a593Smuzhiyun 		goto out_close;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	ret = mcp251x_hw_wake(spi);
1238*4882a593Smuzhiyun 	if (ret)
1239*4882a593Smuzhiyun 		goto out_free_irq;
1240*4882a593Smuzhiyun 	ret = mcp251x_setup(net, spi);
1241*4882a593Smuzhiyun 	if (ret)
1242*4882a593Smuzhiyun 		goto out_free_irq;
1243*4882a593Smuzhiyun 	ret = mcp251x_set_normal_mode(spi);
1244*4882a593Smuzhiyun 	if (ret)
1245*4882a593Smuzhiyun 		goto out_free_irq;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	can_led_event(net, CAN_LED_EVENT_OPEN);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	netif_wake_queue(net);
1250*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return 0;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun out_free_irq:
1255*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
1256*4882a593Smuzhiyun 	mcp251x_hw_sleep(spi);
1257*4882a593Smuzhiyun out_close:
1258*4882a593Smuzhiyun 	mcp251x_power_enable(priv->transceiver, 0);
1259*4882a593Smuzhiyun 	close_candev(net);
1260*4882a593Smuzhiyun 	mutex_unlock(&priv->mcp_lock);
1261*4882a593Smuzhiyun 	return ret;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static const struct net_device_ops mcp251x_netdev_ops = {
1265*4882a593Smuzhiyun 	.ndo_open = mcp251x_open,
1266*4882a593Smuzhiyun 	.ndo_stop = mcp251x_stop,
1267*4882a593Smuzhiyun 	.ndo_start_xmit = mcp251x_hard_start_xmit,
1268*4882a593Smuzhiyun 	.ndo_change_mtu = can_change_mtu,
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun static const struct of_device_id mcp251x_of_match[] = {
1272*4882a593Smuzhiyun 	{
1273*4882a593Smuzhiyun 		.compatible	= "microchip,mcp2510",
1274*4882a593Smuzhiyun 		.data		= (void *)CAN_MCP251X_MCP2510,
1275*4882a593Smuzhiyun 	},
1276*4882a593Smuzhiyun 	{
1277*4882a593Smuzhiyun 		.compatible	= "microchip,mcp2515",
1278*4882a593Smuzhiyun 		.data		= (void *)CAN_MCP251X_MCP2515,
1279*4882a593Smuzhiyun 	},
1280*4882a593Smuzhiyun 	{
1281*4882a593Smuzhiyun 		.compatible	= "microchip,mcp25625",
1282*4882a593Smuzhiyun 		.data		= (void *)CAN_MCP251X_MCP25625,
1283*4882a593Smuzhiyun 	},
1284*4882a593Smuzhiyun 	{ }
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mcp251x_of_match);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun static const struct spi_device_id mcp251x_id_table[] = {
1289*4882a593Smuzhiyun 	{
1290*4882a593Smuzhiyun 		.name		= "mcp2510",
1291*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)CAN_MCP251X_MCP2510,
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun 	{
1294*4882a593Smuzhiyun 		.name		= "mcp2515",
1295*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)CAN_MCP251X_MCP2515,
1296*4882a593Smuzhiyun 	},
1297*4882a593Smuzhiyun 	{
1298*4882a593Smuzhiyun 		.name		= "mcp25625",
1299*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)CAN_MCP251X_MCP25625,
1300*4882a593Smuzhiyun 	},
1301*4882a593Smuzhiyun 	{ }
1302*4882a593Smuzhiyun };
1303*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, mcp251x_id_table);
1304*4882a593Smuzhiyun 
mcp251x_can_probe(struct spi_device * spi)1305*4882a593Smuzhiyun static int mcp251x_can_probe(struct spi_device *spi)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	const void *match = device_get_match_data(&spi->dev);
1308*4882a593Smuzhiyun 	struct net_device *net;
1309*4882a593Smuzhiyun 	struct mcp251x_priv *priv;
1310*4882a593Smuzhiyun 	struct clk *clk;
1311*4882a593Smuzhiyun 	u32 freq;
1312*4882a593Smuzhiyun 	int ret;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	clk = devm_clk_get_optional(&spi->dev, NULL);
1315*4882a593Smuzhiyun 	if (IS_ERR(clk))
1316*4882a593Smuzhiyun 		return PTR_ERR(clk);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	freq = clk_get_rate(clk);
1319*4882a593Smuzhiyun 	if (freq == 0)
1320*4882a593Smuzhiyun 		device_property_read_u32(&spi->dev, "clock-frequency", &freq);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/* Sanity check */
1323*4882a593Smuzhiyun 	if (freq < 1000000 || freq > 25000000)
1324*4882a593Smuzhiyun 		return -ERANGE;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* Allocate can/net device */
1327*4882a593Smuzhiyun 	net = alloc_candev(sizeof(struct mcp251x_priv), TX_ECHO_SKB_MAX);
1328*4882a593Smuzhiyun 	if (!net)
1329*4882a593Smuzhiyun 		return -ENOMEM;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
1332*4882a593Smuzhiyun 	if (ret)
1333*4882a593Smuzhiyun 		goto out_free;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	net->netdev_ops = &mcp251x_netdev_ops;
1336*4882a593Smuzhiyun 	net->flags |= IFF_ECHO;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	priv = netdev_priv(net);
1339*4882a593Smuzhiyun 	priv->can.bittiming_const = &mcp251x_bittiming_const;
1340*4882a593Smuzhiyun 	priv->can.do_set_mode = mcp251x_do_set_mode;
1341*4882a593Smuzhiyun 	priv->can.clock.freq = freq / 2;
1342*4882a593Smuzhiyun 	priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES |
1343*4882a593Smuzhiyun 		CAN_CTRLMODE_LOOPBACK | CAN_CTRLMODE_LISTENONLY;
1344*4882a593Smuzhiyun 	if (match)
1345*4882a593Smuzhiyun 		priv->model = (enum mcp251x_model)match;
1346*4882a593Smuzhiyun 	else
1347*4882a593Smuzhiyun 		priv->model = spi_get_device_id(spi)->driver_data;
1348*4882a593Smuzhiyun 	priv->net = net;
1349*4882a593Smuzhiyun 	priv->clk = clk;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	spi_set_drvdata(spi, priv);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* Configure the SPI bus */
1354*4882a593Smuzhiyun 	spi->bits_per_word = 8;
1355*4882a593Smuzhiyun 	if (mcp251x_is_2510(spi))
1356*4882a593Smuzhiyun 		spi->max_speed_hz = spi->max_speed_hz ? : 5 * 1000 * 1000;
1357*4882a593Smuzhiyun 	else
1358*4882a593Smuzhiyun 		spi->max_speed_hz = spi->max_speed_hz ? : 10 * 1000 * 1000;
1359*4882a593Smuzhiyun 	ret = spi_setup(spi);
1360*4882a593Smuzhiyun 	if (ret)
1361*4882a593Smuzhiyun 		goto out_clk;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	priv->power = devm_regulator_get_optional(&spi->dev, "vdd");
1364*4882a593Smuzhiyun 	priv->transceiver = devm_regulator_get_optional(&spi->dev, "xceiver");
1365*4882a593Smuzhiyun 	if ((PTR_ERR(priv->power) == -EPROBE_DEFER) ||
1366*4882a593Smuzhiyun 	    (PTR_ERR(priv->transceiver) == -EPROBE_DEFER)) {
1367*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
1368*4882a593Smuzhiyun 		goto out_clk;
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	ret = mcp251x_power_enable(priv->power, 1);
1372*4882a593Smuzhiyun 	if (ret)
1373*4882a593Smuzhiyun 		goto out_clk;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	priv->wq = alloc_workqueue("mcp251x_wq", WQ_FREEZABLE | WQ_MEM_RECLAIM,
1376*4882a593Smuzhiyun 				   0);
1377*4882a593Smuzhiyun 	if (!priv->wq) {
1378*4882a593Smuzhiyun 		ret = -ENOMEM;
1379*4882a593Smuzhiyun 		goto out_clk;
1380*4882a593Smuzhiyun 	}
1381*4882a593Smuzhiyun 	INIT_WORK(&priv->tx_work, mcp251x_tx_work_handler);
1382*4882a593Smuzhiyun 	INIT_WORK(&priv->restart_work, mcp251x_restart_work_handler);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	priv->spi = spi;
1385*4882a593Smuzhiyun 	mutex_init(&priv->mcp_lock);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	priv->spi_tx_buf = devm_kzalloc(&spi->dev, SPI_TRANSFER_BUF_LEN,
1388*4882a593Smuzhiyun 					GFP_KERNEL);
1389*4882a593Smuzhiyun 	if (!priv->spi_tx_buf) {
1390*4882a593Smuzhiyun 		ret = -ENOMEM;
1391*4882a593Smuzhiyun 		goto error_probe;
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	priv->spi_rx_buf = devm_kzalloc(&spi->dev, SPI_TRANSFER_BUF_LEN,
1395*4882a593Smuzhiyun 					GFP_KERNEL);
1396*4882a593Smuzhiyun 	if (!priv->spi_rx_buf) {
1397*4882a593Smuzhiyun 		ret = -ENOMEM;
1398*4882a593Smuzhiyun 		goto error_probe;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	SET_NETDEV_DEV(net, &spi->dev);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	/* Here is OK to not lock the MCP, no one knows about it yet */
1404*4882a593Smuzhiyun 	ret = mcp251x_hw_probe(spi);
1405*4882a593Smuzhiyun 	if (ret) {
1406*4882a593Smuzhiyun 		if (ret == -ENODEV)
1407*4882a593Smuzhiyun 			dev_err(&spi->dev, "Cannot initialize MCP%x. Wrong wiring?\n",
1408*4882a593Smuzhiyun 				priv->model);
1409*4882a593Smuzhiyun 		goto error_probe;
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	mcp251x_hw_sleep(spi);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	ret = register_candev(net);
1415*4882a593Smuzhiyun 	if (ret)
1416*4882a593Smuzhiyun 		goto error_probe;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	devm_can_led_init(net);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	ret = mcp251x_gpio_setup(priv);
1421*4882a593Smuzhiyun 	if (ret)
1422*4882a593Smuzhiyun 		goto out_unregister_candev;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	netdev_info(net, "MCP%x successfully initialized.\n", priv->model);
1425*4882a593Smuzhiyun 	return 0;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun out_unregister_candev:
1428*4882a593Smuzhiyun 	unregister_candev(net);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun error_probe:
1431*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
1432*4882a593Smuzhiyun 	priv->wq = NULL;
1433*4882a593Smuzhiyun 	mcp251x_power_enable(priv->power, 0);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun out_clk:
1436*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun out_free:
1439*4882a593Smuzhiyun 	free_candev(net);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	dev_err(&spi->dev, "Probe failed, err=%d\n", -ret);
1442*4882a593Smuzhiyun 	return ret;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
mcp251x_can_remove(struct spi_device * spi)1445*4882a593Smuzhiyun static int mcp251x_can_remove(struct spi_device *spi)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
1448*4882a593Smuzhiyun 	struct net_device *net = priv->net;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	unregister_candev(net);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	mcp251x_power_enable(priv->power, 0);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
1455*4882a593Smuzhiyun 	priv->wq = NULL;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	free_candev(net);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
mcp251x_can_suspend(struct device * dev)1464*4882a593Smuzhiyun static int __maybe_unused mcp251x_can_suspend(struct device *dev)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
1467*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
1468*4882a593Smuzhiyun 	struct net_device *net = priv->net;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	priv->force_quit = 1;
1471*4882a593Smuzhiyun 	disable_irq(spi->irq);
1472*4882a593Smuzhiyun 	/* Note: at this point neither IST nor workqueues are running.
1473*4882a593Smuzhiyun 	 * open/stop cannot be called anyway so locking is not needed
1474*4882a593Smuzhiyun 	 */
1475*4882a593Smuzhiyun 	if (netif_running(net)) {
1476*4882a593Smuzhiyun 		netif_device_detach(net);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 		mcp251x_hw_sleep(spi);
1479*4882a593Smuzhiyun 		mcp251x_power_enable(priv->transceiver, 0);
1480*4882a593Smuzhiyun 		priv->after_suspend = AFTER_SUSPEND_UP;
1481*4882a593Smuzhiyun 	} else {
1482*4882a593Smuzhiyun 		priv->after_suspend = AFTER_SUSPEND_DOWN;
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	mcp251x_power_enable(priv->power, 0);
1486*4882a593Smuzhiyun 	priv->after_suspend |= AFTER_SUSPEND_POWER;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	return 0;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
mcp251x_can_resume(struct device * dev)1491*4882a593Smuzhiyun static int __maybe_unused mcp251x_can_resume(struct device *dev)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
1494*4882a593Smuzhiyun 	struct mcp251x_priv *priv = spi_get_drvdata(spi);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	if (priv->after_suspend & AFTER_SUSPEND_POWER)
1497*4882a593Smuzhiyun 		mcp251x_power_enable(priv->power, 1);
1498*4882a593Smuzhiyun 	if (priv->after_suspend & AFTER_SUSPEND_UP)
1499*4882a593Smuzhiyun 		mcp251x_power_enable(priv->transceiver, 1);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	if (priv->after_suspend & (AFTER_SUSPEND_POWER | AFTER_SUSPEND_UP))
1502*4882a593Smuzhiyun 		queue_work(priv->wq, &priv->restart_work);
1503*4882a593Smuzhiyun 	else
1504*4882a593Smuzhiyun 		priv->after_suspend = 0;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	priv->force_quit = 0;
1507*4882a593Smuzhiyun 	enable_irq(spi->irq);
1508*4882a593Smuzhiyun 	return 0;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mcp251x_can_pm_ops, mcp251x_can_suspend,
1512*4882a593Smuzhiyun 	mcp251x_can_resume);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static struct spi_driver mcp251x_can_driver = {
1515*4882a593Smuzhiyun 	.driver = {
1516*4882a593Smuzhiyun 		.name = DEVICE_NAME,
1517*4882a593Smuzhiyun 		.of_match_table = mcp251x_of_match,
1518*4882a593Smuzhiyun 		.pm = &mcp251x_can_pm_ops,
1519*4882a593Smuzhiyun 	},
1520*4882a593Smuzhiyun 	.id_table = mcp251x_id_table,
1521*4882a593Smuzhiyun 	.probe = mcp251x_can_probe,
1522*4882a593Smuzhiyun 	.remove = mcp251x_can_remove,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun module_spi_driver(mcp251x_can_driver);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun MODULE_AUTHOR("Chris Elston <celston@katalix.com>, "
1527*4882a593Smuzhiyun 	      "Christian Pellegrin <chripell@evolware.org>");
1528*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip 251x/25625 CAN driver");
1529*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1530