xref: /OK3568_Linux_fs/kernel/drivers/net/can/spi/hi311x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* CAN bus driver for Holt HI3110 CAN Controller with SPI Interface
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(C) Timesys Corporation 2016
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on Microchip 251x CAN Controller (mcp251x) Linux kernel driver
7*4882a593Smuzhiyun  * Copyright 2009 Christian Pellegrin EVOL S.r.l.
8*4882a593Smuzhiyun  * Copyright 2007 Raymarine UK, Ltd. All Rights Reserved.
9*4882a593Smuzhiyun  * Copyright 2006 Arcom Control Systems Ltd.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on CAN bus driver for the CCAN controller written by
12*4882a593Smuzhiyun  * - Sascha Hauer, Marc Kleine-Budde, Pengutronix
13*4882a593Smuzhiyun  * - Simon Kallweit, intefo AG
14*4882a593Smuzhiyun  * Copyright 2007
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/can/core.h>
18*4882a593Smuzhiyun #include <linux/can/dev.h>
19*4882a593Smuzhiyun #include <linux/can/led.h>
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun #include <linux/completion.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/device.h>
24*4882a593Smuzhiyun #include <linux/freezer.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/netdevice.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/of_device.h>
32*4882a593Smuzhiyun #include <linux/platform_device.h>
33*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
34*4882a593Smuzhiyun #include <linux/slab.h>
35*4882a593Smuzhiyun #include <linux/spi/spi.h>
36*4882a593Smuzhiyun #include <linux/uaccess.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define HI3110_MASTER_RESET 0x56
39*4882a593Smuzhiyun #define HI3110_READ_CTRL0 0xD2
40*4882a593Smuzhiyun #define HI3110_READ_CTRL1 0xD4
41*4882a593Smuzhiyun #define HI3110_READ_STATF 0xE2
42*4882a593Smuzhiyun #define HI3110_WRITE_CTRL0 0x14
43*4882a593Smuzhiyun #define HI3110_WRITE_CTRL1 0x16
44*4882a593Smuzhiyun #define HI3110_WRITE_INTE 0x1C
45*4882a593Smuzhiyun #define HI3110_WRITE_BTR0 0x18
46*4882a593Smuzhiyun #define HI3110_WRITE_BTR1 0x1A
47*4882a593Smuzhiyun #define HI3110_READ_BTR0 0xD6
48*4882a593Smuzhiyun #define HI3110_READ_BTR1 0xD8
49*4882a593Smuzhiyun #define HI3110_READ_INTF 0xDE
50*4882a593Smuzhiyun #define HI3110_READ_ERR 0xDC
51*4882a593Smuzhiyun #define HI3110_READ_FIFO_WOTIME 0x48
52*4882a593Smuzhiyun #define HI3110_WRITE_FIFO 0x12
53*4882a593Smuzhiyun #define HI3110_READ_MESSTAT 0xDA
54*4882a593Smuzhiyun #define HI3110_READ_REC 0xEA
55*4882a593Smuzhiyun #define HI3110_READ_TEC 0xEC
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define HI3110_CTRL0_MODE_MASK (7 << 5)
58*4882a593Smuzhiyun #define HI3110_CTRL0_NORMAL_MODE (0 << 5)
59*4882a593Smuzhiyun #define HI3110_CTRL0_LOOPBACK_MODE (1 << 5)
60*4882a593Smuzhiyun #define HI3110_CTRL0_MONITOR_MODE (2 << 5)
61*4882a593Smuzhiyun #define HI3110_CTRL0_SLEEP_MODE (3 << 5)
62*4882a593Smuzhiyun #define HI3110_CTRL0_INIT_MODE (4 << 5)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define HI3110_CTRL1_TXEN BIT(7)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define HI3110_INT_RXTMP BIT(7)
67*4882a593Smuzhiyun #define HI3110_INT_RXFIFO BIT(6)
68*4882a593Smuzhiyun #define HI3110_INT_TXCPLT BIT(5)
69*4882a593Smuzhiyun #define HI3110_INT_BUSERR BIT(4)
70*4882a593Smuzhiyun #define HI3110_INT_MCHG BIT(3)
71*4882a593Smuzhiyun #define HI3110_INT_WAKEUP BIT(2)
72*4882a593Smuzhiyun #define HI3110_INT_F1MESS BIT(1)
73*4882a593Smuzhiyun #define HI3110_INT_F0MESS BIT(0)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define HI3110_ERR_BUSOFF BIT(7)
76*4882a593Smuzhiyun #define HI3110_ERR_TXERRP BIT(6)
77*4882a593Smuzhiyun #define HI3110_ERR_RXERRP BIT(5)
78*4882a593Smuzhiyun #define HI3110_ERR_BITERR BIT(4)
79*4882a593Smuzhiyun #define HI3110_ERR_FRMERR BIT(3)
80*4882a593Smuzhiyun #define HI3110_ERR_CRCERR BIT(2)
81*4882a593Smuzhiyun #define HI3110_ERR_ACKERR BIT(1)
82*4882a593Smuzhiyun #define HI3110_ERR_STUFERR BIT(0)
83*4882a593Smuzhiyun #define HI3110_ERR_PROTOCOL_MASK (0x1F)
84*4882a593Smuzhiyun #define HI3110_ERR_PASSIVE_MASK (0x60)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define HI3110_STAT_RXFMTY BIT(1)
87*4882a593Smuzhiyun #define HI3110_STAT_BUSOFF BIT(2)
88*4882a593Smuzhiyun #define HI3110_STAT_ERRP BIT(3)
89*4882a593Smuzhiyun #define HI3110_STAT_ERRW BIT(4)
90*4882a593Smuzhiyun #define HI3110_STAT_TXMTY BIT(7)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define HI3110_BTR0_SJW_SHIFT 6
93*4882a593Smuzhiyun #define HI3110_BTR0_BRP_SHIFT 0
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define HI3110_BTR1_SAMP_3PERBIT (1 << 7)
96*4882a593Smuzhiyun #define HI3110_BTR1_SAMP_1PERBIT (0 << 7)
97*4882a593Smuzhiyun #define HI3110_BTR1_TSEG2_SHIFT 4
98*4882a593Smuzhiyun #define HI3110_BTR1_TSEG1_SHIFT 0
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_TAG_OFF 0
101*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_ID_OFF 1
102*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_DLC_OFF 5
103*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_DAT_OFF 6
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_TAG_IDE BIT(7)
106*4882a593Smuzhiyun #define HI3110_FIFO_WOTIME_ID_RTR BIT(0)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define HI3110_FIFO_TAG_OFF 0
109*4882a593Smuzhiyun #define HI3110_FIFO_ID_OFF 1
110*4882a593Smuzhiyun #define HI3110_FIFO_STD_DLC_OFF 3
111*4882a593Smuzhiyun #define HI3110_FIFO_STD_DATA_OFF 4
112*4882a593Smuzhiyun #define HI3110_FIFO_EXT_DLC_OFF 5
113*4882a593Smuzhiyun #define HI3110_FIFO_EXT_DATA_OFF 6
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define HI3110_CAN_MAX_DATA_LEN 8
116*4882a593Smuzhiyun #define HI3110_RX_BUF_LEN 15
117*4882a593Smuzhiyun #define HI3110_TX_STD_BUF_LEN 12
118*4882a593Smuzhiyun #define HI3110_TX_EXT_BUF_LEN 14
119*4882a593Smuzhiyun #define HI3110_CAN_FRAME_MAX_BITS 128
120*4882a593Smuzhiyun #define HI3110_EFF_FLAGS 0x18 /* IDE + SRR */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define HI3110_TX_ECHO_SKB_MAX 1
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define HI3110_OST_DELAY_MS (10)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define DEVICE_NAME "hi3110"
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct can_bittiming_const hi3110_bittiming_const = {
129*4882a593Smuzhiyun 	.name = DEVICE_NAME,
130*4882a593Smuzhiyun 	.tseg1_min = 2,
131*4882a593Smuzhiyun 	.tseg1_max = 16,
132*4882a593Smuzhiyun 	.tseg2_min = 2,
133*4882a593Smuzhiyun 	.tseg2_max = 8,
134*4882a593Smuzhiyun 	.sjw_max = 4,
135*4882a593Smuzhiyun 	.brp_min = 1,
136*4882a593Smuzhiyun 	.brp_max = 64,
137*4882a593Smuzhiyun 	.brp_inc = 1,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun enum hi3110_model {
141*4882a593Smuzhiyun 	CAN_HI3110_HI3110 = 0x3110,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct hi3110_priv {
145*4882a593Smuzhiyun 	struct can_priv can;
146*4882a593Smuzhiyun 	struct net_device *net;
147*4882a593Smuzhiyun 	struct spi_device *spi;
148*4882a593Smuzhiyun 	enum hi3110_model model;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	struct mutex hi3110_lock; /* SPI device lock */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	u8 *spi_tx_buf;
153*4882a593Smuzhiyun 	u8 *spi_rx_buf;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	struct sk_buff *tx_skb;
156*4882a593Smuzhiyun 	int tx_len;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	struct workqueue_struct *wq;
159*4882a593Smuzhiyun 	struct work_struct tx_work;
160*4882a593Smuzhiyun 	struct work_struct restart_work;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	int force_quit;
163*4882a593Smuzhiyun 	int after_suspend;
164*4882a593Smuzhiyun #define HI3110_AFTER_SUSPEND_UP 1
165*4882a593Smuzhiyun #define HI3110_AFTER_SUSPEND_DOWN 2
166*4882a593Smuzhiyun #define HI3110_AFTER_SUSPEND_POWER 4
167*4882a593Smuzhiyun #define HI3110_AFTER_SUSPEND_RESTART 8
168*4882a593Smuzhiyun 	int restart_tx;
169*4882a593Smuzhiyun 	struct regulator *power;
170*4882a593Smuzhiyun 	struct regulator *transceiver;
171*4882a593Smuzhiyun 	struct clk *clk;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
hi3110_clean(struct net_device * net)174*4882a593Smuzhiyun static void hi3110_clean(struct net_device *net)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (priv->tx_skb || priv->tx_len)
179*4882a593Smuzhiyun 		net->stats.tx_errors++;
180*4882a593Smuzhiyun 	dev_kfree_skb(priv->tx_skb);
181*4882a593Smuzhiyun 	if (priv->tx_len)
182*4882a593Smuzhiyun 		can_free_echo_skb(priv->net, 0);
183*4882a593Smuzhiyun 	priv->tx_skb = NULL;
184*4882a593Smuzhiyun 	priv->tx_len = 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* Note about handling of error return of hi3110_spi_trans: accessing
188*4882a593Smuzhiyun  * registers via SPI is not really different conceptually than using
189*4882a593Smuzhiyun  * normal I/O assembler instructions, although it's much more
190*4882a593Smuzhiyun  * complicated from a practical POV. So it's not advisable to always
191*4882a593Smuzhiyun  * check the return value of this function. Imagine that every
192*4882a593Smuzhiyun  * read{b,l}, write{b,l} and friends would be bracketed in "if ( < 0)
193*4882a593Smuzhiyun  * error();", it would be a great mess (well there are some situation
194*4882a593Smuzhiyun  * when exception handling C++ like could be useful after all). So we
195*4882a593Smuzhiyun  * just check that transfers are OK at the beginning of our
196*4882a593Smuzhiyun  * conversation with the chip and to avoid doing really nasty things
197*4882a593Smuzhiyun  * (like injecting bogus packets in the network stack).
198*4882a593Smuzhiyun  */
hi3110_spi_trans(struct spi_device * spi,int len)199*4882a593Smuzhiyun static int hi3110_spi_trans(struct spi_device *spi, int len)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
202*4882a593Smuzhiyun 	struct spi_transfer t = {
203*4882a593Smuzhiyun 		.tx_buf = priv->spi_tx_buf,
204*4882a593Smuzhiyun 		.rx_buf = priv->spi_rx_buf,
205*4882a593Smuzhiyun 		.len = len,
206*4882a593Smuzhiyun 		.cs_change = 0,
207*4882a593Smuzhiyun 	};
208*4882a593Smuzhiyun 	struct spi_message m;
209*4882a593Smuzhiyun 	int ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	spi_message_init(&m);
212*4882a593Smuzhiyun 	spi_message_add_tail(&t, &m);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ret = spi_sync(spi, &m);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (ret)
217*4882a593Smuzhiyun 		dev_err(&spi->dev, "spi transfer failed: ret = %d\n", ret);
218*4882a593Smuzhiyun 	return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
hi3110_cmd(struct spi_device * spi,u8 command)221*4882a593Smuzhiyun static int hi3110_cmd(struct spi_device *spi, u8 command)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = command;
226*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "hi3110_cmd: %02X\n", command);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return hi3110_spi_trans(spi, 1);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
hi3110_read(struct spi_device * spi,u8 command)231*4882a593Smuzhiyun static u8 hi3110_read(struct spi_device *spi, u8 command)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
234*4882a593Smuzhiyun 	u8 val = 0;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = command;
237*4882a593Smuzhiyun 	hi3110_spi_trans(spi, 2);
238*4882a593Smuzhiyun 	val = priv->spi_rx_buf[1];
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return val;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
hi3110_write(struct spi_device * spi,u8 reg,u8 val)243*4882a593Smuzhiyun static void hi3110_write(struct spi_device *spi, u8 reg, u8 val)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = reg;
248*4882a593Smuzhiyun 	priv->spi_tx_buf[1] = val;
249*4882a593Smuzhiyun 	hi3110_spi_trans(spi, 2);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
hi3110_hw_tx_frame(struct spi_device * spi,u8 * buf,int len)252*4882a593Smuzhiyun static void hi3110_hw_tx_frame(struct spi_device *spi, u8 *buf, int len)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = HI3110_WRITE_FIFO;
257*4882a593Smuzhiyun 	memcpy(priv->spi_tx_buf + 1, buf, len);
258*4882a593Smuzhiyun 	hi3110_spi_trans(spi, len + 1);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
hi3110_hw_tx(struct spi_device * spi,struct can_frame * frame)261*4882a593Smuzhiyun static void hi3110_hw_tx(struct spi_device *spi, struct can_frame *frame)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	u8 buf[HI3110_TX_EXT_BUF_LEN];
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	buf[HI3110_FIFO_TAG_OFF] = 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (frame->can_id & CAN_EFF_FLAG) {
268*4882a593Smuzhiyun 		/* Extended frame */
269*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF] = (frame->can_id & CAN_EFF_MASK) >> 21;
270*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF + 1] =
271*4882a593Smuzhiyun 			(((frame->can_id & CAN_EFF_MASK) >> 13) & 0xe0) |
272*4882a593Smuzhiyun 			HI3110_EFF_FLAGS |
273*4882a593Smuzhiyun 			(((frame->can_id & CAN_EFF_MASK) >> 15) & 0x07);
274*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF + 2] =
275*4882a593Smuzhiyun 			(frame->can_id & CAN_EFF_MASK) >> 7;
276*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF + 3] =
277*4882a593Smuzhiyun 			((frame->can_id & CAN_EFF_MASK) << 1) |
278*4882a593Smuzhiyun 			((frame->can_id & CAN_RTR_FLAG) ? 1 : 0);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		buf[HI3110_FIFO_EXT_DLC_OFF] = frame->can_dlc;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		memcpy(buf + HI3110_FIFO_EXT_DATA_OFF,
283*4882a593Smuzhiyun 		       frame->data, frame->can_dlc);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		hi3110_hw_tx_frame(spi, buf, HI3110_TX_EXT_BUF_LEN -
286*4882a593Smuzhiyun 				   (HI3110_CAN_MAX_DATA_LEN - frame->can_dlc));
287*4882a593Smuzhiyun 	} else {
288*4882a593Smuzhiyun 		/* Standard frame */
289*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF] =   (frame->can_id & CAN_SFF_MASK) >> 3;
290*4882a593Smuzhiyun 		buf[HI3110_FIFO_ID_OFF + 1] =
291*4882a593Smuzhiyun 			((frame->can_id & CAN_SFF_MASK) << 5) |
292*4882a593Smuzhiyun 			((frame->can_id & CAN_RTR_FLAG) ? (1 << 4) : 0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		buf[HI3110_FIFO_STD_DLC_OFF] = frame->can_dlc;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		memcpy(buf + HI3110_FIFO_STD_DATA_OFF,
297*4882a593Smuzhiyun 		       frame->data, frame->can_dlc);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		hi3110_hw_tx_frame(spi, buf, HI3110_TX_STD_BUF_LEN -
300*4882a593Smuzhiyun 				   (HI3110_CAN_MAX_DATA_LEN - frame->can_dlc));
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
hi3110_hw_rx_frame(struct spi_device * spi,u8 * buf)304*4882a593Smuzhiyun static void hi3110_hw_rx_frame(struct spi_device *spi, u8 *buf)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	priv->spi_tx_buf[0] = HI3110_READ_FIFO_WOTIME;
309*4882a593Smuzhiyun 	hi3110_spi_trans(spi, HI3110_RX_BUF_LEN);
310*4882a593Smuzhiyun 	memcpy(buf, priv->spi_rx_buf + 1, HI3110_RX_BUF_LEN - 1);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
hi3110_hw_rx(struct spi_device * spi)313*4882a593Smuzhiyun static void hi3110_hw_rx(struct spi_device *spi)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
316*4882a593Smuzhiyun 	struct sk_buff *skb;
317*4882a593Smuzhiyun 	struct can_frame *frame;
318*4882a593Smuzhiyun 	u8 buf[HI3110_RX_BUF_LEN - 1];
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	skb = alloc_can_skb(priv->net, &frame);
321*4882a593Smuzhiyun 	if (!skb) {
322*4882a593Smuzhiyun 		priv->net->stats.rx_dropped++;
323*4882a593Smuzhiyun 		return;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	hi3110_hw_rx_frame(spi, buf);
327*4882a593Smuzhiyun 	if (buf[HI3110_FIFO_WOTIME_TAG_OFF] & HI3110_FIFO_WOTIME_TAG_IDE) {
328*4882a593Smuzhiyun 		/* IDE is recessive (1), indicating extended 29-bit frame */
329*4882a593Smuzhiyun 		frame->can_id = CAN_EFF_FLAG;
330*4882a593Smuzhiyun 		frame->can_id |=
331*4882a593Smuzhiyun 			(buf[HI3110_FIFO_WOTIME_ID_OFF] << 21) |
332*4882a593Smuzhiyun 			(((buf[HI3110_FIFO_WOTIME_ID_OFF + 1] & 0xE0) >> 5) << 18) |
333*4882a593Smuzhiyun 			((buf[HI3110_FIFO_WOTIME_ID_OFF + 1] & 0x07) << 15) |
334*4882a593Smuzhiyun 			(buf[HI3110_FIFO_WOTIME_ID_OFF + 2] << 7) |
335*4882a593Smuzhiyun 			(buf[HI3110_FIFO_WOTIME_ID_OFF + 3] >> 1);
336*4882a593Smuzhiyun 	} else {
337*4882a593Smuzhiyun 		/* IDE is dominant (0), frame indicating standard 11-bit */
338*4882a593Smuzhiyun 		frame->can_id =
339*4882a593Smuzhiyun 			(buf[HI3110_FIFO_WOTIME_ID_OFF] << 3) |
340*4882a593Smuzhiyun 			((buf[HI3110_FIFO_WOTIME_ID_OFF + 1] & 0xE0) >> 5);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Data length */
344*4882a593Smuzhiyun 	frame->can_dlc = get_can_dlc(buf[HI3110_FIFO_WOTIME_DLC_OFF] & 0x0F);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (buf[HI3110_FIFO_WOTIME_ID_OFF + 3] & HI3110_FIFO_WOTIME_ID_RTR)
347*4882a593Smuzhiyun 		frame->can_id |= CAN_RTR_FLAG;
348*4882a593Smuzhiyun 	else
349*4882a593Smuzhiyun 		memcpy(frame->data, buf + HI3110_FIFO_WOTIME_DAT_OFF,
350*4882a593Smuzhiyun 		       frame->can_dlc);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	priv->net->stats.rx_packets++;
353*4882a593Smuzhiyun 	priv->net->stats.rx_bytes += frame->can_dlc;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	can_led_event(priv->net, CAN_LED_EVENT_RX);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	netif_rx_ni(skb);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
hi3110_hw_sleep(struct spi_device * spi)360*4882a593Smuzhiyun static void hi3110_hw_sleep(struct spi_device *spi)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_CTRL0, HI3110_CTRL0_SLEEP_MODE);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
hi3110_hard_start_xmit(struct sk_buff * skb,struct net_device * net)365*4882a593Smuzhiyun static netdev_tx_t hi3110_hard_start_xmit(struct sk_buff *skb,
366*4882a593Smuzhiyun 					  struct net_device *net)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
369*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (priv->tx_skb || priv->tx_len) {
372*4882a593Smuzhiyun 		dev_err(&spi->dev, "hard_xmit called while tx busy\n");
373*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (can_dropped_invalid_skb(net, skb))
377*4882a593Smuzhiyun 		return NETDEV_TX_OK;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	netif_stop_queue(net);
380*4882a593Smuzhiyun 	priv->tx_skb = skb;
381*4882a593Smuzhiyun 	queue_work(priv->wq, &priv->tx_work);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return NETDEV_TX_OK;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
hi3110_do_set_mode(struct net_device * net,enum can_mode mode)386*4882a593Smuzhiyun static int hi3110_do_set_mode(struct net_device *net, enum can_mode mode)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	switch (mode) {
391*4882a593Smuzhiyun 	case CAN_MODE_START:
392*4882a593Smuzhiyun 		hi3110_clean(net);
393*4882a593Smuzhiyun 		/* We have to delay work since SPI I/O may sleep */
394*4882a593Smuzhiyun 		priv->can.state = CAN_STATE_ERROR_ACTIVE;
395*4882a593Smuzhiyun 		priv->restart_tx = 1;
396*4882a593Smuzhiyun 		if (priv->can.restart_ms == 0)
397*4882a593Smuzhiyun 			priv->after_suspend = HI3110_AFTER_SUSPEND_RESTART;
398*4882a593Smuzhiyun 		queue_work(priv->wq, &priv->restart_work);
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	default:
401*4882a593Smuzhiyun 		return -EOPNOTSUPP;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
hi3110_get_berr_counter(const struct net_device * net,struct can_berr_counter * bec)407*4882a593Smuzhiyun static int hi3110_get_berr_counter(const struct net_device *net,
408*4882a593Smuzhiyun 				   struct can_berr_counter *bec)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
411*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
414*4882a593Smuzhiyun 	bec->txerr = hi3110_read(spi, HI3110_READ_TEC);
415*4882a593Smuzhiyun 	bec->rxerr = hi3110_read(spi, HI3110_READ_REC);
416*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
hi3110_set_normal_mode(struct spi_device * spi)421*4882a593Smuzhiyun static int hi3110_set_normal_mode(struct spi_device *spi)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
424*4882a593Smuzhiyun 	u8 reg = 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_INTE, HI3110_INT_BUSERR |
427*4882a593Smuzhiyun 		     HI3110_INT_RXFIFO | HI3110_INT_TXCPLT);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Enable TX */
430*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_CTRL1, HI3110_CTRL1_TXEN);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
433*4882a593Smuzhiyun 		reg = HI3110_CTRL0_LOOPBACK_MODE;
434*4882a593Smuzhiyun 	else if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
435*4882a593Smuzhiyun 		reg = HI3110_CTRL0_MONITOR_MODE;
436*4882a593Smuzhiyun 	else
437*4882a593Smuzhiyun 		reg = HI3110_CTRL0_NORMAL_MODE;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_CTRL0, reg);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Wait for the device to enter the mode */
442*4882a593Smuzhiyun 	mdelay(HI3110_OST_DELAY_MS);
443*4882a593Smuzhiyun 	reg = hi3110_read(spi, HI3110_READ_CTRL0);
444*4882a593Smuzhiyun 	if ((reg & HI3110_CTRL0_MODE_MASK) != reg)
445*4882a593Smuzhiyun 		return -EBUSY;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
hi3110_do_set_bittiming(struct net_device * net)451*4882a593Smuzhiyun static int hi3110_do_set_bittiming(struct net_device *net)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
454*4882a593Smuzhiyun 	struct can_bittiming *bt = &priv->can.bittiming;
455*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_BTR0,
458*4882a593Smuzhiyun 		     ((bt->sjw - 1) << HI3110_BTR0_SJW_SHIFT) |
459*4882a593Smuzhiyun 		     ((bt->brp - 1) << HI3110_BTR0_BRP_SHIFT));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_BTR1,
462*4882a593Smuzhiyun 		     (priv->can.ctrlmode &
463*4882a593Smuzhiyun 		      CAN_CTRLMODE_3_SAMPLES ?
464*4882a593Smuzhiyun 		      HI3110_BTR1_SAMP_3PERBIT : HI3110_BTR1_SAMP_1PERBIT) |
465*4882a593Smuzhiyun 		     ((bt->phase_seg1 + bt->prop_seg - 1)
466*4882a593Smuzhiyun 		      << HI3110_BTR1_TSEG1_SHIFT) |
467*4882a593Smuzhiyun 		     ((bt->phase_seg2 - 1) << HI3110_BTR1_TSEG2_SHIFT));
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "BT: 0x%02x 0x%02x\n",
470*4882a593Smuzhiyun 		hi3110_read(spi, HI3110_READ_BTR0),
471*4882a593Smuzhiyun 		hi3110_read(spi, HI3110_READ_BTR1));
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
hi3110_setup(struct net_device * net)476*4882a593Smuzhiyun static int hi3110_setup(struct net_device *net)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	hi3110_do_set_bittiming(net);
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
hi3110_hw_reset(struct spi_device * spi)482*4882a593Smuzhiyun static int hi3110_hw_reset(struct spi_device *spi)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	u8 reg;
485*4882a593Smuzhiyun 	int ret;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Wait for oscillator startup timer after power up */
488*4882a593Smuzhiyun 	mdelay(HI3110_OST_DELAY_MS);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	ret = hi3110_cmd(spi, HI3110_MASTER_RESET);
491*4882a593Smuzhiyun 	if (ret)
492*4882a593Smuzhiyun 		return ret;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Wait for oscillator startup timer after reset */
495*4882a593Smuzhiyun 	mdelay(HI3110_OST_DELAY_MS);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	reg = hi3110_read(spi, HI3110_READ_CTRL0);
498*4882a593Smuzhiyun 	if ((reg & HI3110_CTRL0_MODE_MASK) != HI3110_CTRL0_INIT_MODE)
499*4882a593Smuzhiyun 		return -ENODEV;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* As per the datasheet it appears the error flags are
502*4882a593Smuzhiyun 	 * not cleared on reset. Explicitly clear them by performing a read
503*4882a593Smuzhiyun 	 */
504*4882a593Smuzhiyun 	hi3110_read(spi, HI3110_READ_ERR);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
hi3110_hw_probe(struct spi_device * spi)509*4882a593Smuzhiyun static int hi3110_hw_probe(struct spi_device *spi)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	u8 statf;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	hi3110_hw_reset(spi);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Confirm correct operation by checking against reset values
516*4882a593Smuzhiyun 	 * in datasheet
517*4882a593Smuzhiyun 	 */
518*4882a593Smuzhiyun 	statf = hi3110_read(spi, HI3110_READ_STATF);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "statf: %02X\n", statf);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (statf != 0x82)
523*4882a593Smuzhiyun 		return -ENODEV;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
hi3110_power_enable(struct regulator * reg,int enable)528*4882a593Smuzhiyun static int hi3110_power_enable(struct regulator *reg, int enable)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(reg))
531*4882a593Smuzhiyun 		return 0;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	if (enable)
534*4882a593Smuzhiyun 		return regulator_enable(reg);
535*4882a593Smuzhiyun 	else
536*4882a593Smuzhiyun 		return regulator_disable(reg);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
hi3110_stop(struct net_device * net)539*4882a593Smuzhiyun static int hi3110_stop(struct net_device *net)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
542*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	close_candev(net);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	priv->force_quit = 1;
547*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
548*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
549*4882a593Smuzhiyun 	priv->wq = NULL;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Disable transmit, interrupts and clear flags */
554*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_CTRL1, 0x0);
555*4882a593Smuzhiyun 	hi3110_write(spi, HI3110_WRITE_INTE, 0x0);
556*4882a593Smuzhiyun 	hi3110_read(spi, HI3110_READ_INTF);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	hi3110_clean(net);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	hi3110_hw_sleep(spi);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	hi3110_power_enable(priv->transceiver, 0);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_STOPPED;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	can_led_event(net, CAN_LED_EVENT_STOP);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
hi3110_tx_work_handler(struct work_struct * ws)573*4882a593Smuzhiyun static void hi3110_tx_work_handler(struct work_struct *ws)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct hi3110_priv *priv = container_of(ws, struct hi3110_priv,
576*4882a593Smuzhiyun 						tx_work);
577*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
578*4882a593Smuzhiyun 	struct net_device *net = priv->net;
579*4882a593Smuzhiyun 	struct can_frame *frame;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
582*4882a593Smuzhiyun 	if (priv->tx_skb) {
583*4882a593Smuzhiyun 		if (priv->can.state == CAN_STATE_BUS_OFF) {
584*4882a593Smuzhiyun 			hi3110_clean(net);
585*4882a593Smuzhiyun 		} else {
586*4882a593Smuzhiyun 			frame = (struct can_frame *)priv->tx_skb->data;
587*4882a593Smuzhiyun 			hi3110_hw_tx(spi, frame);
588*4882a593Smuzhiyun 			priv->tx_len = 1 + frame->can_dlc;
589*4882a593Smuzhiyun 			can_put_echo_skb(priv->tx_skb, net, 0);
590*4882a593Smuzhiyun 			priv->tx_skb = NULL;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
hi3110_restart_work_handler(struct work_struct * ws)596*4882a593Smuzhiyun static void hi3110_restart_work_handler(struct work_struct *ws)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	struct hi3110_priv *priv = container_of(ws, struct hi3110_priv,
599*4882a593Smuzhiyun 						restart_work);
600*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
601*4882a593Smuzhiyun 	struct net_device *net = priv->net;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
604*4882a593Smuzhiyun 	if (priv->after_suspend) {
605*4882a593Smuzhiyun 		hi3110_hw_reset(spi);
606*4882a593Smuzhiyun 		hi3110_setup(net);
607*4882a593Smuzhiyun 		if (priv->after_suspend & HI3110_AFTER_SUSPEND_RESTART) {
608*4882a593Smuzhiyun 			hi3110_set_normal_mode(spi);
609*4882a593Smuzhiyun 		} else if (priv->after_suspend & HI3110_AFTER_SUSPEND_UP) {
610*4882a593Smuzhiyun 			netif_device_attach(net);
611*4882a593Smuzhiyun 			hi3110_clean(net);
612*4882a593Smuzhiyun 			hi3110_set_normal_mode(spi);
613*4882a593Smuzhiyun 			netif_wake_queue(net);
614*4882a593Smuzhiyun 		} else {
615*4882a593Smuzhiyun 			hi3110_hw_sleep(spi);
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun 		priv->after_suspend = 0;
618*4882a593Smuzhiyun 		priv->force_quit = 0;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (priv->restart_tx) {
622*4882a593Smuzhiyun 		priv->restart_tx = 0;
623*4882a593Smuzhiyun 		hi3110_hw_reset(spi);
624*4882a593Smuzhiyun 		hi3110_setup(net);
625*4882a593Smuzhiyun 		hi3110_clean(net);
626*4882a593Smuzhiyun 		hi3110_set_normal_mode(spi);
627*4882a593Smuzhiyun 		netif_wake_queue(net);
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
hi3110_can_ist(int irq,void * dev_id)632*4882a593Smuzhiyun static irqreturn_t hi3110_can_ist(int irq, void *dev_id)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	struct hi3110_priv *priv = dev_id;
635*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
636*4882a593Smuzhiyun 	struct net_device *net = priv->net;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	while (!priv->force_quit) {
641*4882a593Smuzhiyun 		enum can_state new_state;
642*4882a593Smuzhiyun 		u8 intf, eflag, statf;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		while (!(HI3110_STAT_RXFMTY &
645*4882a593Smuzhiyun 			 (statf = hi3110_read(spi, HI3110_READ_STATF)))) {
646*4882a593Smuzhiyun 			hi3110_hw_rx(spi);
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		intf = hi3110_read(spi, HI3110_READ_INTF);
650*4882a593Smuzhiyun 		eflag = hi3110_read(spi, HI3110_READ_ERR);
651*4882a593Smuzhiyun 		/* Update can state */
652*4882a593Smuzhiyun 		if (eflag & HI3110_ERR_BUSOFF)
653*4882a593Smuzhiyun 			new_state = CAN_STATE_BUS_OFF;
654*4882a593Smuzhiyun 		else if (eflag & HI3110_ERR_PASSIVE_MASK)
655*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_PASSIVE;
656*4882a593Smuzhiyun 		else if (statf & HI3110_STAT_ERRW)
657*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_WARNING;
658*4882a593Smuzhiyun 		else
659*4882a593Smuzhiyun 			new_state = CAN_STATE_ERROR_ACTIVE;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		if (new_state != priv->can.state) {
662*4882a593Smuzhiyun 			struct can_frame *cf;
663*4882a593Smuzhiyun 			struct sk_buff *skb;
664*4882a593Smuzhiyun 			enum can_state rx_state, tx_state;
665*4882a593Smuzhiyun 			u8 rxerr, txerr;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 			skb = alloc_can_err_skb(net, &cf);
668*4882a593Smuzhiyun 			if (!skb)
669*4882a593Smuzhiyun 				break;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 			txerr = hi3110_read(spi, HI3110_READ_TEC);
672*4882a593Smuzhiyun 			rxerr = hi3110_read(spi, HI3110_READ_REC);
673*4882a593Smuzhiyun 			tx_state = txerr >= rxerr ? new_state : 0;
674*4882a593Smuzhiyun 			rx_state = txerr <= rxerr ? new_state : 0;
675*4882a593Smuzhiyun 			can_change_state(net, cf, tx_state, rx_state);
676*4882a593Smuzhiyun 			netif_rx_ni(skb);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 			if (new_state == CAN_STATE_BUS_OFF) {
679*4882a593Smuzhiyun 				can_bus_off(net);
680*4882a593Smuzhiyun 				if (priv->can.restart_ms == 0) {
681*4882a593Smuzhiyun 					priv->force_quit = 1;
682*4882a593Smuzhiyun 					hi3110_hw_sleep(spi);
683*4882a593Smuzhiyun 					break;
684*4882a593Smuzhiyun 				}
685*4882a593Smuzhiyun 			} else {
686*4882a593Smuzhiyun 				cf->data[6] = txerr;
687*4882a593Smuzhiyun 				cf->data[7] = rxerr;
688*4882a593Smuzhiyun 			}
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		/* Update bus errors */
692*4882a593Smuzhiyun 		if ((intf & HI3110_INT_BUSERR) &&
693*4882a593Smuzhiyun 		    (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
694*4882a593Smuzhiyun 			struct can_frame *cf;
695*4882a593Smuzhiyun 			struct sk_buff *skb;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 			/* Check for protocol errors */
698*4882a593Smuzhiyun 			if (eflag & HI3110_ERR_PROTOCOL_MASK) {
699*4882a593Smuzhiyun 				skb = alloc_can_err_skb(net, &cf);
700*4882a593Smuzhiyun 				if (!skb)
701*4882a593Smuzhiyun 					break;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 				cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
704*4882a593Smuzhiyun 				priv->can.can_stats.bus_error++;
705*4882a593Smuzhiyun 				priv->net->stats.rx_errors++;
706*4882a593Smuzhiyun 				if (eflag & HI3110_ERR_BITERR)
707*4882a593Smuzhiyun 					cf->data[2] |= CAN_ERR_PROT_BIT;
708*4882a593Smuzhiyun 				else if (eflag & HI3110_ERR_FRMERR)
709*4882a593Smuzhiyun 					cf->data[2] |= CAN_ERR_PROT_FORM;
710*4882a593Smuzhiyun 				else if (eflag & HI3110_ERR_STUFERR)
711*4882a593Smuzhiyun 					cf->data[2] |= CAN_ERR_PROT_STUFF;
712*4882a593Smuzhiyun 				else if (eflag & HI3110_ERR_CRCERR)
713*4882a593Smuzhiyun 					cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
714*4882a593Smuzhiyun 				else if (eflag & HI3110_ERR_ACKERR)
715*4882a593Smuzhiyun 					cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 				cf->data[6] = hi3110_read(spi, HI3110_READ_TEC);
718*4882a593Smuzhiyun 				cf->data[7] = hi3110_read(spi, HI3110_READ_REC);
719*4882a593Smuzhiyun 				netdev_dbg(priv->net, "Bus Error\n");
720*4882a593Smuzhiyun 				netif_rx_ni(skb);
721*4882a593Smuzhiyun 			}
722*4882a593Smuzhiyun 		}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		if (priv->tx_len && statf & HI3110_STAT_TXMTY) {
725*4882a593Smuzhiyun 			net->stats.tx_packets++;
726*4882a593Smuzhiyun 			net->stats.tx_bytes += priv->tx_len - 1;
727*4882a593Smuzhiyun 			can_led_event(net, CAN_LED_EVENT_TX);
728*4882a593Smuzhiyun 			if (priv->tx_len) {
729*4882a593Smuzhiyun 				can_get_echo_skb(net, 0);
730*4882a593Smuzhiyun 				priv->tx_len = 0;
731*4882a593Smuzhiyun 			}
732*4882a593Smuzhiyun 			netif_wake_queue(net);
733*4882a593Smuzhiyun 		}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		if (intf == 0)
736*4882a593Smuzhiyun 			break;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
739*4882a593Smuzhiyun 	return IRQ_HANDLED;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
hi3110_open(struct net_device * net)742*4882a593Smuzhiyun static int hi3110_open(struct net_device *net)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct hi3110_priv *priv = netdev_priv(net);
745*4882a593Smuzhiyun 	struct spi_device *spi = priv->spi;
746*4882a593Smuzhiyun 	unsigned long flags = IRQF_ONESHOT | IRQF_TRIGGER_HIGH;
747*4882a593Smuzhiyun 	int ret;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	ret = open_candev(net);
750*4882a593Smuzhiyun 	if (ret)
751*4882a593Smuzhiyun 		return ret;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	mutex_lock(&priv->hi3110_lock);
754*4882a593Smuzhiyun 	hi3110_power_enable(priv->transceiver, 1);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	priv->force_quit = 0;
757*4882a593Smuzhiyun 	priv->tx_skb = NULL;
758*4882a593Smuzhiyun 	priv->tx_len = 0;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	ret = request_threaded_irq(spi->irq, NULL, hi3110_can_ist,
761*4882a593Smuzhiyun 				   flags, DEVICE_NAME, priv);
762*4882a593Smuzhiyun 	if (ret) {
763*4882a593Smuzhiyun 		dev_err(&spi->dev, "failed to acquire irq %d\n", spi->irq);
764*4882a593Smuzhiyun 		goto out_close;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	priv->wq = alloc_workqueue("hi3110_wq", WQ_FREEZABLE | WQ_MEM_RECLAIM,
768*4882a593Smuzhiyun 				   0);
769*4882a593Smuzhiyun 	if (!priv->wq) {
770*4882a593Smuzhiyun 		ret = -ENOMEM;
771*4882a593Smuzhiyun 		goto out_free_irq;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 	INIT_WORK(&priv->tx_work, hi3110_tx_work_handler);
774*4882a593Smuzhiyun 	INIT_WORK(&priv->restart_work, hi3110_restart_work_handler);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	ret = hi3110_hw_reset(spi);
777*4882a593Smuzhiyun 	if (ret)
778*4882a593Smuzhiyun 		goto out_free_wq;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ret = hi3110_setup(net);
781*4882a593Smuzhiyun 	if (ret)
782*4882a593Smuzhiyun 		goto out_free_wq;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	ret = hi3110_set_normal_mode(spi);
785*4882a593Smuzhiyun 	if (ret)
786*4882a593Smuzhiyun 		goto out_free_wq;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	can_led_event(net, CAN_LED_EVENT_OPEN);
789*4882a593Smuzhiyun 	netif_wake_queue(net);
790*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun  out_free_wq:
795*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
796*4882a593Smuzhiyun  out_free_irq:
797*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
798*4882a593Smuzhiyun 	hi3110_hw_sleep(spi);
799*4882a593Smuzhiyun  out_close:
800*4882a593Smuzhiyun 	hi3110_power_enable(priv->transceiver, 0);
801*4882a593Smuzhiyun 	close_candev(net);
802*4882a593Smuzhiyun 	mutex_unlock(&priv->hi3110_lock);
803*4882a593Smuzhiyun 	return ret;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static const struct net_device_ops hi3110_netdev_ops = {
807*4882a593Smuzhiyun 	.ndo_open = hi3110_open,
808*4882a593Smuzhiyun 	.ndo_stop = hi3110_stop,
809*4882a593Smuzhiyun 	.ndo_start_xmit = hi3110_hard_start_xmit,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct of_device_id hi3110_of_match[] = {
813*4882a593Smuzhiyun 	{
814*4882a593Smuzhiyun 		.compatible	= "holt,hi3110",
815*4882a593Smuzhiyun 		.data		= (void *)CAN_HI3110_HI3110,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun 	{ }
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hi3110_of_match);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static const struct spi_device_id hi3110_id_table[] = {
822*4882a593Smuzhiyun 	{
823*4882a593Smuzhiyun 		.name		= "hi3110",
824*4882a593Smuzhiyun 		.driver_data	= (kernel_ulong_t)CAN_HI3110_HI3110,
825*4882a593Smuzhiyun 	},
826*4882a593Smuzhiyun 	{ }
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, hi3110_id_table);
829*4882a593Smuzhiyun 
hi3110_can_probe(struct spi_device * spi)830*4882a593Smuzhiyun static int hi3110_can_probe(struct spi_device *spi)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	const struct of_device_id *of_id = of_match_device(hi3110_of_match,
833*4882a593Smuzhiyun 							   &spi->dev);
834*4882a593Smuzhiyun 	struct net_device *net;
835*4882a593Smuzhiyun 	struct hi3110_priv *priv;
836*4882a593Smuzhiyun 	struct clk *clk;
837*4882a593Smuzhiyun 	int freq, ret;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	clk = devm_clk_get(&spi->dev, NULL);
840*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
841*4882a593Smuzhiyun 		dev_err(&spi->dev, "no CAN clock source defined\n");
842*4882a593Smuzhiyun 		return PTR_ERR(clk);
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun 	freq = clk_get_rate(clk);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* Sanity check */
847*4882a593Smuzhiyun 	if (freq > 40000000)
848*4882a593Smuzhiyun 		return -ERANGE;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	/* Allocate can/net device */
851*4882a593Smuzhiyun 	net = alloc_candev(sizeof(struct hi3110_priv), HI3110_TX_ECHO_SKB_MAX);
852*4882a593Smuzhiyun 	if (!net)
853*4882a593Smuzhiyun 		return -ENOMEM;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
856*4882a593Smuzhiyun 		ret = clk_prepare_enable(clk);
857*4882a593Smuzhiyun 		if (ret)
858*4882a593Smuzhiyun 			goto out_free;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	net->netdev_ops = &hi3110_netdev_ops;
862*4882a593Smuzhiyun 	net->flags |= IFF_ECHO;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	priv = netdev_priv(net);
865*4882a593Smuzhiyun 	priv->can.bittiming_const = &hi3110_bittiming_const;
866*4882a593Smuzhiyun 	priv->can.do_set_mode = hi3110_do_set_mode;
867*4882a593Smuzhiyun 	priv->can.do_get_berr_counter = hi3110_get_berr_counter;
868*4882a593Smuzhiyun 	priv->can.clock.freq = freq / 2;
869*4882a593Smuzhiyun 	priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES |
870*4882a593Smuzhiyun 		CAN_CTRLMODE_LOOPBACK |
871*4882a593Smuzhiyun 		CAN_CTRLMODE_LISTENONLY |
872*4882a593Smuzhiyun 		CAN_CTRLMODE_BERR_REPORTING;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (of_id)
875*4882a593Smuzhiyun 		priv->model = (enum hi3110_model)of_id->data;
876*4882a593Smuzhiyun 	else
877*4882a593Smuzhiyun 		priv->model = spi_get_device_id(spi)->driver_data;
878*4882a593Smuzhiyun 	priv->net = net;
879*4882a593Smuzhiyun 	priv->clk = clk;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	spi_set_drvdata(spi, priv);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Configure the SPI bus */
884*4882a593Smuzhiyun 	spi->bits_per_word = 8;
885*4882a593Smuzhiyun 	ret = spi_setup(spi);
886*4882a593Smuzhiyun 	if (ret)
887*4882a593Smuzhiyun 		goto out_clk;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	priv->power = devm_regulator_get_optional(&spi->dev, "vdd");
890*4882a593Smuzhiyun 	priv->transceiver = devm_regulator_get_optional(&spi->dev, "xceiver");
891*4882a593Smuzhiyun 	if ((PTR_ERR(priv->power) == -EPROBE_DEFER) ||
892*4882a593Smuzhiyun 	    (PTR_ERR(priv->transceiver) == -EPROBE_DEFER)) {
893*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
894*4882a593Smuzhiyun 		goto out_clk;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	ret = hi3110_power_enable(priv->power, 1);
898*4882a593Smuzhiyun 	if (ret)
899*4882a593Smuzhiyun 		goto out_clk;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	priv->spi = spi;
902*4882a593Smuzhiyun 	mutex_init(&priv->hi3110_lock);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	priv->spi_tx_buf = devm_kzalloc(&spi->dev, HI3110_RX_BUF_LEN,
905*4882a593Smuzhiyun 					GFP_KERNEL);
906*4882a593Smuzhiyun 	if (!priv->spi_tx_buf) {
907*4882a593Smuzhiyun 		ret = -ENOMEM;
908*4882a593Smuzhiyun 		goto error_probe;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 	priv->spi_rx_buf = devm_kzalloc(&spi->dev, HI3110_RX_BUF_LEN,
911*4882a593Smuzhiyun 					GFP_KERNEL);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	if (!priv->spi_rx_buf) {
914*4882a593Smuzhiyun 		ret = -ENOMEM;
915*4882a593Smuzhiyun 		goto error_probe;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	SET_NETDEV_DEV(net, &spi->dev);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	ret = hi3110_hw_probe(spi);
921*4882a593Smuzhiyun 	if (ret) {
922*4882a593Smuzhiyun 		if (ret == -ENODEV)
923*4882a593Smuzhiyun 			dev_err(&spi->dev, "Cannot initialize %x. Wrong wiring?\n",
924*4882a593Smuzhiyun 				priv->model);
925*4882a593Smuzhiyun 		goto error_probe;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 	hi3110_hw_sleep(spi);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	ret = register_candev(net);
930*4882a593Smuzhiyun 	if (ret)
931*4882a593Smuzhiyun 		goto error_probe;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	devm_can_led_init(net);
934*4882a593Smuzhiyun 	netdev_info(net, "%x successfully initialized.\n", priv->model);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return 0;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun  error_probe:
939*4882a593Smuzhiyun 	hi3110_power_enable(priv->power, 0);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun  out_clk:
942*4882a593Smuzhiyun 	if (!IS_ERR(clk))
943*4882a593Smuzhiyun 		clk_disable_unprepare(clk);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun  out_free:
946*4882a593Smuzhiyun 	free_candev(net);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	dev_err(&spi->dev, "Probe failed, err=%d\n", -ret);
949*4882a593Smuzhiyun 	return ret;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
hi3110_can_remove(struct spi_device * spi)952*4882a593Smuzhiyun static int hi3110_can_remove(struct spi_device *spi)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
955*4882a593Smuzhiyun 	struct net_device *net = priv->net;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	unregister_candev(net);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	hi3110_power_enable(priv->power, 0);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	if (!IS_ERR(priv->clk))
962*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	free_candev(net);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	return 0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
hi3110_can_suspend(struct device * dev)969*4882a593Smuzhiyun static int __maybe_unused hi3110_can_suspend(struct device *dev)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
972*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
973*4882a593Smuzhiyun 	struct net_device *net = priv->net;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	priv->force_quit = 1;
976*4882a593Smuzhiyun 	disable_irq(spi->irq);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* Note: at this point neither IST nor workqueues are running.
979*4882a593Smuzhiyun 	 * open/stop cannot be called anyway so locking is not needed
980*4882a593Smuzhiyun 	 */
981*4882a593Smuzhiyun 	if (netif_running(net)) {
982*4882a593Smuzhiyun 		netif_device_detach(net);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		hi3110_hw_sleep(spi);
985*4882a593Smuzhiyun 		hi3110_power_enable(priv->transceiver, 0);
986*4882a593Smuzhiyun 		priv->after_suspend = HI3110_AFTER_SUSPEND_UP;
987*4882a593Smuzhiyun 	} else {
988*4882a593Smuzhiyun 		priv->after_suspend = HI3110_AFTER_SUSPEND_DOWN;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(priv->power)) {
992*4882a593Smuzhiyun 		regulator_disable(priv->power);
993*4882a593Smuzhiyun 		priv->after_suspend |= HI3110_AFTER_SUSPEND_POWER;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	return 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
hi3110_can_resume(struct device * dev)999*4882a593Smuzhiyun static int __maybe_unused hi3110_can_resume(struct device *dev)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct spi_device *spi = to_spi_device(dev);
1002*4882a593Smuzhiyun 	struct hi3110_priv *priv = spi_get_drvdata(spi);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	if (priv->after_suspend & HI3110_AFTER_SUSPEND_POWER)
1005*4882a593Smuzhiyun 		hi3110_power_enable(priv->power, 1);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (priv->after_suspend & HI3110_AFTER_SUSPEND_UP) {
1008*4882a593Smuzhiyun 		hi3110_power_enable(priv->transceiver, 1);
1009*4882a593Smuzhiyun 		queue_work(priv->wq, &priv->restart_work);
1010*4882a593Smuzhiyun 	} else {
1011*4882a593Smuzhiyun 		priv->after_suspend = 0;
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	priv->force_quit = 0;
1015*4882a593Smuzhiyun 	enable_irq(spi->irq);
1016*4882a593Smuzhiyun 	return 0;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(hi3110_can_pm_ops, hi3110_can_suspend, hi3110_can_resume);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static struct spi_driver hi3110_can_driver = {
1022*4882a593Smuzhiyun 	.driver = {
1023*4882a593Smuzhiyun 		.name = DEVICE_NAME,
1024*4882a593Smuzhiyun 		.of_match_table = hi3110_of_match,
1025*4882a593Smuzhiyun 		.pm = &hi3110_can_pm_ops,
1026*4882a593Smuzhiyun 	},
1027*4882a593Smuzhiyun 	.id_table = hi3110_id_table,
1028*4882a593Smuzhiyun 	.probe = hi3110_can_probe,
1029*4882a593Smuzhiyun 	.remove = hi3110_can_remove,
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun module_spi_driver(hi3110_can_driver);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun MODULE_AUTHOR("Akshay Bhat <akshay.bhat@timesys.com>");
1035*4882a593Smuzhiyun MODULE_AUTHOR("Casey Fitzpatrick <casey.fitzpatrick@timesys.com>");
1036*4882a593Smuzhiyun MODULE_DESCRIPTION("Holt HI-3110 CAN driver");
1037*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1038