1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2008-2010 Pavel Cheblakov <P.B.Cheblakov@inp.nsk.su>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from the ems_pci.c driver:
6*4882a593Smuzhiyun * Copyright (C) 2007 Wolfgang Grandegger <wg@grandegger.com>
7*4882a593Smuzhiyun * Copyright (C) 2008 Markus Plessing <plessing@ems-wuensche.com>
8*4882a593Smuzhiyun * Copyright (C) 2008 Sebastian Haas <haas@ems-wuensche.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/can/dev.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "sja1000.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define DRV_NAME "sja1000_plx_pci"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun MODULE_AUTHOR("Pavel Cheblakov <P.B.Cheblakov@inp.nsk.su>");
26*4882a593Smuzhiyun MODULE_DESCRIPTION("Socket-CAN driver for PLX90xx PCI-bridge cards with "
27*4882a593Smuzhiyun "the SJA1000 chips");
28*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("Adlink PCI-7841/cPCI-7841, "
29*4882a593Smuzhiyun "Adlink PCI-7841/cPCI-7841 SE, "
30*4882a593Smuzhiyun "Marathon CAN-bus-PCI, "
31*4882a593Smuzhiyun "Marathon CAN-bus-PCIe, "
32*4882a593Smuzhiyun "TEWS TECHNOLOGIES TPMC810, "
33*4882a593Smuzhiyun "esd CAN-PCI/CPCI/PCI104/200, "
34*4882a593Smuzhiyun "esd CAN-PCI/PMC/266, "
35*4882a593Smuzhiyun "esd CAN-PCIe/2000, "
36*4882a593Smuzhiyun "Connect Tech Inc. CANpro/104-Plus Opto (CRG001), "
37*4882a593Smuzhiyun "IXXAT PC-I 04/PCI, "
38*4882a593Smuzhiyun "ELCUS CAN-200-PCI, "
39*4882a593Smuzhiyun "ASEM DUAL CAN-RAW")
40*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PLX_PCI_MAX_CHAN 2
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct plx_pci_card {
45*4882a593Smuzhiyun int channels; /* detected channels count */
46*4882a593Smuzhiyun struct net_device *net_dev[PLX_PCI_MAX_CHAN];
47*4882a593Smuzhiyun void __iomem *conf_addr;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Pointer to device-dependent reset function */
50*4882a593Smuzhiyun void (*reset_func)(struct pci_dev *pdev);
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PLX_PCI_CAN_CLOCK (16000000 / 2)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* PLX9030/9050/9052 registers */
56*4882a593Smuzhiyun #define PLX_INTCSR 0x4c /* Interrupt Control/Status */
57*4882a593Smuzhiyun #define PLX_CNTRL 0x50 /* User I/O, Direct Slave Response,
58*4882a593Smuzhiyun * Serial EEPROM, and Initialization
59*4882a593Smuzhiyun * Control register
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PLX_LINT1_EN 0x1 /* Local interrupt 1 enable */
63*4882a593Smuzhiyun #define PLX_LINT1_POL (1 << 1) /* Local interrupt 1 polarity */
64*4882a593Smuzhiyun #define PLX_LINT2_EN (1 << 3) /* Local interrupt 2 enable */
65*4882a593Smuzhiyun #define PLX_LINT2_POL (1 << 4) /* Local interrupt 2 polarity */
66*4882a593Smuzhiyun #define PLX_PCI_INT_EN (1 << 6) /* PCI Interrupt Enable */
67*4882a593Smuzhiyun #define PLX_PCI_RESET (1 << 30) /* PCI Adapter Software Reset */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* PLX9056 registers */
70*4882a593Smuzhiyun #define PLX9056_INTCSR 0x68 /* Interrupt Control/Status */
71*4882a593Smuzhiyun #define PLX9056_CNTRL 0x6c /* Control / Software Reset */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PLX9056_LINTI (1 << 11)
74*4882a593Smuzhiyun #define PLX9056_PCI_INT_EN (1 << 8)
75*4882a593Smuzhiyun #define PLX9056_PCI_RCR (1 << 29) /* Read Configuration Registers */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * The board configuration is probably following:
79*4882a593Smuzhiyun * RX1 is connected to ground.
80*4882a593Smuzhiyun * TX1 is not connected.
81*4882a593Smuzhiyun * CLKO is not connected.
82*4882a593Smuzhiyun * Setting the OCR register to 0xDA is a good idea.
83*4882a593Smuzhiyun * This means normal output mode, push-pull and the correct polarity.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun #define PLX_PCI_OCR (OCR_TX0_PUSHPULL | OCR_TX1_PUSHPULL)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* OCR setting for ASEM Dual CAN raw */
88*4882a593Smuzhiyun #define ASEM_PCI_OCR 0xfe
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * In the CDR register, you should set CBP to 1.
92*4882a593Smuzhiyun * You will probably also want to set the clock divider value to 7
93*4882a593Smuzhiyun * (meaning direct oscillator output) because the second SJA1000 chip
94*4882a593Smuzhiyun * is driven by the first one CLKOUT output.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun #define PLX_PCI_CDR (CDR_CBP | CDR_CLKOUT_MASK)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* SJA1000 Control Register in the BasicCAN Mode */
99*4882a593Smuzhiyun #define REG_CR 0x00
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* States of some SJA1000 registers after hardware reset in the BasicCAN mode*/
102*4882a593Smuzhiyun #define REG_CR_BASICCAN_INITIAL 0x21
103*4882a593Smuzhiyun #define REG_CR_BASICCAN_INITIAL_MASK 0xa1
104*4882a593Smuzhiyun #define REG_SR_BASICCAN_INITIAL 0x0c
105*4882a593Smuzhiyun #define REG_IR_BASICCAN_INITIAL 0xe0
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* States of some SJA1000 registers after hardware reset in the PeliCAN mode*/
108*4882a593Smuzhiyun #define REG_MOD_PELICAN_INITIAL 0x01
109*4882a593Smuzhiyun #define REG_SR_PELICAN_INITIAL 0x3c
110*4882a593Smuzhiyun #define REG_IR_PELICAN_INITIAL 0x00
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define ADLINK_PCI_VENDOR_ID 0x144A
113*4882a593Smuzhiyun #define ADLINK_PCI_DEVICE_ID 0x7841
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_PCI200 0x0004
116*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_PCI266 0x0009
117*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_PMC266 0x000e
118*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_CPCI200 0x010b
119*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_PCIE2000 0x0200
120*4882a593Smuzhiyun #define ESD_PCI_SUB_SYS_ID_PCI104200 0x0501
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define CAN200PCI_DEVICE_ID 0x9030
123*4882a593Smuzhiyun #define CAN200PCI_VENDOR_ID 0x10b5
124*4882a593Smuzhiyun #define CAN200PCI_SUB_DEVICE_ID 0x0301
125*4882a593Smuzhiyun #define CAN200PCI_SUB_VENDOR_ID 0xe1c5
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define IXXAT_PCI_VENDOR_ID 0x10b5
128*4882a593Smuzhiyun #define IXXAT_PCI_DEVICE_ID 0x9050
129*4882a593Smuzhiyun #define IXXAT_PCI_SUB_SYS_ID 0x2540
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define MARATHON_PCI_DEVICE_ID 0x2715
132*4882a593Smuzhiyun #define MARATHON_PCIE_DEVICE_ID 0x3432
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define TEWS_PCI_VENDOR_ID 0x1498
135*4882a593Smuzhiyun #define TEWS_PCI_DEVICE_ID_TMPC810 0x032A
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define CTI_PCI_VENDOR_ID 0x12c4
138*4882a593Smuzhiyun #define CTI_PCI_DEVICE_ID_CRG001 0x0900
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define MOXA_PCI_VENDOR_ID 0x1393
141*4882a593Smuzhiyun #define MOXA_PCI_DEVICE_ID 0x0100
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define ASEM_RAW_CAN_VENDOR_ID 0x10b5
144*4882a593Smuzhiyun #define ASEM_RAW_CAN_DEVICE_ID 0x9030
145*4882a593Smuzhiyun #define ASEM_RAW_CAN_SUB_VENDOR_ID 0x3000
146*4882a593Smuzhiyun #define ASEM_RAW_CAN_SUB_DEVICE_ID 0x1001
147*4882a593Smuzhiyun #define ASEM_RAW_CAN_SUB_DEVICE_ID_BIS 0x1002
148*4882a593Smuzhiyun #define ASEM_RAW_CAN_RST_REGISTER 0x54
149*4882a593Smuzhiyun #define ASEM_RAW_CAN_RST_MASK_CAN1 0x20
150*4882a593Smuzhiyun #define ASEM_RAW_CAN_RST_MASK_CAN2 0x04
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static void plx_pci_reset_common(struct pci_dev *pdev);
153*4882a593Smuzhiyun static void plx9056_pci_reset_common(struct pci_dev *pdev);
154*4882a593Smuzhiyun static void plx_pci_reset_marathon_pci(struct pci_dev *pdev);
155*4882a593Smuzhiyun static void plx_pci_reset_marathon_pcie(struct pci_dev *pdev);
156*4882a593Smuzhiyun static void plx_pci_reset_asem_dual_can_raw(struct pci_dev *pdev);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct plx_pci_channel_map {
159*4882a593Smuzhiyun u32 bar;
160*4882a593Smuzhiyun u32 offset;
161*4882a593Smuzhiyun u32 size; /* 0x00 - auto, e.g. length of entire bar */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct plx_pci_card_info {
165*4882a593Smuzhiyun const char *name;
166*4882a593Smuzhiyun int channel_count;
167*4882a593Smuzhiyun u32 can_clock;
168*4882a593Smuzhiyun u8 ocr; /* output control register */
169*4882a593Smuzhiyun u8 cdr; /* clock divider register */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Parameters for mapping local configuration space */
172*4882a593Smuzhiyun struct plx_pci_channel_map conf_map;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Parameters for mapping the SJA1000 chips */
175*4882a593Smuzhiyun struct plx_pci_channel_map chan_map_tbl[PLX_PCI_MAX_CHAN];
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Pointer to device-dependent reset function */
178*4882a593Smuzhiyun void (*reset_func)(struct pci_dev *pdev);
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_adlink = {
182*4882a593Smuzhiyun "Adlink PCI-7841/cPCI-7841", 2,
183*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
184*4882a593Smuzhiyun {1, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x80, 0x80} },
185*4882a593Smuzhiyun &plx_pci_reset_common
186*4882a593Smuzhiyun /* based on PLX9052 */
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_adlink_se = {
190*4882a593Smuzhiyun "Adlink PCI-7841/cPCI-7841 SE", 2,
191*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
192*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x80, 0x80} },
193*4882a593Smuzhiyun &plx_pci_reset_common
194*4882a593Smuzhiyun /* based on PLX9052 */
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_esd200 = {
198*4882a593Smuzhiyun "esd CAN-PCI/CPCI/PCI104/200", 2,
199*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
200*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
201*4882a593Smuzhiyun &plx_pci_reset_common
202*4882a593Smuzhiyun /* based on PLX9030/9050 */
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_esd266 = {
206*4882a593Smuzhiyun "esd CAN-PCI/PMC/266", 2,
207*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
208*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
209*4882a593Smuzhiyun &plx9056_pci_reset_common
210*4882a593Smuzhiyun /* based on PLX9056 */
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_esd2000 = {
214*4882a593Smuzhiyun "esd CAN-PCIe/2000", 2,
215*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
216*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
217*4882a593Smuzhiyun &plx9056_pci_reset_common
218*4882a593Smuzhiyun /* based on PEX8311 */
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_ixxat = {
222*4882a593Smuzhiyun "IXXAT PC-I 04/PCI", 2,
223*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
224*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x200, 0x80} },
225*4882a593Smuzhiyun &plx_pci_reset_common
226*4882a593Smuzhiyun /* based on PLX9050 */
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_marathon_pci = {
230*4882a593Smuzhiyun "Marathon CAN-bus-PCI", 2,
231*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
232*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x00}, {4, 0x00, 0x00} },
233*4882a593Smuzhiyun &plx_pci_reset_marathon_pci
234*4882a593Smuzhiyun /* based on PLX9052 */
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_marathon_pcie = {
238*4882a593Smuzhiyun "Marathon CAN-bus-PCIe", 2,
239*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
240*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x00}, {3, 0x80, 0x00} },
241*4882a593Smuzhiyun &plx_pci_reset_marathon_pcie
242*4882a593Smuzhiyun /* based on PEX8311 */
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_tews = {
246*4882a593Smuzhiyun "TEWS TECHNOLOGIES TPMC810", 2,
247*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
248*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x000, 0x80}, {2, 0x100, 0x80} },
249*4882a593Smuzhiyun &plx_pci_reset_common
250*4882a593Smuzhiyun /* based on PLX9030 */
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_cti = {
254*4882a593Smuzhiyun "Connect Tech Inc. CANpro/104-Plus Opto (CRG001)", 2,
255*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
256*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x000, 0x80}, {2, 0x100, 0x80} },
257*4882a593Smuzhiyun &plx_pci_reset_common
258*4882a593Smuzhiyun /* based on PLX9030 */
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_elcus = {
262*4882a593Smuzhiyun "Eclus CAN-200-PCI", 2,
263*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
264*4882a593Smuzhiyun {1, 0x00, 0x00}, { {2, 0x00, 0x80}, {3, 0x00, 0x80} },
265*4882a593Smuzhiyun &plx_pci_reset_common
266*4882a593Smuzhiyun /* based on PLX9030 */
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_moxa = {
270*4882a593Smuzhiyun "MOXA", 2,
271*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
272*4882a593Smuzhiyun {0, 0x00, 0x00}, { {0, 0x00, 0x80}, {1, 0x00, 0x80} },
273*4882a593Smuzhiyun &plx_pci_reset_common
274*4882a593Smuzhiyun /* based on PLX9052 */
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct plx_pci_card_info plx_pci_card_info_asem_dual_can = {
278*4882a593Smuzhiyun "ASEM Dual CAN raw PCI", 2,
279*4882a593Smuzhiyun PLX_PCI_CAN_CLOCK, ASEM_PCI_OCR, PLX_PCI_CDR,
280*4882a593Smuzhiyun {0, 0x00, 0x00}, { {2, 0x00, 0x00}, {4, 0x00, 0x00} },
281*4882a593Smuzhiyun &plx_pci_reset_asem_dual_can_raw
282*4882a593Smuzhiyun /* based on PLX9030 */
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct pci_device_id plx_pci_tbl[] = {
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun /* Adlink PCI-7841/cPCI-7841 */
288*4882a593Smuzhiyun ADLINK_PCI_VENDOR_ID, ADLINK_PCI_DEVICE_ID,
289*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
290*4882a593Smuzhiyun PCI_CLASS_NETWORK_OTHER << 8, ~0,
291*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_adlink
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun /* Adlink PCI-7841/cPCI-7841 SE */
295*4882a593Smuzhiyun ADLINK_PCI_VENDOR_ID, ADLINK_PCI_DEVICE_ID,
296*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
297*4882a593Smuzhiyun PCI_CLASS_COMMUNICATION_OTHER << 8, ~0,
298*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_adlink_se
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun /* esd CAN-PCI/200 */
302*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
303*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI200,
304*4882a593Smuzhiyun 0, 0,
305*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd200
306*4882a593Smuzhiyun },
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun /* esd CAN-CPCI/200 */
309*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
310*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_CPCI200,
311*4882a593Smuzhiyun 0, 0,
312*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd200
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun /* esd CAN-PCI104/200 */
316*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
317*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI104200,
318*4882a593Smuzhiyun 0, 0,
319*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd200
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun /* esd CAN-PCI/266 */
323*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
324*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI266,
325*4882a593Smuzhiyun 0, 0,
326*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd266
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun /* esd CAN-PMC/266 */
330*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
331*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PMC266,
332*4882a593Smuzhiyun 0, 0,
333*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd266
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun /* esd CAN-PCIE/2000 */
337*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
338*4882a593Smuzhiyun PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCIE2000,
339*4882a593Smuzhiyun 0, 0,
340*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_esd2000
341*4882a593Smuzhiyun },
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun /* IXXAT PC-I 04/PCI card */
344*4882a593Smuzhiyun IXXAT_PCI_VENDOR_ID, IXXAT_PCI_DEVICE_ID,
345*4882a593Smuzhiyun PCI_ANY_ID, IXXAT_PCI_SUB_SYS_ID,
346*4882a593Smuzhiyun 0, 0,
347*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_ixxat
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun /* Marathon CAN-bus-PCI card */
351*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, MARATHON_PCI_DEVICE_ID,
352*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
353*4882a593Smuzhiyun 0, 0,
354*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_marathon_pci
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun /* Marathon CAN-bus-PCIe card */
358*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, MARATHON_PCIE_DEVICE_ID,
359*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
360*4882a593Smuzhiyun 0, 0,
361*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_marathon_pcie
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun /* TEWS TECHNOLOGIES TPMC810 card */
365*4882a593Smuzhiyun TEWS_PCI_VENDOR_ID, TEWS_PCI_DEVICE_ID_TMPC810,
366*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
367*4882a593Smuzhiyun 0, 0,
368*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_tews
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun /* Connect Tech Inc. CANpro/104-Plus Opto (CRG001) card */
372*4882a593Smuzhiyun PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
373*4882a593Smuzhiyun CTI_PCI_VENDOR_ID, CTI_PCI_DEVICE_ID_CRG001,
374*4882a593Smuzhiyun 0, 0,
375*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_cti
376*4882a593Smuzhiyun },
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun /* Elcus CAN-200-PCI */
379*4882a593Smuzhiyun CAN200PCI_VENDOR_ID, CAN200PCI_DEVICE_ID,
380*4882a593Smuzhiyun CAN200PCI_SUB_VENDOR_ID, CAN200PCI_SUB_DEVICE_ID,
381*4882a593Smuzhiyun 0, 0,
382*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_elcus
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun /* moxa */
386*4882a593Smuzhiyun MOXA_PCI_VENDOR_ID, MOXA_PCI_DEVICE_ID,
387*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID,
388*4882a593Smuzhiyun 0, 0,
389*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_moxa
390*4882a593Smuzhiyun },
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun /* ASEM Dual CAN raw */
393*4882a593Smuzhiyun ASEM_RAW_CAN_VENDOR_ID, ASEM_RAW_CAN_DEVICE_ID,
394*4882a593Smuzhiyun ASEM_RAW_CAN_SUB_VENDOR_ID, ASEM_RAW_CAN_SUB_DEVICE_ID,
395*4882a593Smuzhiyun 0, 0,
396*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_asem_dual_can
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun /* ASEM Dual CAN raw -new model */
400*4882a593Smuzhiyun ASEM_RAW_CAN_VENDOR_ID, ASEM_RAW_CAN_DEVICE_ID,
401*4882a593Smuzhiyun ASEM_RAW_CAN_SUB_VENDOR_ID, ASEM_RAW_CAN_SUB_DEVICE_ID_BIS,
402*4882a593Smuzhiyun 0, 0,
403*4882a593Smuzhiyun (kernel_ulong_t)&plx_pci_card_info_asem_dual_can
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun { 0,}
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, plx_pci_tbl);
408*4882a593Smuzhiyun
plx_pci_read_reg(const struct sja1000_priv * priv,int port)409*4882a593Smuzhiyun static u8 plx_pci_read_reg(const struct sja1000_priv *priv, int port)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return ioread8(priv->reg_base + port);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
plx_pci_write_reg(const struct sja1000_priv * priv,int port,u8 val)414*4882a593Smuzhiyun static void plx_pci_write_reg(const struct sja1000_priv *priv, int port, u8 val)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun iowrite8(val, priv->reg_base + port);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun * Check if a CAN controller is present at the specified location
421*4882a593Smuzhiyun * by trying to switch 'em from the Basic mode into the PeliCAN mode.
422*4882a593Smuzhiyun * Also check states of some registers in reset mode.
423*4882a593Smuzhiyun */
plx_pci_check_sja1000(const struct sja1000_priv * priv)424*4882a593Smuzhiyun static inline int plx_pci_check_sja1000(const struct sja1000_priv *priv)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun int flag = 0;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun * Check registers after hardware reset (the Basic mode)
430*4882a593Smuzhiyun * See states on p. 10 of the Datasheet.
431*4882a593Smuzhiyun */
432*4882a593Smuzhiyun if ((priv->read_reg(priv, REG_CR) & REG_CR_BASICCAN_INITIAL_MASK) ==
433*4882a593Smuzhiyun REG_CR_BASICCAN_INITIAL &&
434*4882a593Smuzhiyun (priv->read_reg(priv, SJA1000_SR) == REG_SR_BASICCAN_INITIAL) &&
435*4882a593Smuzhiyun (priv->read_reg(priv, SJA1000_IR) == REG_IR_BASICCAN_INITIAL))
436*4882a593Smuzhiyun flag = 1;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Bring the SJA1000 into the PeliCAN mode*/
439*4882a593Smuzhiyun priv->write_reg(priv, SJA1000_CDR, CDR_PELICAN);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * Check registers after reset in the PeliCAN mode.
443*4882a593Smuzhiyun * See states on p. 23 of the Datasheet.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun if (priv->read_reg(priv, SJA1000_MOD) == REG_MOD_PELICAN_INITIAL &&
446*4882a593Smuzhiyun priv->read_reg(priv, SJA1000_SR) == REG_SR_PELICAN_INITIAL &&
447*4882a593Smuzhiyun priv->read_reg(priv, SJA1000_IR) == REG_IR_PELICAN_INITIAL)
448*4882a593Smuzhiyun return flag;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * PLX9030/50/52 software reset
455*4882a593Smuzhiyun * Also LRESET# asserts and brings to reset device on the Local Bus (if wired).
456*4882a593Smuzhiyun * For most cards it's enough for reset the SJA1000 chips.
457*4882a593Smuzhiyun */
plx_pci_reset_common(struct pci_dev * pdev)458*4882a593Smuzhiyun static void plx_pci_reset_common(struct pci_dev *pdev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct plx_pci_card *card = pci_get_drvdata(pdev);
461*4882a593Smuzhiyun u32 cntrl;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun cntrl = ioread32(card->conf_addr + PLX_CNTRL);
464*4882a593Smuzhiyun cntrl |= PLX_PCI_RESET;
465*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX_CNTRL);
466*4882a593Smuzhiyun udelay(100);
467*4882a593Smuzhiyun cntrl ^= PLX_PCI_RESET;
468*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX_CNTRL);
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun * PLX9056 software reset
473*4882a593Smuzhiyun * Assert LRESET# and reset device(s) on the Local Bus (if wired).
474*4882a593Smuzhiyun */
plx9056_pci_reset_common(struct pci_dev * pdev)475*4882a593Smuzhiyun static void plx9056_pci_reset_common(struct pci_dev *pdev)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct plx_pci_card *card = pci_get_drvdata(pdev);
478*4882a593Smuzhiyun u32 cntrl;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* issue a local bus reset */
481*4882a593Smuzhiyun cntrl = ioread32(card->conf_addr + PLX9056_CNTRL);
482*4882a593Smuzhiyun cntrl |= PLX_PCI_RESET;
483*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
484*4882a593Smuzhiyun udelay(100);
485*4882a593Smuzhiyun cntrl ^= PLX_PCI_RESET;
486*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* reload local configuration from EEPROM */
489*4882a593Smuzhiyun cntrl |= PLX9056_PCI_RCR;
490*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * There is no safe way to poll for the end
494*4882a593Smuzhiyun * of reconfiguration process. Waiting for 10ms
495*4882a593Smuzhiyun * is safe.
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun mdelay(10);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun cntrl ^= PLX9056_PCI_RCR;
500*4882a593Smuzhiyun iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Special reset function for Marathon CAN-bus-PCI card */
plx_pci_reset_marathon_pci(struct pci_dev * pdev)504*4882a593Smuzhiyun static void plx_pci_reset_marathon_pci(struct pci_dev *pdev)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun void __iomem *reset_addr;
507*4882a593Smuzhiyun int i;
508*4882a593Smuzhiyun static const int reset_bar[2] = {3, 5};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun plx_pci_reset_common(pdev);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
513*4882a593Smuzhiyun reset_addr = pci_iomap(pdev, reset_bar[i], 0);
514*4882a593Smuzhiyun if (!reset_addr) {
515*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap reset "
516*4882a593Smuzhiyun "space %d (BAR%d)\n", i, reset_bar[i]);
517*4882a593Smuzhiyun } else {
518*4882a593Smuzhiyun /* reset the SJA1000 chip */
519*4882a593Smuzhiyun iowrite8(0x1, reset_addr);
520*4882a593Smuzhiyun udelay(100);
521*4882a593Smuzhiyun pci_iounmap(pdev, reset_addr);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Special reset function for Marathon CAN-bus-PCIe card */
plx_pci_reset_marathon_pcie(struct pci_dev * pdev)527*4882a593Smuzhiyun static void plx_pci_reset_marathon_pcie(struct pci_dev *pdev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun void __iomem *addr;
530*4882a593Smuzhiyun void __iomem *reset_addr;
531*4882a593Smuzhiyun int i;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun plx9056_pci_reset_common(pdev);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
536*4882a593Smuzhiyun struct plx_pci_channel_map *chan_map =
537*4882a593Smuzhiyun &plx_pci_card_info_marathon_pcie.chan_map_tbl[i];
538*4882a593Smuzhiyun addr = pci_iomap(pdev, chan_map->bar, chan_map->size);
539*4882a593Smuzhiyun if (!addr) {
540*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap reset "
541*4882a593Smuzhiyun "space %d (BAR%d)\n", i, chan_map->bar);
542*4882a593Smuzhiyun } else {
543*4882a593Smuzhiyun /* reset the SJA1000 chip */
544*4882a593Smuzhiyun #define MARATHON_PCIE_RESET_OFFSET 32
545*4882a593Smuzhiyun reset_addr = addr + chan_map->offset +
546*4882a593Smuzhiyun MARATHON_PCIE_RESET_OFFSET;
547*4882a593Smuzhiyun iowrite8(0x1, reset_addr);
548*4882a593Smuzhiyun udelay(100);
549*4882a593Smuzhiyun pci_iounmap(pdev, addr);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Special reset function for ASEM Dual CAN raw card */
plx_pci_reset_asem_dual_can_raw(struct pci_dev * pdev)555*4882a593Smuzhiyun static void plx_pci_reset_asem_dual_can_raw(struct pci_dev *pdev)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun void __iomem *bar0_addr;
558*4882a593Smuzhiyun u8 tmpval;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun plx_pci_reset_common(pdev);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun bar0_addr = pci_iomap(pdev, 0, 0);
563*4882a593Smuzhiyun if (!bar0_addr) {
564*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap reset space 0 (BAR0)\n");
565*4882a593Smuzhiyun return;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* reset the two SJA1000 chips */
569*4882a593Smuzhiyun tmpval = ioread8(bar0_addr + ASEM_RAW_CAN_RST_REGISTER);
570*4882a593Smuzhiyun tmpval &= ~(ASEM_RAW_CAN_RST_MASK_CAN1 | ASEM_RAW_CAN_RST_MASK_CAN2);
571*4882a593Smuzhiyun iowrite8(tmpval, bar0_addr + ASEM_RAW_CAN_RST_REGISTER);
572*4882a593Smuzhiyun usleep_range(300, 400);
573*4882a593Smuzhiyun tmpval |= ASEM_RAW_CAN_RST_MASK_CAN1 | ASEM_RAW_CAN_RST_MASK_CAN2;
574*4882a593Smuzhiyun iowrite8(tmpval, bar0_addr + ASEM_RAW_CAN_RST_REGISTER);
575*4882a593Smuzhiyun usleep_range(300, 400);
576*4882a593Smuzhiyun pci_iounmap(pdev, bar0_addr);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
plx_pci_del_card(struct pci_dev * pdev)579*4882a593Smuzhiyun static void plx_pci_del_card(struct pci_dev *pdev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct plx_pci_card *card = pci_get_drvdata(pdev);
582*4882a593Smuzhiyun struct net_device *dev;
583*4882a593Smuzhiyun struct sja1000_priv *priv;
584*4882a593Smuzhiyun int i = 0;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun for (i = 0; i < PLX_PCI_MAX_CHAN; i++) {
587*4882a593Smuzhiyun dev = card->net_dev[i];
588*4882a593Smuzhiyun if (!dev)
589*4882a593Smuzhiyun continue;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun dev_info(&pdev->dev, "Removing %s\n", dev->name);
592*4882a593Smuzhiyun unregister_sja1000dev(dev);
593*4882a593Smuzhiyun priv = netdev_priv(dev);
594*4882a593Smuzhiyun if (priv->reg_base)
595*4882a593Smuzhiyun pci_iounmap(pdev, priv->reg_base);
596*4882a593Smuzhiyun free_sja1000dev(dev);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun card->reset_func(pdev);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * Disable interrupts from PCI-card and disable local
603*4882a593Smuzhiyun * interrupts
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun if (pdev->device != PCI_DEVICE_ID_PLX_9056 &&
606*4882a593Smuzhiyun pdev->device != MARATHON_PCIE_DEVICE_ID)
607*4882a593Smuzhiyun iowrite32(0x0, card->conf_addr + PLX_INTCSR);
608*4882a593Smuzhiyun else
609*4882a593Smuzhiyun iowrite32(0x0, card->conf_addr + PLX9056_INTCSR);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (card->conf_addr)
612*4882a593Smuzhiyun pci_iounmap(pdev, card->conf_addr);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun kfree(card);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun pci_disable_device(pdev);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * Probe PLX90xx based device for the SJA1000 chips and register each
621*4882a593Smuzhiyun * available CAN channel to SJA1000 Socket-CAN subsystem.
622*4882a593Smuzhiyun */
plx_pci_add_card(struct pci_dev * pdev,const struct pci_device_id * ent)623*4882a593Smuzhiyun static int plx_pci_add_card(struct pci_dev *pdev,
624*4882a593Smuzhiyun const struct pci_device_id *ent)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct sja1000_priv *priv;
627*4882a593Smuzhiyun struct net_device *dev;
628*4882a593Smuzhiyun struct plx_pci_card *card;
629*4882a593Smuzhiyun struct plx_pci_card_info *ci;
630*4882a593Smuzhiyun int err, i;
631*4882a593Smuzhiyun u32 val;
632*4882a593Smuzhiyun void __iomem *addr;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ci = (struct plx_pci_card_info *)ent->driver_data;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (pci_enable_device(pdev) < 0) {
637*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable PCI device\n");
638*4882a593Smuzhiyun return -ENODEV;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun dev_info(&pdev->dev, "Detected \"%s\" card at slot #%i\n",
642*4882a593Smuzhiyun ci->name, PCI_SLOT(pdev->devfn));
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Allocate card structures to hold addresses, ... */
645*4882a593Smuzhiyun card = kzalloc(sizeof(*card), GFP_KERNEL);
646*4882a593Smuzhiyun if (!card) {
647*4882a593Smuzhiyun pci_disable_device(pdev);
648*4882a593Smuzhiyun return -ENOMEM;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun card->channels = 0;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* Remap PLX90xx configuration space */
656*4882a593Smuzhiyun addr = pci_iomap(pdev, ci->conf_map.bar, ci->conf_map.size);
657*4882a593Smuzhiyun if (!addr) {
658*4882a593Smuzhiyun err = -ENOMEM;
659*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap configuration space "
660*4882a593Smuzhiyun "(BAR%d)\n", ci->conf_map.bar);
661*4882a593Smuzhiyun goto failure_cleanup;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun card->conf_addr = addr + ci->conf_map.offset;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun ci->reset_func(pdev);
666*4882a593Smuzhiyun card->reset_func = ci->reset_func;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Detect available channels */
669*4882a593Smuzhiyun for (i = 0; i < ci->channel_count; i++) {
670*4882a593Smuzhiyun struct plx_pci_channel_map *cm = &ci->chan_map_tbl[i];
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun dev = alloc_sja1000dev(0);
673*4882a593Smuzhiyun if (!dev) {
674*4882a593Smuzhiyun err = -ENOMEM;
675*4882a593Smuzhiyun goto failure_cleanup;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun card->net_dev[i] = dev;
679*4882a593Smuzhiyun priv = netdev_priv(dev);
680*4882a593Smuzhiyun priv->priv = card;
681*4882a593Smuzhiyun priv->irq_flags = IRQF_SHARED;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun dev->irq = pdev->irq;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun * Remap IO space of the SJA1000 chips
687*4882a593Smuzhiyun * This is device-dependent mapping
688*4882a593Smuzhiyun */
689*4882a593Smuzhiyun addr = pci_iomap(pdev, cm->bar, cm->size);
690*4882a593Smuzhiyun if (!addr) {
691*4882a593Smuzhiyun err = -ENOMEM;
692*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap BAR%d\n", cm->bar);
693*4882a593Smuzhiyun goto failure_cleanup;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun priv->reg_base = addr + cm->offset;
697*4882a593Smuzhiyun priv->read_reg = plx_pci_read_reg;
698*4882a593Smuzhiyun priv->write_reg = plx_pci_write_reg;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* Check if channel is present */
701*4882a593Smuzhiyun if (plx_pci_check_sja1000(priv)) {
702*4882a593Smuzhiyun priv->can.clock.freq = ci->can_clock;
703*4882a593Smuzhiyun priv->ocr = ci->ocr;
704*4882a593Smuzhiyun priv->cdr = ci->cdr;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
707*4882a593Smuzhiyun dev->dev_id = i;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* Register SJA1000 device */
710*4882a593Smuzhiyun err = register_sja1000dev(dev);
711*4882a593Smuzhiyun if (err) {
712*4882a593Smuzhiyun dev_err(&pdev->dev, "Registering device failed "
713*4882a593Smuzhiyun "(err=%d)\n", err);
714*4882a593Smuzhiyun goto failure_cleanup;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun card->channels++;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun dev_info(&pdev->dev, "Channel #%d at 0x%p, irq %d "
720*4882a593Smuzhiyun "registered as %s\n", i + 1, priv->reg_base,
721*4882a593Smuzhiyun dev->irq, dev->name);
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun dev_err(&pdev->dev, "Channel #%d not detected\n",
724*4882a593Smuzhiyun i + 1);
725*4882a593Smuzhiyun free_sja1000dev(dev);
726*4882a593Smuzhiyun card->net_dev[i] = NULL;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (!card->channels) {
731*4882a593Smuzhiyun err = -ENODEV;
732*4882a593Smuzhiyun goto failure_cleanup;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun * Enable interrupts from PCI-card (PLX90xx) and enable Local_1,
737*4882a593Smuzhiyun * Local_2 interrupts from the SJA1000 chips
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun if (pdev->device != PCI_DEVICE_ID_PLX_9056 &&
740*4882a593Smuzhiyun pdev->device != MARATHON_PCIE_DEVICE_ID) {
741*4882a593Smuzhiyun val = ioread32(card->conf_addr + PLX_INTCSR);
742*4882a593Smuzhiyun if (pdev->subsystem_vendor == PCI_VENDOR_ID_ESDGMBH)
743*4882a593Smuzhiyun val |= PLX_LINT1_EN | PLX_PCI_INT_EN;
744*4882a593Smuzhiyun else
745*4882a593Smuzhiyun val |= PLX_LINT1_EN | PLX_LINT2_EN | PLX_PCI_INT_EN;
746*4882a593Smuzhiyun iowrite32(val, card->conf_addr + PLX_INTCSR);
747*4882a593Smuzhiyun } else {
748*4882a593Smuzhiyun iowrite32(PLX9056_LINTI | PLX9056_PCI_INT_EN,
749*4882a593Smuzhiyun card->conf_addr + PLX9056_INTCSR);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun return 0;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun failure_cleanup:
754*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: %d. Cleaning Up.\n", err);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun plx_pci_del_card(pdev);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun return err;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static struct pci_driver plx_pci_driver = {
762*4882a593Smuzhiyun .name = DRV_NAME,
763*4882a593Smuzhiyun .id_table = plx_pci_tbl,
764*4882a593Smuzhiyun .probe = plx_pci_add_card,
765*4882a593Smuzhiyun .remove = plx_pci_del_card,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun module_pci_driver(plx_pci_driver);
769