xref: /OK3568_Linux_fs/kernel/drivers/net/can/sja1000/peak_pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2007, 2011 Wolfgang Grandegger <wg@grandegger.com>
4*4882a593Smuzhiyun  * Copyright (C) 2012 Stephane Grosjean <s.grosjean@peak-system.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Derived from the PCAN project file driver/src/pcan_pci.c:
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2001-2006  PEAK System-Technik GmbH
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
20*4882a593Smuzhiyun #include <linux/can.h>
21*4882a593Smuzhiyun #include <linux/can/dev.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "sja1000.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun MODULE_AUTHOR("Stephane Grosjean <s.grosjean@peak-system.com>");
26*4882a593Smuzhiyun MODULE_DESCRIPTION("Socket-CAN driver for PEAK PCAN PCI family cards");
27*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("PEAK PCAN PCI/PCIe/PCIeC miniPCI CAN cards");
28*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("PEAK PCAN miniPCIe/cPCI PC/104+ PCI/104e CAN Cards");
29*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DRV_NAME  "peak_pci"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct peak_pciec_card;
34*4882a593Smuzhiyun struct peak_pci_chan {
35*4882a593Smuzhiyun 	void __iomem *cfg_base;		/* Common for all channels */
36*4882a593Smuzhiyun 	struct net_device *prev_dev;	/* Chain of network devices */
37*4882a593Smuzhiyun 	u16 icr_mask;			/* Interrupt mask for fast ack */
38*4882a593Smuzhiyun 	struct peak_pciec_card *pciec_card;	/* only for PCIeC LEDs */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PEAK_PCI_CAN_CLOCK	(16000000 / 2)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define PEAK_PCI_CDR		(CDR_CBP | CDR_CLKOUT_MASK)
44*4882a593Smuzhiyun #define PEAK_PCI_OCR		OCR_TX0_PUSHPULL
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * Important PITA registers
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define PITA_ICR		0x00	/* Interrupt control register */
50*4882a593Smuzhiyun #define PITA_GPIOICR		0x18	/* GPIO interface control register */
51*4882a593Smuzhiyun #define PITA_MISC		0x1C	/* Miscellaneous register */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PEAK_PCI_CFG_SIZE	0x1000	/* Size of the config PCI bar */
54*4882a593Smuzhiyun #define PEAK_PCI_CHAN_SIZE	0x0400	/* Size used by the channel */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define PEAK_PCI_VENDOR_ID	0x001C	/* The PCI device and vendor IDs */
57*4882a593Smuzhiyun #define PEAK_PCI_DEVICE_ID	0x0001	/* for PCI/PCIe slot cards */
58*4882a593Smuzhiyun #define PEAK_PCIEC_DEVICE_ID	0x0002	/* for ExpressCard slot cards */
59*4882a593Smuzhiyun #define PEAK_PCIE_DEVICE_ID	0x0003	/* for nextgen PCIe slot cards */
60*4882a593Smuzhiyun #define PEAK_CPCI_DEVICE_ID	0x0004	/* for nextgen cPCI slot cards */
61*4882a593Smuzhiyun #define PEAK_MPCI_DEVICE_ID	0x0005	/* for nextgen miniPCI slot cards */
62*4882a593Smuzhiyun #define PEAK_PC_104P_DEVICE_ID	0x0006	/* PCAN-PC/104+ cards */
63*4882a593Smuzhiyun #define PEAK_PCI_104E_DEVICE_ID	0x0007	/* PCAN-PCI/104 Express cards */
64*4882a593Smuzhiyun #define PEAK_MPCIE_DEVICE_ID	0x0008	/* The miniPCIe slot cards */
65*4882a593Smuzhiyun #define PEAK_PCIE_OEM_ID	0x0009	/* PCAN-PCI Express OEM */
66*4882a593Smuzhiyun #define PEAK_PCIEC34_DEVICE_ID	0x000A	/* PCAN-PCI Express 34 (one channel) */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define PEAK_PCI_CHAN_MAX	4
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const u16 peak_pci_icr_masks[PEAK_PCI_CHAN_MAX] = {
71*4882a593Smuzhiyun 	0x02, 0x01, 0x40, 0x80
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct pci_device_id peak_pci_tbl[] = {
75*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
76*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCIE_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
77*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_MPCI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
78*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_MPCIE_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
79*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PC_104P_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
80*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCI_104E_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
81*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_CPCI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
82*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCIE_OEM_ID, PCI_ANY_ID, PCI_ANY_ID,},
83*4882a593Smuzhiyun #ifdef CONFIG_CAN_PEAK_PCIEC
84*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCIEC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
85*4882a593Smuzhiyun 	{PEAK_PCI_VENDOR_ID, PEAK_PCIEC34_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun 	{0,}
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, peak_pci_tbl);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #ifdef CONFIG_CAN_PEAK_PCIEC
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * PCAN-ExpressCard needs I2C bit-banging configuration option.
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* GPIOICR byte access offsets */
98*4882a593Smuzhiyun #define PITA_GPOUT		0x18	/* GPx output value */
99*4882a593Smuzhiyun #define PITA_GPIN		0x19	/* GPx input value */
100*4882a593Smuzhiyun #define PITA_GPOEN		0x1A	/* configure GPx as output pin */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* I2C GP bits */
103*4882a593Smuzhiyun #define PITA_GPIN_SCL		0x01	/* Serial Clock Line */
104*4882a593Smuzhiyun #define PITA_GPIN_SDA		0x04	/* Serial DAta line */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define PCA9553_1_SLAVEADDR	(0xC4 >> 1)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* PCA9553 LS0 fields values */
109*4882a593Smuzhiyun enum {
110*4882a593Smuzhiyun 	PCA9553_LOW,
111*4882a593Smuzhiyun 	PCA9553_HIGHZ,
112*4882a593Smuzhiyun 	PCA9553_PWM0,
113*4882a593Smuzhiyun 	PCA9553_PWM1
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* LEDs control */
117*4882a593Smuzhiyun #define PCA9553_ON		PCA9553_LOW
118*4882a593Smuzhiyun #define PCA9553_OFF		PCA9553_HIGHZ
119*4882a593Smuzhiyun #define PCA9553_SLOW		PCA9553_PWM0
120*4882a593Smuzhiyun #define PCA9553_FAST		PCA9553_PWM1
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define PCA9553_LED(c)		(1 << (c))
123*4882a593Smuzhiyun #define PCA9553_LED_STATE(s, c)	((s) << ((c) << 1))
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define PCA9553_LED_ON(c)	PCA9553_LED_STATE(PCA9553_ON, c)
126*4882a593Smuzhiyun #define PCA9553_LED_OFF(c)	PCA9553_LED_STATE(PCA9553_OFF, c)
127*4882a593Smuzhiyun #define PCA9553_LED_SLOW(c)	PCA9553_LED_STATE(PCA9553_SLOW, c)
128*4882a593Smuzhiyun #define PCA9553_LED_FAST(c)	PCA9553_LED_STATE(PCA9553_FAST, c)
129*4882a593Smuzhiyun #define PCA9553_LED_MASK(c)	PCA9553_LED_STATE(0x03, c)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define PCA9553_LED_OFF_ALL	(PCA9553_LED_OFF(0) | PCA9553_LED_OFF(1))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define PCA9553_LS0_INIT	0x40 /* initial value (!= from 0x00) */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct peak_pciec_chan {
136*4882a593Smuzhiyun 	struct net_device *netdev;
137*4882a593Smuzhiyun 	unsigned long prev_rx_bytes;
138*4882a593Smuzhiyun 	unsigned long prev_tx_bytes;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct peak_pciec_card {
142*4882a593Smuzhiyun 	void __iomem *cfg_base;		/* Common for all channels */
143*4882a593Smuzhiyun 	void __iomem *reg_base;		/* first channel base address */
144*4882a593Smuzhiyun 	u8 led_cache;			/* leds state cache */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* PCIExpressCard i2c data */
147*4882a593Smuzhiyun 	struct i2c_algo_bit_data i2c_bit;
148*4882a593Smuzhiyun 	struct i2c_adapter led_chip;
149*4882a593Smuzhiyun 	struct delayed_work led_work;	/* led delayed work */
150*4882a593Smuzhiyun 	int chan_count;
151*4882a593Smuzhiyun 	struct peak_pciec_chan channel[PEAK_PCI_CHAN_MAX];
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* "normal" pci register write callback is overloaded for leds control */
155*4882a593Smuzhiyun static void peak_pci_write_reg(const struct sja1000_priv *priv,
156*4882a593Smuzhiyun 			       int port, u8 val);
157*4882a593Smuzhiyun 
pita_set_scl_highz(struct peak_pciec_card * card)158*4882a593Smuzhiyun static inline void pita_set_scl_highz(struct peak_pciec_card *card)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	u8 gp_outen = readb(card->cfg_base + PITA_GPOEN) & ~PITA_GPIN_SCL;
161*4882a593Smuzhiyun 	writeb(gp_outen, card->cfg_base + PITA_GPOEN);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
pita_set_sda_highz(struct peak_pciec_card * card)164*4882a593Smuzhiyun static inline void pita_set_sda_highz(struct peak_pciec_card *card)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u8 gp_outen = readb(card->cfg_base + PITA_GPOEN) & ~PITA_GPIN_SDA;
167*4882a593Smuzhiyun 	writeb(gp_outen, card->cfg_base + PITA_GPOEN);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
peak_pciec_init_pita_gpio(struct peak_pciec_card * card)170*4882a593Smuzhiyun static void peak_pciec_init_pita_gpio(struct peak_pciec_card *card)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	/* raise SCL & SDA GPIOs to high-Z */
173*4882a593Smuzhiyun 	pita_set_scl_highz(card);
174*4882a593Smuzhiyun 	pita_set_sda_highz(card);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
pita_setsda(void * data,int state)177*4882a593Smuzhiyun static void pita_setsda(void *data, int state)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct peak_pciec_card *card = (struct peak_pciec_card *)data;
180*4882a593Smuzhiyun 	u8 gp_out, gp_outen;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* set output sda always to 0 */
183*4882a593Smuzhiyun 	gp_out = readb(card->cfg_base + PITA_GPOUT) & ~PITA_GPIN_SDA;
184*4882a593Smuzhiyun 	writeb(gp_out, card->cfg_base + PITA_GPOUT);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* control output sda with GPOEN */
187*4882a593Smuzhiyun 	gp_outen = readb(card->cfg_base + PITA_GPOEN);
188*4882a593Smuzhiyun 	if (state)
189*4882a593Smuzhiyun 		gp_outen &= ~PITA_GPIN_SDA;
190*4882a593Smuzhiyun 	else
191*4882a593Smuzhiyun 		gp_outen |= PITA_GPIN_SDA;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	writeb(gp_outen, card->cfg_base + PITA_GPOEN);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
pita_setscl(void * data,int state)196*4882a593Smuzhiyun static void pita_setscl(void *data, int state)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct peak_pciec_card *card = (struct peak_pciec_card *)data;
199*4882a593Smuzhiyun 	u8 gp_out, gp_outen;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* set output scl always to 0 */
202*4882a593Smuzhiyun 	gp_out = readb(card->cfg_base + PITA_GPOUT) & ~PITA_GPIN_SCL;
203*4882a593Smuzhiyun 	writeb(gp_out, card->cfg_base + PITA_GPOUT);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* control output scl with GPOEN */
206*4882a593Smuzhiyun 	gp_outen = readb(card->cfg_base + PITA_GPOEN);
207*4882a593Smuzhiyun 	if (state)
208*4882a593Smuzhiyun 		gp_outen &= ~PITA_GPIN_SCL;
209*4882a593Smuzhiyun 	else
210*4882a593Smuzhiyun 		gp_outen |= PITA_GPIN_SCL;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	writeb(gp_outen, card->cfg_base + PITA_GPOEN);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
pita_getsda(void * data)215*4882a593Smuzhiyun static int pita_getsda(void *data)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct peak_pciec_card *card = (struct peak_pciec_card *)data;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* set tristate */
220*4882a593Smuzhiyun 	pita_set_sda_highz(card);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return (readb(card->cfg_base + PITA_GPIN) & PITA_GPIN_SDA) ? 1 : 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
pita_getscl(void * data)225*4882a593Smuzhiyun static int pita_getscl(void *data)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct peak_pciec_card *card = (struct peak_pciec_card *)data;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* set tristate */
230*4882a593Smuzhiyun 	pita_set_scl_highz(card);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return (readb(card->cfg_base + PITA_GPIN) & PITA_GPIN_SCL) ? 1 : 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * write commands to the LED chip though the I2C-bus of the PCAN-PCIeC
237*4882a593Smuzhiyun  */
peak_pciec_write_pca9553(struct peak_pciec_card * card,u8 offset,u8 data)238*4882a593Smuzhiyun static int peak_pciec_write_pca9553(struct peak_pciec_card *card,
239*4882a593Smuzhiyun 				    u8 offset, u8 data)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	u8 buffer[2] = {
242*4882a593Smuzhiyun 		offset,
243*4882a593Smuzhiyun 		data
244*4882a593Smuzhiyun 	};
245*4882a593Smuzhiyun 	struct i2c_msg msg = {
246*4882a593Smuzhiyun 		.addr = PCA9553_1_SLAVEADDR,
247*4882a593Smuzhiyun 		.len = 2,
248*4882a593Smuzhiyun 		.buf = buffer,
249*4882a593Smuzhiyun 	};
250*4882a593Smuzhiyun 	int ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* cache led mask */
253*4882a593Smuzhiyun 	if ((offset == 5) && (data == card->led_cache))
254*4882a593Smuzhiyun 		return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	ret = i2c_transfer(&card->led_chip, &msg, 1);
257*4882a593Smuzhiyun 	if (ret < 0)
258*4882a593Smuzhiyun 		return ret;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (offset == 5)
261*4882a593Smuzhiyun 		card->led_cache = data;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * delayed work callback used to control the LEDs
268*4882a593Smuzhiyun  */
peak_pciec_led_work(struct work_struct * work)269*4882a593Smuzhiyun static void peak_pciec_led_work(struct work_struct *work)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct peak_pciec_card *card =
272*4882a593Smuzhiyun 		container_of(work, struct peak_pciec_card, led_work.work);
273*4882a593Smuzhiyun 	struct net_device *netdev;
274*4882a593Smuzhiyun 	u8 new_led = card->led_cache;
275*4882a593Smuzhiyun 	int i, up_count = 0;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* first check what is to do */
278*4882a593Smuzhiyun 	for (i = 0; i < card->chan_count; i++) {
279*4882a593Smuzhiyun 		/* default is: not configured */
280*4882a593Smuzhiyun 		new_led &= ~PCA9553_LED_MASK(i);
281*4882a593Smuzhiyun 		new_led |= PCA9553_LED_ON(i);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		netdev = card->channel[i].netdev;
284*4882a593Smuzhiyun 		if (!netdev || !(netdev->flags & IFF_UP))
285*4882a593Smuzhiyun 			continue;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		up_count++;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		/* no activity (but configured) */
290*4882a593Smuzhiyun 		new_led &= ~PCA9553_LED_MASK(i);
291*4882a593Smuzhiyun 		new_led |= PCA9553_LED_SLOW(i);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		/* if bytes counters changed, set fast blinking led */
294*4882a593Smuzhiyun 		if (netdev->stats.rx_bytes != card->channel[i].prev_rx_bytes) {
295*4882a593Smuzhiyun 			card->channel[i].prev_rx_bytes = netdev->stats.rx_bytes;
296*4882a593Smuzhiyun 			new_led &= ~PCA9553_LED_MASK(i);
297*4882a593Smuzhiyun 			new_led |= PCA9553_LED_FAST(i);
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 		if (netdev->stats.tx_bytes != card->channel[i].prev_tx_bytes) {
300*4882a593Smuzhiyun 			card->channel[i].prev_tx_bytes = netdev->stats.tx_bytes;
301*4882a593Smuzhiyun 			new_led &= ~PCA9553_LED_MASK(i);
302*4882a593Smuzhiyun 			new_led |= PCA9553_LED_FAST(i);
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* check if LS0 settings changed, only update i2c if so */
307*4882a593Smuzhiyun 	peak_pciec_write_pca9553(card, 5, new_led);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* restart timer (except if no more configured channels) */
310*4882a593Smuzhiyun 	if (up_count)
311*4882a593Smuzhiyun 		schedule_delayed_work(&card->led_work, HZ);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun  * set LEDs blinking state
316*4882a593Smuzhiyun  */
peak_pciec_set_leds(struct peak_pciec_card * card,u8 led_mask,u8 s)317*4882a593Smuzhiyun static void peak_pciec_set_leds(struct peak_pciec_card *card, u8 led_mask, u8 s)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	u8 new_led = card->led_cache;
320*4882a593Smuzhiyun 	int i;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* first check what is to do */
323*4882a593Smuzhiyun 	for (i = 0; i < card->chan_count; i++)
324*4882a593Smuzhiyun 		if (led_mask & PCA9553_LED(i)) {
325*4882a593Smuzhiyun 			new_led &= ~PCA9553_LED_MASK(i);
326*4882a593Smuzhiyun 			new_led |= PCA9553_LED_STATE(s, i);
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* check if LS0 settings changed, only update i2c if so */
330*4882a593Smuzhiyun 	peak_pciec_write_pca9553(card, 5, new_led);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun  * start one second delayed work to control LEDs
335*4882a593Smuzhiyun  */
peak_pciec_start_led_work(struct peak_pciec_card * card)336*4882a593Smuzhiyun static void peak_pciec_start_led_work(struct peak_pciec_card *card)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	schedule_delayed_work(&card->led_work, HZ);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun  * stop LEDs delayed work
343*4882a593Smuzhiyun  */
peak_pciec_stop_led_work(struct peak_pciec_card * card)344*4882a593Smuzhiyun static void peak_pciec_stop_led_work(struct peak_pciec_card *card)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	cancel_delayed_work_sync(&card->led_work);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun  * initialize the PCA9553 4-bit I2C-bus LED chip
351*4882a593Smuzhiyun  */
peak_pciec_init_leds(struct peak_pciec_card * card)352*4882a593Smuzhiyun static int peak_pciec_init_leds(struct peak_pciec_card *card)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	int err;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* prescaler for frequency 0: "SLOW" = 1 Hz = "44" */
357*4882a593Smuzhiyun 	err = peak_pciec_write_pca9553(card, 1, 44 / 1);
358*4882a593Smuzhiyun 	if (err)
359*4882a593Smuzhiyun 		return err;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* duty cycle 0: 50% */
362*4882a593Smuzhiyun 	err = peak_pciec_write_pca9553(card, 2, 0x80);
363*4882a593Smuzhiyun 	if (err)
364*4882a593Smuzhiyun 		return err;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* prescaler for frequency 1: "FAST" = 5 Hz */
367*4882a593Smuzhiyun 	err = peak_pciec_write_pca9553(card, 3, 44 / 5);
368*4882a593Smuzhiyun 	if (err)
369*4882a593Smuzhiyun 		return err;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* duty cycle 1: 50% */
372*4882a593Smuzhiyun 	err = peak_pciec_write_pca9553(card, 4, 0x80);
373*4882a593Smuzhiyun 	if (err)
374*4882a593Smuzhiyun 		return err;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* switch LEDs to initial state */
377*4882a593Smuzhiyun 	return peak_pciec_write_pca9553(card, 5, PCA9553_LS0_INIT);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun  * restore LEDs state to off peak_pciec_leds_exit
382*4882a593Smuzhiyun  */
peak_pciec_leds_exit(struct peak_pciec_card * card)383*4882a593Smuzhiyun static void peak_pciec_leds_exit(struct peak_pciec_card *card)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	/* switch LEDs to off */
386*4882a593Smuzhiyun 	peak_pciec_write_pca9553(card, 5, PCA9553_LED_OFF_ALL);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * normal write sja1000 register method overloaded to catch when controller
391*4882a593Smuzhiyun  * is started or stopped, to control leds
392*4882a593Smuzhiyun  */
peak_pciec_write_reg(const struct sja1000_priv * priv,int port,u8 val)393*4882a593Smuzhiyun static void peak_pciec_write_reg(const struct sja1000_priv *priv,
394*4882a593Smuzhiyun 				 int port, u8 val)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct peak_pci_chan *chan = priv->priv;
397*4882a593Smuzhiyun 	struct peak_pciec_card *card = chan->pciec_card;
398*4882a593Smuzhiyun 	int c = (priv->reg_base - card->reg_base) / PEAK_PCI_CHAN_SIZE;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* sja1000 register changes control the leds state */
401*4882a593Smuzhiyun 	if (port == SJA1000_MOD)
402*4882a593Smuzhiyun 		switch (val) {
403*4882a593Smuzhiyun 		case MOD_RM:
404*4882a593Smuzhiyun 			/* Reset Mode: set led on */
405*4882a593Smuzhiyun 			peak_pciec_set_leds(card, PCA9553_LED(c), PCA9553_ON);
406*4882a593Smuzhiyun 			break;
407*4882a593Smuzhiyun 		case 0x00:
408*4882a593Smuzhiyun 			/* Normal Mode: led slow blinking and start led timer */
409*4882a593Smuzhiyun 			peak_pciec_set_leds(card, PCA9553_LED(c), PCA9553_SLOW);
410*4882a593Smuzhiyun 			peak_pciec_start_led_work(card);
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		default:
413*4882a593Smuzhiyun 			break;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* call base function */
417*4882a593Smuzhiyun 	peak_pci_write_reg(priv, port, val);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct i2c_algo_bit_data peak_pciec_i2c_bit_ops = {
421*4882a593Smuzhiyun 	.setsda	= pita_setsda,
422*4882a593Smuzhiyun 	.setscl	= pita_setscl,
423*4882a593Smuzhiyun 	.getsda	= pita_getsda,
424*4882a593Smuzhiyun 	.getscl	= pita_getscl,
425*4882a593Smuzhiyun 	.udelay	= 10,
426*4882a593Smuzhiyun 	.timeout = HZ,
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
peak_pciec_probe(struct pci_dev * pdev,struct net_device * dev)429*4882a593Smuzhiyun static int peak_pciec_probe(struct pci_dev *pdev, struct net_device *dev)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	struct sja1000_priv *priv = netdev_priv(dev);
432*4882a593Smuzhiyun 	struct peak_pci_chan *chan = priv->priv;
433*4882a593Smuzhiyun 	struct peak_pciec_card *card;
434*4882a593Smuzhiyun 	int err;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* copy i2c object address from 1st channel */
437*4882a593Smuzhiyun 	if (chan->prev_dev) {
438*4882a593Smuzhiyun 		struct sja1000_priv *prev_priv = netdev_priv(chan->prev_dev);
439*4882a593Smuzhiyun 		struct peak_pci_chan *prev_chan = prev_priv->priv;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		card = prev_chan->pciec_card;
442*4882a593Smuzhiyun 		if (!card)
443*4882a593Smuzhiyun 			return -ENODEV;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* channel is the first one: do the init part */
446*4882a593Smuzhiyun 	} else {
447*4882a593Smuzhiyun 		/* create the bit banging I2C adapter structure */
448*4882a593Smuzhiyun 		card = kzalloc(sizeof(struct peak_pciec_card), GFP_KERNEL);
449*4882a593Smuzhiyun 		if (!card)
450*4882a593Smuzhiyun 			return -ENOMEM;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		card->cfg_base = chan->cfg_base;
453*4882a593Smuzhiyun 		card->reg_base = priv->reg_base;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		card->led_chip.owner = THIS_MODULE;
456*4882a593Smuzhiyun 		card->led_chip.dev.parent = &pdev->dev;
457*4882a593Smuzhiyun 		card->led_chip.algo_data = &card->i2c_bit;
458*4882a593Smuzhiyun 		strncpy(card->led_chip.name, "peak_i2c",
459*4882a593Smuzhiyun 			sizeof(card->led_chip.name));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		card->i2c_bit = peak_pciec_i2c_bit_ops;
462*4882a593Smuzhiyun 		card->i2c_bit.udelay = 10;
463*4882a593Smuzhiyun 		card->i2c_bit.timeout = HZ;
464*4882a593Smuzhiyun 		card->i2c_bit.data = card;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		peak_pciec_init_pita_gpio(card);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		err = i2c_bit_add_bus(&card->led_chip);
469*4882a593Smuzhiyun 		if (err) {
470*4882a593Smuzhiyun 			dev_err(&pdev->dev, "i2c init failed\n");
471*4882a593Smuzhiyun 			goto pciec_init_err_1;
472*4882a593Smuzhiyun 		}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 		err = peak_pciec_init_leds(card);
475*4882a593Smuzhiyun 		if (err) {
476*4882a593Smuzhiyun 			dev_err(&pdev->dev, "leds hardware init failed\n");
477*4882a593Smuzhiyun 			goto pciec_init_err_2;
478*4882a593Smuzhiyun 		}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		INIT_DELAYED_WORK(&card->led_work, peak_pciec_led_work);
481*4882a593Smuzhiyun 		/* PCAN-ExpressCard needs its own callback for leds */
482*4882a593Smuzhiyun 		priv->write_reg = peak_pciec_write_reg;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	chan->pciec_card = card;
486*4882a593Smuzhiyun 	card->channel[card->chan_count++].netdev = dev;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun pciec_init_err_2:
491*4882a593Smuzhiyun 	i2c_del_adapter(&card->led_chip);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun pciec_init_err_1:
494*4882a593Smuzhiyun 	peak_pciec_init_pita_gpio(card);
495*4882a593Smuzhiyun 	kfree(card);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return err;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
peak_pciec_remove(struct peak_pciec_card * card)500*4882a593Smuzhiyun static void peak_pciec_remove(struct peak_pciec_card *card)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	peak_pciec_stop_led_work(card);
503*4882a593Smuzhiyun 	peak_pciec_leds_exit(card);
504*4882a593Smuzhiyun 	i2c_del_adapter(&card->led_chip);
505*4882a593Smuzhiyun 	peak_pciec_init_pita_gpio(card);
506*4882a593Smuzhiyun 	kfree(card);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #else /* CONFIG_CAN_PEAK_PCIEC */
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun  * Placebo functions when PCAN-ExpressCard support is not selected
513*4882a593Smuzhiyun  */
peak_pciec_probe(struct pci_dev * pdev,struct net_device * dev)514*4882a593Smuzhiyun static inline int peak_pciec_probe(struct pci_dev *pdev, struct net_device *dev)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	return -ENODEV;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
peak_pciec_remove(struct peak_pciec_card * card)519*4882a593Smuzhiyun static inline void peak_pciec_remove(struct peak_pciec_card *card)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun #endif /* CONFIG_CAN_PEAK_PCIEC */
523*4882a593Smuzhiyun 
peak_pci_read_reg(const struct sja1000_priv * priv,int port)524*4882a593Smuzhiyun static u8 peak_pci_read_reg(const struct sja1000_priv *priv, int port)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return readb(priv->reg_base + (port << 2));
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
peak_pci_write_reg(const struct sja1000_priv * priv,int port,u8 val)529*4882a593Smuzhiyun static void peak_pci_write_reg(const struct sja1000_priv *priv,
530*4882a593Smuzhiyun 			       int port, u8 val)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	writeb(val, priv->reg_base + (port << 2));
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
peak_pci_post_irq(const struct sja1000_priv * priv)535*4882a593Smuzhiyun static void peak_pci_post_irq(const struct sja1000_priv *priv)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct peak_pci_chan *chan = priv->priv;
538*4882a593Smuzhiyun 	u16 icr;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* Select and clear in PITA stored interrupt */
541*4882a593Smuzhiyun 	icr = readw(chan->cfg_base + PITA_ICR);
542*4882a593Smuzhiyun 	if (icr & chan->icr_mask)
543*4882a593Smuzhiyun 		writew(chan->icr_mask, chan->cfg_base + PITA_ICR);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
peak_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)546*4882a593Smuzhiyun static int peak_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct sja1000_priv *priv;
549*4882a593Smuzhiyun 	struct peak_pci_chan *chan;
550*4882a593Smuzhiyun 	struct net_device *dev, *prev_dev;
551*4882a593Smuzhiyun 	void __iomem *cfg_base, *reg_base;
552*4882a593Smuzhiyun 	u16 sub_sys_id, icr;
553*4882a593Smuzhiyun 	int i, err, channels;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
556*4882a593Smuzhiyun 	if (err)
557*4882a593Smuzhiyun 		return err;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	err = pci_request_regions(pdev, DRV_NAME);
560*4882a593Smuzhiyun 	if (err)
561*4882a593Smuzhiyun 		goto failure_disable_pci;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	err = pci_read_config_word(pdev, 0x2e, &sub_sys_id);
564*4882a593Smuzhiyun 	if (err)
565*4882a593Smuzhiyun 		goto failure_release_regions;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "probing device %04x:%04x:%04x\n",
568*4882a593Smuzhiyun 		pdev->vendor, pdev->device, sub_sys_id);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	err = pci_write_config_word(pdev, 0x44, 0);
571*4882a593Smuzhiyun 	if (err)
572*4882a593Smuzhiyun 		goto failure_release_regions;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (sub_sys_id >= 12)
575*4882a593Smuzhiyun 		channels = 4;
576*4882a593Smuzhiyun 	else if (sub_sys_id >= 10)
577*4882a593Smuzhiyun 		channels = 3;
578*4882a593Smuzhiyun 	else if (sub_sys_id >= 4)
579*4882a593Smuzhiyun 		channels = 2;
580*4882a593Smuzhiyun 	else
581*4882a593Smuzhiyun 		channels = 1;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	cfg_base = pci_iomap(pdev, 0, PEAK_PCI_CFG_SIZE);
584*4882a593Smuzhiyun 	if (!cfg_base) {
585*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to map PCI resource #0\n");
586*4882a593Smuzhiyun 		err = -ENOMEM;
587*4882a593Smuzhiyun 		goto failure_release_regions;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	reg_base = pci_iomap(pdev, 1, PEAK_PCI_CHAN_SIZE * channels);
591*4882a593Smuzhiyun 	if (!reg_base) {
592*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to map PCI resource #1\n");
593*4882a593Smuzhiyun 		err = -ENOMEM;
594*4882a593Smuzhiyun 		goto failure_unmap_cfg_base;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* Set GPIO control register */
598*4882a593Smuzhiyun 	writew(0x0005, cfg_base + PITA_GPIOICR + 2);
599*4882a593Smuzhiyun 	/* Enable all channels of this card */
600*4882a593Smuzhiyun 	writeb(0x00, cfg_base + PITA_GPIOICR);
601*4882a593Smuzhiyun 	/* Toggle reset */
602*4882a593Smuzhiyun 	writeb(0x05, cfg_base + PITA_MISC + 3);
603*4882a593Smuzhiyun 	usleep_range(5000, 6000);
604*4882a593Smuzhiyun 	/* Leave parport mux mode */
605*4882a593Smuzhiyun 	writeb(0x04, cfg_base + PITA_MISC + 3);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	icr = readw(cfg_base + PITA_ICR + 2);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	for (i = 0; i < channels; i++) {
610*4882a593Smuzhiyun 		dev = alloc_sja1000dev(sizeof(struct peak_pci_chan));
611*4882a593Smuzhiyun 		if (!dev) {
612*4882a593Smuzhiyun 			err = -ENOMEM;
613*4882a593Smuzhiyun 			goto failure_remove_channels;
614*4882a593Smuzhiyun 		}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		priv = netdev_priv(dev);
617*4882a593Smuzhiyun 		chan = priv->priv;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		chan->cfg_base = cfg_base;
620*4882a593Smuzhiyun 		priv->reg_base = reg_base + i * PEAK_PCI_CHAN_SIZE;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		priv->read_reg = peak_pci_read_reg;
623*4882a593Smuzhiyun 		priv->write_reg = peak_pci_write_reg;
624*4882a593Smuzhiyun 		priv->post_irq = peak_pci_post_irq;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		priv->can.clock.freq = PEAK_PCI_CAN_CLOCK;
627*4882a593Smuzhiyun 		priv->ocr = PEAK_PCI_OCR;
628*4882a593Smuzhiyun 		priv->cdr = PEAK_PCI_CDR;
629*4882a593Smuzhiyun 		/* Neither a slave nor a single device distributes the clock */
630*4882a593Smuzhiyun 		if (channels == 1 || i > 0)
631*4882a593Smuzhiyun 			priv->cdr |= CDR_CLK_OFF;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		/* Setup interrupt handling */
634*4882a593Smuzhiyun 		priv->irq_flags = IRQF_SHARED;
635*4882a593Smuzhiyun 		dev->irq = pdev->irq;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		chan->icr_mask = peak_pci_icr_masks[i];
638*4882a593Smuzhiyun 		icr |= chan->icr_mask;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		SET_NETDEV_DEV(dev, &pdev->dev);
641*4882a593Smuzhiyun 		dev->dev_id = i;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		/* Create chain of SJA1000 devices */
644*4882a593Smuzhiyun 		chan->prev_dev = pci_get_drvdata(pdev);
645*4882a593Smuzhiyun 		pci_set_drvdata(pdev, dev);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		/*
648*4882a593Smuzhiyun 		 * PCAN-ExpressCard needs some additional i2c init.
649*4882a593Smuzhiyun 		 * This must be done *before* register_sja1000dev() but
650*4882a593Smuzhiyun 		 * *after* devices linkage
651*4882a593Smuzhiyun 		 */
652*4882a593Smuzhiyun 		if (pdev->device == PEAK_PCIEC_DEVICE_ID ||
653*4882a593Smuzhiyun 		    pdev->device == PEAK_PCIEC34_DEVICE_ID) {
654*4882a593Smuzhiyun 			err = peak_pciec_probe(pdev, dev);
655*4882a593Smuzhiyun 			if (err) {
656*4882a593Smuzhiyun 				dev_err(&pdev->dev,
657*4882a593Smuzhiyun 					"failed to probe device (err %d)\n",
658*4882a593Smuzhiyun 					err);
659*4882a593Smuzhiyun 				goto failure_free_dev;
660*4882a593Smuzhiyun 			}
661*4882a593Smuzhiyun 		}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		err = register_sja1000dev(dev);
664*4882a593Smuzhiyun 		if (err) {
665*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register device\n");
666*4882a593Smuzhiyun 			goto failure_free_dev;
667*4882a593Smuzhiyun 		}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		dev_info(&pdev->dev,
670*4882a593Smuzhiyun 			 "%s at reg_base=0x%p cfg_base=0x%p irq=%d\n",
671*4882a593Smuzhiyun 			 dev->name, priv->reg_base, chan->cfg_base, dev->irq);
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* Enable interrupts */
675*4882a593Smuzhiyun 	writew(icr, cfg_base + PITA_ICR + 2);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun failure_free_dev:
680*4882a593Smuzhiyun 	pci_set_drvdata(pdev, chan->prev_dev);
681*4882a593Smuzhiyun 	free_sja1000dev(dev);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun failure_remove_channels:
684*4882a593Smuzhiyun 	/* Disable interrupts */
685*4882a593Smuzhiyun 	writew(0x0, cfg_base + PITA_ICR + 2);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	chan = NULL;
688*4882a593Smuzhiyun 	for (dev = pci_get_drvdata(pdev); dev; dev = prev_dev) {
689*4882a593Smuzhiyun 		priv = netdev_priv(dev);
690*4882a593Smuzhiyun 		chan = priv->priv;
691*4882a593Smuzhiyun 		prev_dev = chan->prev_dev;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		unregister_sja1000dev(dev);
694*4882a593Smuzhiyun 		free_sja1000dev(dev);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* free any PCIeC resources too */
698*4882a593Smuzhiyun 	if (chan && chan->pciec_card)
699*4882a593Smuzhiyun 		peak_pciec_remove(chan->pciec_card);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	pci_iounmap(pdev, reg_base);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun failure_unmap_cfg_base:
704*4882a593Smuzhiyun 	pci_iounmap(pdev, cfg_base);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun failure_release_regions:
707*4882a593Smuzhiyun 	pci_release_regions(pdev);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun failure_disable_pci:
710*4882a593Smuzhiyun 	pci_disable_device(pdev);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* pci_xxx_config_word() return positive PCIBIOS_xxx error codes while
713*4882a593Smuzhiyun 	 * the probe() function must return a negative errno in case of failure
714*4882a593Smuzhiyun 	 * (err is unchanged if negative) */
715*4882a593Smuzhiyun 	return pcibios_err_to_errno(err);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
peak_pci_remove(struct pci_dev * pdev)718*4882a593Smuzhiyun static void peak_pci_remove(struct pci_dev *pdev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev); /* Last device */
721*4882a593Smuzhiyun 	struct sja1000_priv *priv = netdev_priv(dev);
722*4882a593Smuzhiyun 	struct peak_pci_chan *chan = priv->priv;
723*4882a593Smuzhiyun 	void __iomem *cfg_base = chan->cfg_base;
724*4882a593Smuzhiyun 	void __iomem *reg_base = priv->reg_base;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* Disable interrupts */
727*4882a593Smuzhiyun 	writew(0x0, cfg_base + PITA_ICR + 2);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* Loop over all registered devices */
730*4882a593Smuzhiyun 	while (1) {
731*4882a593Smuzhiyun 		struct net_device *prev_dev = chan->prev_dev;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		dev_info(&pdev->dev, "removing device %s\n", dev->name);
734*4882a593Smuzhiyun 		/* do that only for first channel */
735*4882a593Smuzhiyun 		if (!prev_dev && chan->pciec_card)
736*4882a593Smuzhiyun 			peak_pciec_remove(chan->pciec_card);
737*4882a593Smuzhiyun 		unregister_sja1000dev(dev);
738*4882a593Smuzhiyun 		free_sja1000dev(dev);
739*4882a593Smuzhiyun 		dev = prev_dev;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if (!dev)
742*4882a593Smuzhiyun 			break;
743*4882a593Smuzhiyun 		priv = netdev_priv(dev);
744*4882a593Smuzhiyun 		chan = priv->priv;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	pci_iounmap(pdev, reg_base);
748*4882a593Smuzhiyun 	pci_iounmap(pdev, cfg_base);
749*4882a593Smuzhiyun 	pci_release_regions(pdev);
750*4882a593Smuzhiyun 	pci_disable_device(pdev);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static struct pci_driver peak_pci_driver = {
754*4882a593Smuzhiyun 	.name = DRV_NAME,
755*4882a593Smuzhiyun 	.id_table = peak_pci_tbl,
756*4882a593Smuzhiyun 	.probe = peak_pci_probe,
757*4882a593Smuzhiyun 	.remove = peak_pci_remove,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun module_pci_driver(peak_pci_driver);
761