xref: /OK3568_Linux_fs/kernel/drivers/net/can/sja1000/f81601.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Fintek F81601 PCIE to 2 CAN controller driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2019 Peter Hong <peter_hong@fintek.com.tw>
5*4882a593Smuzhiyun  * Copyright (C) 2019 Linux Foundation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/can/dev.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "sja1000.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define F81601_PCI_MAX_CHAN		2
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define F81601_DECODE_REG		0x209
23*4882a593Smuzhiyun #define F81601_IO_MODE			BIT(7)
24*4882a593Smuzhiyun #define F81601_MEM_MODE			BIT(6)
25*4882a593Smuzhiyun #define F81601_CFG_MODE			BIT(5)
26*4882a593Smuzhiyun #define F81601_CAN2_INTERNAL_CLK	BIT(3)
27*4882a593Smuzhiyun #define F81601_CAN1_INTERNAL_CLK	BIT(2)
28*4882a593Smuzhiyun #define F81601_CAN2_EN			BIT(1)
29*4882a593Smuzhiyun #define F81601_CAN1_EN			BIT(0)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define F81601_TRAP_REG			0x20a
32*4882a593Smuzhiyun #define F81601_CAN2_HAS_EN		BIT(4)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct f81601_pci_card {
35*4882a593Smuzhiyun 	void __iomem *addr;
36*4882a593Smuzhiyun 	spinlock_t lock;	/* use this spin lock only for write access */
37*4882a593Smuzhiyun 	struct pci_dev *dev;
38*4882a593Smuzhiyun 	struct net_device *net_dev[F81601_PCI_MAX_CHAN];
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct pci_device_id f81601_pci_tbl[] = {
42*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1c29, 0x1703) },
43*4882a593Smuzhiyun 	{ /* sentinel */ },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, f81601_pci_tbl);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static bool internal_clk = true;
49*4882a593Smuzhiyun module_param(internal_clk, bool, 0444);
50*4882a593Smuzhiyun MODULE_PARM_DESC(internal_clk, "Use internal clock, default true (24MHz)");
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static unsigned int external_clk;
53*4882a593Smuzhiyun module_param(external_clk, uint, 0444);
54*4882a593Smuzhiyun MODULE_PARM_DESC(external_clk, "External clock when internal_clk disabled");
55*4882a593Smuzhiyun 
f81601_pci_read_reg(const struct sja1000_priv * priv,int port)56*4882a593Smuzhiyun static u8 f81601_pci_read_reg(const struct sja1000_priv *priv, int port)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return readb(priv->reg_base + port);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
f81601_pci_write_reg(const struct sja1000_priv * priv,int port,u8 val)61*4882a593Smuzhiyun static void f81601_pci_write_reg(const struct sja1000_priv *priv, int port,
62*4882a593Smuzhiyun 				 u8 val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct f81601_pci_card *card = priv->priv;
65*4882a593Smuzhiyun 	unsigned long flags;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	spin_lock_irqsave(&card->lock, flags);
68*4882a593Smuzhiyun 	writeb(val, priv->reg_base + port);
69*4882a593Smuzhiyun 	readb(priv->reg_base);
70*4882a593Smuzhiyun 	spin_unlock_irqrestore(&card->lock, flags);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
f81601_pci_remove(struct pci_dev * pdev)73*4882a593Smuzhiyun static void f81601_pci_remove(struct pci_dev *pdev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct f81601_pci_card *card = pci_get_drvdata(pdev);
76*4882a593Smuzhiyun 	struct net_device *dev;
77*4882a593Smuzhiyun 	int i;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(card->net_dev); i++) {
80*4882a593Smuzhiyun 		dev = card->net_dev[i];
81*4882a593Smuzhiyun 		if (!dev)
82*4882a593Smuzhiyun 			continue;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 		dev_info(&pdev->dev, "%s: Removing %s\n", __func__, dev->name);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		unregister_sja1000dev(dev);
87*4882a593Smuzhiyun 		free_sja1000dev(dev);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Probe F81601 based device for the SJA1000 chips and register each
92*4882a593Smuzhiyun  * available CAN channel to SJA1000 Socket-CAN subsystem.
93*4882a593Smuzhiyun  */
f81601_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)94*4882a593Smuzhiyun static int f81601_pci_probe(struct pci_dev *pdev,
95*4882a593Smuzhiyun 			    const struct pci_device_id *ent)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct sja1000_priv *priv;
98*4882a593Smuzhiyun 	struct net_device *dev;
99*4882a593Smuzhiyun 	struct f81601_pci_card *card;
100*4882a593Smuzhiyun 	int err, i, count;
101*4882a593Smuzhiyun 	u8 tmp;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (pcim_enable_device(pdev) < 0) {
104*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to enable PCI device\n");
105*4882a593Smuzhiyun 		return -ENODEV;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Detected card at slot #%i\n",
109*4882a593Smuzhiyun 		 PCI_SLOT(pdev->devfn));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	card = devm_kzalloc(&pdev->dev, sizeof(*card), GFP_KERNEL);
112*4882a593Smuzhiyun 	if (!card)
113*4882a593Smuzhiyun 		return -ENOMEM;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	card->dev = pdev;
116*4882a593Smuzhiyun 	spin_lock_init(&card->lock);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	pci_set_drvdata(pdev, card);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	tmp = F81601_IO_MODE | F81601_MEM_MODE | F81601_CFG_MODE |
121*4882a593Smuzhiyun 		F81601_CAN2_EN | F81601_CAN1_EN;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (internal_clk) {
124*4882a593Smuzhiyun 		tmp |= F81601_CAN2_INTERNAL_CLK | F81601_CAN1_INTERNAL_CLK;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		dev_info(&pdev->dev,
127*4882a593Smuzhiyun 			 "F81601 running with internal clock: 24Mhz\n");
128*4882a593Smuzhiyun 	} else {
129*4882a593Smuzhiyun 		dev_info(&pdev->dev,
130*4882a593Smuzhiyun 			 "F81601 running with external clock: %dMhz\n",
131*4882a593Smuzhiyun 			 external_clk / 1000000);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	pci_write_config_byte(pdev, F81601_DECODE_REG, tmp);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	card->addr = pcim_iomap(pdev, 0, pci_resource_len(pdev, 0));
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (!card->addr) {
139*4882a593Smuzhiyun 		err = -ENOMEM;
140*4882a593Smuzhiyun 		dev_err(&pdev->dev, "%s: Failed to remap BAR\n", __func__);
141*4882a593Smuzhiyun 		goto failure_cleanup;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* read CAN2_HW_EN strap pin to detect how many CANBUS do we have */
145*4882a593Smuzhiyun 	count = ARRAY_SIZE(card->net_dev);
146*4882a593Smuzhiyun 	pci_read_config_byte(pdev, F81601_TRAP_REG, &tmp);
147*4882a593Smuzhiyun 	if (!(tmp & F81601_CAN2_HAS_EN))
148*4882a593Smuzhiyun 		count = 1;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
151*4882a593Smuzhiyun 		dev = alloc_sja1000dev(0);
152*4882a593Smuzhiyun 		if (!dev) {
153*4882a593Smuzhiyun 			err = -ENOMEM;
154*4882a593Smuzhiyun 			goto failure_cleanup;
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		priv = netdev_priv(dev);
158*4882a593Smuzhiyun 		priv->priv = card;
159*4882a593Smuzhiyun 		priv->irq_flags = IRQF_SHARED;
160*4882a593Smuzhiyun 		priv->reg_base = card->addr + 0x80 * i;
161*4882a593Smuzhiyun 		priv->read_reg = f81601_pci_read_reg;
162*4882a593Smuzhiyun 		priv->write_reg = f81601_pci_write_reg;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		if (internal_clk)
165*4882a593Smuzhiyun 			priv->can.clock.freq = 24000000 / 2;
166*4882a593Smuzhiyun 		else
167*4882a593Smuzhiyun 			priv->can.clock.freq = external_clk / 2;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		priv->ocr = OCR_TX0_PUSHPULL | OCR_TX1_PUSHPULL;
170*4882a593Smuzhiyun 		priv->cdr = CDR_CBP;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		SET_NETDEV_DEV(dev, &pdev->dev);
173*4882a593Smuzhiyun 		dev->dev_id = i;
174*4882a593Smuzhiyun 		dev->irq = pdev->irq;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		/* Register SJA1000 device */
177*4882a593Smuzhiyun 		err = register_sja1000dev(dev);
178*4882a593Smuzhiyun 		if (err) {
179*4882a593Smuzhiyun 			dev_err(&pdev->dev,
180*4882a593Smuzhiyun 				"%s: Registering device failed: %x\n", __func__,
181*4882a593Smuzhiyun 				err);
182*4882a593Smuzhiyun 			free_sja1000dev(dev);
183*4882a593Smuzhiyun 			goto failure_cleanup;
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		card->net_dev[i] = dev;
187*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Channel #%d, %s at 0x%p, irq %d\n", i,
188*4882a593Smuzhiyun 			 dev->name, priv->reg_base, dev->irq);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun  failure_cleanup:
194*4882a593Smuzhiyun 	dev_err(&pdev->dev, "%s: failed: %d. Cleaning Up.\n", __func__, err);
195*4882a593Smuzhiyun 	f81601_pci_remove(pdev);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return err;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct pci_driver f81601_pci_driver = {
201*4882a593Smuzhiyun 	.name =	"f81601",
202*4882a593Smuzhiyun 	.id_table = f81601_pci_tbl,
203*4882a593Smuzhiyun 	.probe = f81601_pci_probe,
204*4882a593Smuzhiyun 	.remove = f81601_pci_remove,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun MODULE_DESCRIPTION("Fintek F81601 PCIE to 2 CANBUS adaptor driver");
208*4882a593Smuzhiyun MODULE_AUTHOR("Peter Hong <peter_hong@fintek.com.tw>");
209*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun module_pci_driver(f81601_pci_driver);
212