1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2007 Wolfgang Grandegger <wg@grandegger.com>
4*4882a593Smuzhiyun * Copyright (C) 2008 Markus Plessing <plessing@ems-wuensche.com>
5*4882a593Smuzhiyun * Copyright (C) 2008 Sebastian Haas <haas@ems-wuensche.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/can/dev.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "sja1000.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DRV_NAME "ems_pci"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun MODULE_AUTHOR("Sebastian Haas <haas@ems-wuenche.com>");
23*4882a593Smuzhiyun MODULE_DESCRIPTION("Socket-CAN driver for EMS CPC-PCI/PCIe/104P CAN cards");
24*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("EMS CPC-PCI/PCIe/104P CAN card");
25*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define EMS_PCI_V1_MAX_CHAN 2
28*4882a593Smuzhiyun #define EMS_PCI_V2_MAX_CHAN 4
29*4882a593Smuzhiyun #define EMS_PCI_MAX_CHAN EMS_PCI_V2_MAX_CHAN
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct ems_pci_card {
32*4882a593Smuzhiyun int version;
33*4882a593Smuzhiyun int channels;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct pci_dev *pci_dev;
36*4882a593Smuzhiyun struct net_device *net_dev[EMS_PCI_MAX_CHAN];
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun void __iomem *conf_addr;
39*4882a593Smuzhiyun void __iomem *base_addr;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define EMS_PCI_CAN_CLOCK (16000000 / 2)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * Register definitions and descriptions are from LinCAN 0.3.3.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * PSB4610 PITA-2 bridge control registers
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun #define PITA2_ICR 0x00 /* Interrupt Control Register */
50*4882a593Smuzhiyun #define PITA2_ICR_INT0 0x00000002 /* [RC] INT0 Active/Clear */
51*4882a593Smuzhiyun #define PITA2_ICR_INT0_EN 0x00020000 /* [RW] Enable INT0 */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PITA2_MISC 0x1c /* Miscellaneous Register */
54*4882a593Smuzhiyun #define PITA2_MISC_CONFIG 0x04000000 /* Multiplexed parallel interface */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * Register definitions for the PLX 9030
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define PLX_ICSR 0x4c /* Interrupt Control/Status register */
60*4882a593Smuzhiyun #define PLX_ICSR_LINTI1_ENA 0x0001 /* LINTi1 Enable */
61*4882a593Smuzhiyun #define PLX_ICSR_PCIINT_ENA 0x0040 /* PCI Interrupt Enable */
62*4882a593Smuzhiyun #define PLX_ICSR_LINTI1_CLR 0x0400 /* Local Edge Triggerable Interrupt Clear */
63*4882a593Smuzhiyun #define PLX_ICSR_ENA_CLR (PLX_ICSR_LINTI1_ENA | PLX_ICSR_PCIINT_ENA | \
64*4882a593Smuzhiyun PLX_ICSR_LINTI1_CLR)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * The board configuration is probably following:
68*4882a593Smuzhiyun * RX1 is connected to ground.
69*4882a593Smuzhiyun * TX1 is not connected.
70*4882a593Smuzhiyun * CLKO is not connected.
71*4882a593Smuzhiyun * Setting the OCR register to 0xDA is a good idea.
72*4882a593Smuzhiyun * This means normal output mode, push-pull and the correct polarity.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun #define EMS_PCI_OCR (OCR_TX0_PUSHPULL | OCR_TX1_PUSHPULL)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * In the CDR register, you should set CBP to 1.
78*4882a593Smuzhiyun * You will probably also want to set the clock divider value to 7
79*4882a593Smuzhiyun * (meaning direct oscillator output) because the second SJA1000 chip
80*4882a593Smuzhiyun * is driven by the first one CLKOUT output.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun #define EMS_PCI_CDR (CDR_CBP | CDR_CLKOUT_MASK)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define EMS_PCI_V1_BASE_BAR 1
85*4882a593Smuzhiyun #define EMS_PCI_V1_CONF_SIZE 4096 /* size of PITA control area */
86*4882a593Smuzhiyun #define EMS_PCI_V2_BASE_BAR 2
87*4882a593Smuzhiyun #define EMS_PCI_V2_CONF_SIZE 128 /* size of PLX control area */
88*4882a593Smuzhiyun #define EMS_PCI_CAN_BASE_OFFSET 0x400 /* offset where the controllers starts */
89*4882a593Smuzhiyun #define EMS_PCI_CAN_CTRL_SIZE 0x200 /* memory size for each controller */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define EMS_PCI_BASE_SIZE 4096 /* size of controller area */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct pci_device_id ems_pci_tbl[] = {
94*4882a593Smuzhiyun /* CPC-PCI v1 */
95*4882a593Smuzhiyun {PCI_VENDOR_ID_SIEMENS, 0x2104, PCI_ANY_ID, PCI_ANY_ID,},
96*4882a593Smuzhiyun /* CPC-PCI v2 */
97*4882a593Smuzhiyun {PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, PCI_VENDOR_ID_PLX, 0x4000},
98*4882a593Smuzhiyun /* CPC-104P v2 */
99*4882a593Smuzhiyun {PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, PCI_VENDOR_ID_PLX, 0x4002},
100*4882a593Smuzhiyun {0,}
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ems_pci_tbl);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Helper to read internal registers from card logic (not CAN)
106*4882a593Smuzhiyun */
ems_pci_v1_readb(struct ems_pci_card * card,unsigned int port)107*4882a593Smuzhiyun static u8 ems_pci_v1_readb(struct ems_pci_card *card, unsigned int port)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun return readb(card->base_addr + (port * 4));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
ems_pci_v1_read_reg(const struct sja1000_priv * priv,int port)112*4882a593Smuzhiyun static u8 ems_pci_v1_read_reg(const struct sja1000_priv *priv, int port)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun return readb(priv->reg_base + (port * 4));
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
ems_pci_v1_write_reg(const struct sja1000_priv * priv,int port,u8 val)117*4882a593Smuzhiyun static void ems_pci_v1_write_reg(const struct sja1000_priv *priv,
118*4882a593Smuzhiyun int port, u8 val)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun writeb(val, priv->reg_base + (port * 4));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
ems_pci_v1_post_irq(const struct sja1000_priv * priv)123*4882a593Smuzhiyun static void ems_pci_v1_post_irq(const struct sja1000_priv *priv)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct ems_pci_card *card = (struct ems_pci_card *)priv->priv;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* reset int flag of pita */
128*4882a593Smuzhiyun writel(PITA2_ICR_INT0_EN | PITA2_ICR_INT0,
129*4882a593Smuzhiyun card->conf_addr + PITA2_ICR);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
ems_pci_v2_read_reg(const struct sja1000_priv * priv,int port)132*4882a593Smuzhiyun static u8 ems_pci_v2_read_reg(const struct sja1000_priv *priv, int port)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun return readb(priv->reg_base + port);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
ems_pci_v2_write_reg(const struct sja1000_priv * priv,int port,u8 val)137*4882a593Smuzhiyun static void ems_pci_v2_write_reg(const struct sja1000_priv *priv,
138*4882a593Smuzhiyun int port, u8 val)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun writeb(val, priv->reg_base + port);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
ems_pci_v2_post_irq(const struct sja1000_priv * priv)143*4882a593Smuzhiyun static void ems_pci_v2_post_irq(const struct sja1000_priv *priv)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct ems_pci_card *card = (struct ems_pci_card *)priv->priv;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun writel(PLX_ICSR_ENA_CLR, card->conf_addr + PLX_ICSR);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * Check if a CAN controller is present at the specified location
152*4882a593Smuzhiyun * by trying to set 'em into the PeliCAN mode
153*4882a593Smuzhiyun */
ems_pci_check_chan(const struct sja1000_priv * priv)154*4882a593Smuzhiyun static inline int ems_pci_check_chan(const struct sja1000_priv *priv)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun unsigned char res;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Make sure SJA1000 is in reset mode */
159*4882a593Smuzhiyun priv->write_reg(priv, SJA1000_MOD, 1);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun priv->write_reg(priv, SJA1000_CDR, CDR_PELICAN);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* read reset-values */
164*4882a593Smuzhiyun res = priv->read_reg(priv, SJA1000_CDR);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (res == CDR_PELICAN)
167*4882a593Smuzhiyun return 1;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
ems_pci_del_card(struct pci_dev * pdev)172*4882a593Smuzhiyun static void ems_pci_del_card(struct pci_dev *pdev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct ems_pci_card *card = pci_get_drvdata(pdev);
175*4882a593Smuzhiyun struct net_device *dev;
176*4882a593Smuzhiyun int i = 0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < card->channels; i++) {
179*4882a593Smuzhiyun dev = card->net_dev[i];
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (!dev)
182*4882a593Smuzhiyun continue;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dev_info(&pdev->dev, "Removing %s.\n", dev->name);
185*4882a593Smuzhiyun unregister_sja1000dev(dev);
186*4882a593Smuzhiyun free_sja1000dev(dev);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (card->base_addr != NULL)
190*4882a593Smuzhiyun pci_iounmap(card->pci_dev, card->base_addr);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (card->conf_addr != NULL)
193*4882a593Smuzhiyun pci_iounmap(card->pci_dev, card->conf_addr);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun kfree(card);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun pci_disable_device(pdev);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ems_pci_card_reset(struct ems_pci_card * card)200*4882a593Smuzhiyun static void ems_pci_card_reset(struct ems_pci_card *card)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun /* Request board reset */
203*4882a593Smuzhiyun writeb(0, card->base_addr);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Probe PCI device for EMS CAN signature and register each available
208*4882a593Smuzhiyun * CAN channel to SJA1000 Socket-CAN subsystem.
209*4882a593Smuzhiyun */
ems_pci_add_card(struct pci_dev * pdev,const struct pci_device_id * ent)210*4882a593Smuzhiyun static int ems_pci_add_card(struct pci_dev *pdev,
211*4882a593Smuzhiyun const struct pci_device_id *ent)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct sja1000_priv *priv;
214*4882a593Smuzhiyun struct net_device *dev;
215*4882a593Smuzhiyun struct ems_pci_card *card;
216*4882a593Smuzhiyun int max_chan, conf_size, base_bar;
217*4882a593Smuzhiyun int err, i;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Enabling PCI device */
220*4882a593Smuzhiyun if (pci_enable_device(pdev) < 0) {
221*4882a593Smuzhiyun dev_err(&pdev->dev, "Enabling PCI device failed\n");
222*4882a593Smuzhiyun return -ENODEV;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Allocating card structures to hold addresses, ... */
226*4882a593Smuzhiyun card = kzalloc(sizeof(struct ems_pci_card), GFP_KERNEL);
227*4882a593Smuzhiyun if (card == NULL) {
228*4882a593Smuzhiyun pci_disable_device(pdev);
229*4882a593Smuzhiyun return -ENOMEM;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun card->pci_dev = pdev;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun card->channels = 0;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (pdev->vendor == PCI_VENDOR_ID_PLX) {
239*4882a593Smuzhiyun card->version = 2; /* CPC-PCI v2 */
240*4882a593Smuzhiyun max_chan = EMS_PCI_V2_MAX_CHAN;
241*4882a593Smuzhiyun base_bar = EMS_PCI_V2_BASE_BAR;
242*4882a593Smuzhiyun conf_size = EMS_PCI_V2_CONF_SIZE;
243*4882a593Smuzhiyun } else {
244*4882a593Smuzhiyun card->version = 1; /* CPC-PCI v1 */
245*4882a593Smuzhiyun max_chan = EMS_PCI_V1_MAX_CHAN;
246*4882a593Smuzhiyun base_bar = EMS_PCI_V1_BASE_BAR;
247*4882a593Smuzhiyun conf_size = EMS_PCI_V1_CONF_SIZE;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Remap configuration space and controller memory area */
251*4882a593Smuzhiyun card->conf_addr = pci_iomap(pdev, 0, conf_size);
252*4882a593Smuzhiyun if (card->conf_addr == NULL) {
253*4882a593Smuzhiyun err = -ENOMEM;
254*4882a593Smuzhiyun goto failure_cleanup;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun card->base_addr = pci_iomap(pdev, base_bar, EMS_PCI_BASE_SIZE);
258*4882a593Smuzhiyun if (card->base_addr == NULL) {
259*4882a593Smuzhiyun err = -ENOMEM;
260*4882a593Smuzhiyun goto failure_cleanup;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (card->version == 1) {
264*4882a593Smuzhiyun /* Configure PITA-2 parallel interface (enable MUX) */
265*4882a593Smuzhiyun writel(PITA2_MISC_CONFIG, card->conf_addr + PITA2_MISC);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Check for unique EMS CAN signature */
268*4882a593Smuzhiyun if (ems_pci_v1_readb(card, 0) != 0x55 ||
269*4882a593Smuzhiyun ems_pci_v1_readb(card, 1) != 0xAA ||
270*4882a593Smuzhiyun ems_pci_v1_readb(card, 2) != 0x01 ||
271*4882a593Smuzhiyun ems_pci_v1_readb(card, 3) != 0xCB ||
272*4882a593Smuzhiyun ems_pci_v1_readb(card, 4) != 0x11) {
273*4882a593Smuzhiyun dev_err(&pdev->dev,
274*4882a593Smuzhiyun "Not EMS Dr. Thomas Wuensche interface\n");
275*4882a593Smuzhiyun err = -ENODEV;
276*4882a593Smuzhiyun goto failure_cleanup;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ems_pci_card_reset(card);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Detect available channels */
283*4882a593Smuzhiyun for (i = 0; i < max_chan; i++) {
284*4882a593Smuzhiyun dev = alloc_sja1000dev(0);
285*4882a593Smuzhiyun if (dev == NULL) {
286*4882a593Smuzhiyun err = -ENOMEM;
287*4882a593Smuzhiyun goto failure_cleanup;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun card->net_dev[i] = dev;
291*4882a593Smuzhiyun priv = netdev_priv(dev);
292*4882a593Smuzhiyun priv->priv = card;
293*4882a593Smuzhiyun priv->irq_flags = IRQF_SHARED;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun dev->irq = pdev->irq;
296*4882a593Smuzhiyun priv->reg_base = card->base_addr + EMS_PCI_CAN_BASE_OFFSET
297*4882a593Smuzhiyun + (i * EMS_PCI_CAN_CTRL_SIZE);
298*4882a593Smuzhiyun if (card->version == 1) {
299*4882a593Smuzhiyun priv->read_reg = ems_pci_v1_read_reg;
300*4882a593Smuzhiyun priv->write_reg = ems_pci_v1_write_reg;
301*4882a593Smuzhiyun priv->post_irq = ems_pci_v1_post_irq;
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun priv->read_reg = ems_pci_v2_read_reg;
304*4882a593Smuzhiyun priv->write_reg = ems_pci_v2_write_reg;
305*4882a593Smuzhiyun priv->post_irq = ems_pci_v2_post_irq;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Check if channel is present */
309*4882a593Smuzhiyun if (ems_pci_check_chan(priv)) {
310*4882a593Smuzhiyun priv->can.clock.freq = EMS_PCI_CAN_CLOCK;
311*4882a593Smuzhiyun priv->ocr = EMS_PCI_OCR;
312*4882a593Smuzhiyun priv->cdr = EMS_PCI_CDR;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
315*4882a593Smuzhiyun dev->dev_id = i;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (card->version == 1)
318*4882a593Smuzhiyun /* reset int flag of pita */
319*4882a593Smuzhiyun writel(PITA2_ICR_INT0_EN | PITA2_ICR_INT0,
320*4882a593Smuzhiyun card->conf_addr + PITA2_ICR);
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun /* enable IRQ in PLX 9030 */
323*4882a593Smuzhiyun writel(PLX_ICSR_ENA_CLR,
324*4882a593Smuzhiyun card->conf_addr + PLX_ICSR);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Register SJA1000 device */
327*4882a593Smuzhiyun err = register_sja1000dev(dev);
328*4882a593Smuzhiyun if (err) {
329*4882a593Smuzhiyun dev_err(&pdev->dev, "Registering device failed "
330*4882a593Smuzhiyun "(err=%d)\n", err);
331*4882a593Smuzhiyun free_sja1000dev(dev);
332*4882a593Smuzhiyun goto failure_cleanup;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun card->channels++;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun dev_info(&pdev->dev, "Channel #%d at 0x%p, irq %d\n",
338*4882a593Smuzhiyun i + 1, priv->reg_base, dev->irq);
339*4882a593Smuzhiyun } else {
340*4882a593Smuzhiyun free_sja1000dev(dev);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun failure_cleanup:
347*4882a593Smuzhiyun dev_err(&pdev->dev, "Error: %d. Cleaning Up.\n", err);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ems_pci_del_card(pdev);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return err;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static struct pci_driver ems_pci_driver = {
355*4882a593Smuzhiyun .name = DRV_NAME,
356*4882a593Smuzhiyun .id_table = ems_pci_tbl,
357*4882a593Smuzhiyun .probe = ems_pci_add_card,
358*4882a593Smuzhiyun .remove = ems_pci_del_card,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun module_pci_driver(ems_pci_driver);
362