1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Renesas R-Car CAN FD device driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corp.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun /* The R-Car CAN FD controller can operate in either one of the below two modes
8*4882a593Smuzhiyun * - CAN FD only mode
9*4882a593Smuzhiyun * - Classical CAN (CAN 2.0) only mode
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This driver puts the controller in CAN FD only mode by default. In this
12*4882a593Smuzhiyun * mode, the controller acts as a CAN FD node that can also interoperate with
13*4882a593Smuzhiyun * CAN 2.0 nodes.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * To switch the controller to Classical CAN (CAN 2.0) only mode, add
16*4882a593Smuzhiyun * "renesas,no-can-fd" optional property to the device tree node. A h/w reset is
17*4882a593Smuzhiyun * also required to switch modes.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Note: The h/w manual register naming convention is clumsy and not acceptable
20*4882a593Smuzhiyun * to use as it is in the driver. However, those names are added as comments
21*4882a593Smuzhiyun * wherever it is modified to a readable name.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/moduleparam.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/types.h>
28*4882a593Smuzhiyun #include <linux/interrupt.h>
29*4882a593Smuzhiyun #include <linux/errno.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/can/led.h>
33*4882a593Smuzhiyun #include <linux/can/dev.h>
34*4882a593Smuzhiyun #include <linux/clk.h>
35*4882a593Smuzhiyun #include <linux/of.h>
36*4882a593Smuzhiyun #include <linux/of_device.h>
37*4882a593Smuzhiyun #include <linux/bitmap.h>
38*4882a593Smuzhiyun #include <linux/bitops.h>
39*4882a593Smuzhiyun #include <linux/iopoll.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define RCANFD_DRV_NAME "rcar_canfd"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Global register bits */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* RSCFDnCFDGRMCFG */
46*4882a593Smuzhiyun #define RCANFD_GRMCFG_RCMC BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* RSCFDnCFDGCFG / RSCFDnGCFG */
49*4882a593Smuzhiyun #define RCANFD_GCFG_EEFE BIT(6)
50*4882a593Smuzhiyun #define RCANFD_GCFG_CMPOC BIT(5) /* CAN FD only */
51*4882a593Smuzhiyun #define RCANFD_GCFG_DCS BIT(4)
52*4882a593Smuzhiyun #define RCANFD_GCFG_DCE BIT(1)
53*4882a593Smuzhiyun #define RCANFD_GCFG_TPRI BIT(0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* RSCFDnCFDGCTR / RSCFDnGCTR */
56*4882a593Smuzhiyun #define RCANFD_GCTR_TSRST BIT(16)
57*4882a593Smuzhiyun #define RCANFD_GCTR_CFMPOFIE BIT(11) /* CAN FD only */
58*4882a593Smuzhiyun #define RCANFD_GCTR_THLEIE BIT(10)
59*4882a593Smuzhiyun #define RCANFD_GCTR_MEIE BIT(9)
60*4882a593Smuzhiyun #define RCANFD_GCTR_DEIE BIT(8)
61*4882a593Smuzhiyun #define RCANFD_GCTR_GSLPR BIT(2)
62*4882a593Smuzhiyun #define RCANFD_GCTR_GMDC_MASK (0x3)
63*4882a593Smuzhiyun #define RCANFD_GCTR_GMDC_GOPM (0x0)
64*4882a593Smuzhiyun #define RCANFD_GCTR_GMDC_GRESET (0x1)
65*4882a593Smuzhiyun #define RCANFD_GCTR_GMDC_GTEST (0x2)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* RSCFDnCFDGSTS / RSCFDnGSTS */
68*4882a593Smuzhiyun #define RCANFD_GSTS_GRAMINIT BIT(3)
69*4882a593Smuzhiyun #define RCANFD_GSTS_GSLPSTS BIT(2)
70*4882a593Smuzhiyun #define RCANFD_GSTS_GHLTSTS BIT(1)
71*4882a593Smuzhiyun #define RCANFD_GSTS_GRSTSTS BIT(0)
72*4882a593Smuzhiyun /* Non-operational status */
73*4882a593Smuzhiyun #define RCANFD_GSTS_GNOPM (BIT(0) | BIT(1) | BIT(2) | BIT(3))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* RSCFDnCFDGERFL / RSCFDnGERFL */
76*4882a593Smuzhiyun #define RCANFD_GERFL_EEF1 BIT(17)
77*4882a593Smuzhiyun #define RCANFD_GERFL_EEF0 BIT(16)
78*4882a593Smuzhiyun #define RCANFD_GERFL_CMPOF BIT(3) /* CAN FD only */
79*4882a593Smuzhiyun #define RCANFD_GERFL_THLES BIT(2)
80*4882a593Smuzhiyun #define RCANFD_GERFL_MES BIT(1)
81*4882a593Smuzhiyun #define RCANFD_GERFL_DEF BIT(0)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define RCANFD_GERFL_ERR(gpriv, x) ((x) & (RCANFD_GERFL_EEF1 |\
84*4882a593Smuzhiyun RCANFD_GERFL_EEF0 | RCANFD_GERFL_MES |\
85*4882a593Smuzhiyun (gpriv->fdmode ?\
86*4882a593Smuzhiyun RCANFD_GERFL_CMPOF : 0)))
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* AFL Rx rules registers */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* RSCFDnCFDGAFLCFG0 / RSCFDnGAFLCFG0 */
91*4882a593Smuzhiyun #define RCANFD_GAFLCFG_SETRNC(n, x) (((x) & 0xff) << (24 - n * 8))
92*4882a593Smuzhiyun #define RCANFD_GAFLCFG_GETRNC(n, x) (((x) >> (24 - n * 8)) & 0xff)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* RSCFDnCFDGAFLECTR / RSCFDnGAFLECTR */
95*4882a593Smuzhiyun #define RCANFD_GAFLECTR_AFLDAE BIT(8)
96*4882a593Smuzhiyun #define RCANFD_GAFLECTR_AFLPN(x) ((x) & 0x1f)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* RSCFDnCFDGAFLIDj / RSCFDnGAFLIDj */
99*4882a593Smuzhiyun #define RCANFD_GAFLID_GAFLLB BIT(29)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* RSCFDnCFDGAFLP1_j / RSCFDnGAFLP1_j */
102*4882a593Smuzhiyun #define RCANFD_GAFLP1_GAFLFDP(x) (1 << (x))
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Channel register bits */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* RSCFDnCmCFG - Classical CAN only */
107*4882a593Smuzhiyun #define RCANFD_CFG_SJW(x) (((x) & 0x3) << 24)
108*4882a593Smuzhiyun #define RCANFD_CFG_TSEG2(x) (((x) & 0x7) << 20)
109*4882a593Smuzhiyun #define RCANFD_CFG_TSEG1(x) (((x) & 0xf) << 16)
110*4882a593Smuzhiyun #define RCANFD_CFG_BRP(x) (((x) & 0x3ff) << 0)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* RSCFDnCFDCmNCFG - CAN FD only */
113*4882a593Smuzhiyun #define RCANFD_NCFG_NTSEG2(x) (((x) & 0x1f) << 24)
114*4882a593Smuzhiyun #define RCANFD_NCFG_NTSEG1(x) (((x) & 0x7f) << 16)
115*4882a593Smuzhiyun #define RCANFD_NCFG_NSJW(x) (((x) & 0x1f) << 11)
116*4882a593Smuzhiyun #define RCANFD_NCFG_NBRP(x) (((x) & 0x3ff) << 0)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* RSCFDnCFDCmCTR / RSCFDnCmCTR */
119*4882a593Smuzhiyun #define RCANFD_CCTR_CTME BIT(24)
120*4882a593Smuzhiyun #define RCANFD_CCTR_ERRD BIT(23)
121*4882a593Smuzhiyun #define RCANFD_CCTR_BOM_MASK (0x3 << 21)
122*4882a593Smuzhiyun #define RCANFD_CCTR_BOM_ISO (0x0 << 21)
123*4882a593Smuzhiyun #define RCANFD_CCTR_BOM_BENTRY (0x1 << 21)
124*4882a593Smuzhiyun #define RCANFD_CCTR_BOM_BEND (0x2 << 21)
125*4882a593Smuzhiyun #define RCANFD_CCTR_TDCVFIE BIT(19)
126*4882a593Smuzhiyun #define RCANFD_CCTR_SOCOIE BIT(18)
127*4882a593Smuzhiyun #define RCANFD_CCTR_EOCOIE BIT(17)
128*4882a593Smuzhiyun #define RCANFD_CCTR_TAIE BIT(16)
129*4882a593Smuzhiyun #define RCANFD_CCTR_ALIE BIT(15)
130*4882a593Smuzhiyun #define RCANFD_CCTR_BLIE BIT(14)
131*4882a593Smuzhiyun #define RCANFD_CCTR_OLIE BIT(13)
132*4882a593Smuzhiyun #define RCANFD_CCTR_BORIE BIT(12)
133*4882a593Smuzhiyun #define RCANFD_CCTR_BOEIE BIT(11)
134*4882a593Smuzhiyun #define RCANFD_CCTR_EPIE BIT(10)
135*4882a593Smuzhiyun #define RCANFD_CCTR_EWIE BIT(9)
136*4882a593Smuzhiyun #define RCANFD_CCTR_BEIE BIT(8)
137*4882a593Smuzhiyun #define RCANFD_CCTR_CSLPR BIT(2)
138*4882a593Smuzhiyun #define RCANFD_CCTR_CHMDC_MASK (0x3)
139*4882a593Smuzhiyun #define RCANFD_CCTR_CHDMC_COPM (0x0)
140*4882a593Smuzhiyun #define RCANFD_CCTR_CHDMC_CRESET (0x1)
141*4882a593Smuzhiyun #define RCANFD_CCTR_CHDMC_CHLT (0x2)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* RSCFDnCFDCmSTS / RSCFDnCmSTS */
144*4882a593Smuzhiyun #define RCANFD_CSTS_COMSTS BIT(7)
145*4882a593Smuzhiyun #define RCANFD_CSTS_RECSTS BIT(6)
146*4882a593Smuzhiyun #define RCANFD_CSTS_TRMSTS BIT(5)
147*4882a593Smuzhiyun #define RCANFD_CSTS_BOSTS BIT(4)
148*4882a593Smuzhiyun #define RCANFD_CSTS_EPSTS BIT(3)
149*4882a593Smuzhiyun #define RCANFD_CSTS_SLPSTS BIT(2)
150*4882a593Smuzhiyun #define RCANFD_CSTS_HLTSTS BIT(1)
151*4882a593Smuzhiyun #define RCANFD_CSTS_CRSTSTS BIT(0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define RCANFD_CSTS_TECCNT(x) (((x) >> 24) & 0xff)
154*4882a593Smuzhiyun #define RCANFD_CSTS_RECCNT(x) (((x) >> 16) & 0xff)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* RSCFDnCFDCmERFL / RSCFDnCmERFL */
157*4882a593Smuzhiyun #define RCANFD_CERFL_ADERR BIT(14)
158*4882a593Smuzhiyun #define RCANFD_CERFL_B0ERR BIT(13)
159*4882a593Smuzhiyun #define RCANFD_CERFL_B1ERR BIT(12)
160*4882a593Smuzhiyun #define RCANFD_CERFL_CERR BIT(11)
161*4882a593Smuzhiyun #define RCANFD_CERFL_AERR BIT(10)
162*4882a593Smuzhiyun #define RCANFD_CERFL_FERR BIT(9)
163*4882a593Smuzhiyun #define RCANFD_CERFL_SERR BIT(8)
164*4882a593Smuzhiyun #define RCANFD_CERFL_ALF BIT(7)
165*4882a593Smuzhiyun #define RCANFD_CERFL_BLF BIT(6)
166*4882a593Smuzhiyun #define RCANFD_CERFL_OVLF BIT(5)
167*4882a593Smuzhiyun #define RCANFD_CERFL_BORF BIT(4)
168*4882a593Smuzhiyun #define RCANFD_CERFL_BOEF BIT(3)
169*4882a593Smuzhiyun #define RCANFD_CERFL_EPF BIT(2)
170*4882a593Smuzhiyun #define RCANFD_CERFL_EWF BIT(1)
171*4882a593Smuzhiyun #define RCANFD_CERFL_BEF BIT(0)
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define RCANFD_CERFL_ERR(x) ((x) & (0x7fff)) /* above bits 14:0 */
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* RSCFDnCFDCmDCFG */
176*4882a593Smuzhiyun #define RCANFD_DCFG_DSJW(x) (((x) & 0x7) << 24)
177*4882a593Smuzhiyun #define RCANFD_DCFG_DTSEG2(x) (((x) & 0x7) << 20)
178*4882a593Smuzhiyun #define RCANFD_DCFG_DTSEG1(x) (((x) & 0xf) << 16)
179*4882a593Smuzhiyun #define RCANFD_DCFG_DBRP(x) (((x) & 0xff) << 0)
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* RSCFDnCFDCmFDCFG */
182*4882a593Smuzhiyun #define RCANFD_FDCFG_TDCE BIT(9)
183*4882a593Smuzhiyun #define RCANFD_FDCFG_TDCOC BIT(8)
184*4882a593Smuzhiyun #define RCANFD_FDCFG_TDCO(x) (((x) & 0x7f) >> 16)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* RSCFDnCFDRFCCx */
187*4882a593Smuzhiyun #define RCANFD_RFCC_RFIM BIT(12)
188*4882a593Smuzhiyun #define RCANFD_RFCC_RFDC(x) (((x) & 0x7) << 8)
189*4882a593Smuzhiyun #define RCANFD_RFCC_RFPLS(x) (((x) & 0x7) << 4)
190*4882a593Smuzhiyun #define RCANFD_RFCC_RFIE BIT(1)
191*4882a593Smuzhiyun #define RCANFD_RFCC_RFE BIT(0)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* RSCFDnCFDRFSTSx */
194*4882a593Smuzhiyun #define RCANFD_RFSTS_RFIF BIT(3)
195*4882a593Smuzhiyun #define RCANFD_RFSTS_RFMLT BIT(2)
196*4882a593Smuzhiyun #define RCANFD_RFSTS_RFFLL BIT(1)
197*4882a593Smuzhiyun #define RCANFD_RFSTS_RFEMP BIT(0)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* RSCFDnCFDRFIDx */
200*4882a593Smuzhiyun #define RCANFD_RFID_RFIDE BIT(31)
201*4882a593Smuzhiyun #define RCANFD_RFID_RFRTR BIT(30)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* RSCFDnCFDRFPTRx */
204*4882a593Smuzhiyun #define RCANFD_RFPTR_RFDLC(x) (((x) >> 28) & 0xf)
205*4882a593Smuzhiyun #define RCANFD_RFPTR_RFPTR(x) (((x) >> 16) & 0xfff)
206*4882a593Smuzhiyun #define RCANFD_RFPTR_RFTS(x) (((x) >> 0) & 0xffff)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* RSCFDnCFDRFFDSTSx */
209*4882a593Smuzhiyun #define RCANFD_RFFDSTS_RFFDF BIT(2)
210*4882a593Smuzhiyun #define RCANFD_RFFDSTS_RFBRS BIT(1)
211*4882a593Smuzhiyun #define RCANFD_RFFDSTS_RFESI BIT(0)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Common FIFO bits */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* RSCFDnCFDCFCCk */
216*4882a593Smuzhiyun #define RCANFD_CFCC_CFTML(x) (((x) & 0xf) << 20)
217*4882a593Smuzhiyun #define RCANFD_CFCC_CFM(x) (((x) & 0x3) << 16)
218*4882a593Smuzhiyun #define RCANFD_CFCC_CFIM BIT(12)
219*4882a593Smuzhiyun #define RCANFD_CFCC_CFDC(x) (((x) & 0x7) << 8)
220*4882a593Smuzhiyun #define RCANFD_CFCC_CFPLS(x) (((x) & 0x7) << 4)
221*4882a593Smuzhiyun #define RCANFD_CFCC_CFTXIE BIT(2)
222*4882a593Smuzhiyun #define RCANFD_CFCC_CFE BIT(0)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* RSCFDnCFDCFSTSk */
225*4882a593Smuzhiyun #define RCANFD_CFSTS_CFMC(x) (((x) >> 8) & 0xff)
226*4882a593Smuzhiyun #define RCANFD_CFSTS_CFTXIF BIT(4)
227*4882a593Smuzhiyun #define RCANFD_CFSTS_CFMLT BIT(2)
228*4882a593Smuzhiyun #define RCANFD_CFSTS_CFFLL BIT(1)
229*4882a593Smuzhiyun #define RCANFD_CFSTS_CFEMP BIT(0)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* RSCFDnCFDCFIDk */
232*4882a593Smuzhiyun #define RCANFD_CFID_CFIDE BIT(31)
233*4882a593Smuzhiyun #define RCANFD_CFID_CFRTR BIT(30)
234*4882a593Smuzhiyun #define RCANFD_CFID_CFID_MASK(x) ((x) & 0x1fffffff)
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* RSCFDnCFDCFPTRk */
237*4882a593Smuzhiyun #define RCANFD_CFPTR_CFDLC(x) (((x) & 0xf) << 28)
238*4882a593Smuzhiyun #define RCANFD_CFPTR_CFPTR(x) (((x) & 0xfff) << 16)
239*4882a593Smuzhiyun #define RCANFD_CFPTR_CFTS(x) (((x) & 0xff) << 0)
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* RSCFDnCFDCFFDCSTSk */
242*4882a593Smuzhiyun #define RCANFD_CFFDCSTS_CFFDF BIT(2)
243*4882a593Smuzhiyun #define RCANFD_CFFDCSTS_CFBRS BIT(1)
244*4882a593Smuzhiyun #define RCANFD_CFFDCSTS_CFESI BIT(0)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* This controller supports either Classical CAN only mode or CAN FD only mode.
247*4882a593Smuzhiyun * These modes are supported in two separate set of register maps & names.
248*4882a593Smuzhiyun * However, some of the register offsets are common for both modes. Those
249*4882a593Smuzhiyun * offsets are listed below as Common registers.
250*4882a593Smuzhiyun *
251*4882a593Smuzhiyun * The CAN FD only mode specific registers & Classical CAN only mode specific
252*4882a593Smuzhiyun * registers are listed separately. Their register names starts with
253*4882a593Smuzhiyun * RCANFD_F_xxx & RCANFD_C_xxx respectively.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Common registers */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* RSCFDnCFDCmNCFG / RSCFDnCmCFG */
259*4882a593Smuzhiyun #define RCANFD_CCFG(m) (0x0000 + (0x10 * (m)))
260*4882a593Smuzhiyun /* RSCFDnCFDCmCTR / RSCFDnCmCTR */
261*4882a593Smuzhiyun #define RCANFD_CCTR(m) (0x0004 + (0x10 * (m)))
262*4882a593Smuzhiyun /* RSCFDnCFDCmSTS / RSCFDnCmSTS */
263*4882a593Smuzhiyun #define RCANFD_CSTS(m) (0x0008 + (0x10 * (m)))
264*4882a593Smuzhiyun /* RSCFDnCFDCmERFL / RSCFDnCmERFL */
265*4882a593Smuzhiyun #define RCANFD_CERFL(m) (0x000C + (0x10 * (m)))
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* RSCFDnCFDGCFG / RSCFDnGCFG */
268*4882a593Smuzhiyun #define RCANFD_GCFG (0x0084)
269*4882a593Smuzhiyun /* RSCFDnCFDGCTR / RSCFDnGCTR */
270*4882a593Smuzhiyun #define RCANFD_GCTR (0x0088)
271*4882a593Smuzhiyun /* RSCFDnCFDGCTS / RSCFDnGCTS */
272*4882a593Smuzhiyun #define RCANFD_GSTS (0x008c)
273*4882a593Smuzhiyun /* RSCFDnCFDGERFL / RSCFDnGERFL */
274*4882a593Smuzhiyun #define RCANFD_GERFL (0x0090)
275*4882a593Smuzhiyun /* RSCFDnCFDGTSC / RSCFDnGTSC */
276*4882a593Smuzhiyun #define RCANFD_GTSC (0x0094)
277*4882a593Smuzhiyun /* RSCFDnCFDGAFLECTR / RSCFDnGAFLECTR */
278*4882a593Smuzhiyun #define RCANFD_GAFLECTR (0x0098)
279*4882a593Smuzhiyun /* RSCFDnCFDGAFLCFG0 / RSCFDnGAFLCFG0 */
280*4882a593Smuzhiyun #define RCANFD_GAFLCFG0 (0x009c)
281*4882a593Smuzhiyun /* RSCFDnCFDGAFLCFG1 / RSCFDnGAFLCFG1 */
282*4882a593Smuzhiyun #define RCANFD_GAFLCFG1 (0x00a0)
283*4882a593Smuzhiyun /* RSCFDnCFDRMNB / RSCFDnRMNB */
284*4882a593Smuzhiyun #define RCANFD_RMNB (0x00a4)
285*4882a593Smuzhiyun /* RSCFDnCFDRMND / RSCFDnRMND */
286*4882a593Smuzhiyun #define RCANFD_RMND(y) (0x00a8 + (0x04 * (y)))
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* RSCFDnCFDRFCCx / RSCFDnRFCCx */
289*4882a593Smuzhiyun #define RCANFD_RFCC(x) (0x00b8 + (0x04 * (x)))
290*4882a593Smuzhiyun /* RSCFDnCFDRFSTSx / RSCFDnRFSTSx */
291*4882a593Smuzhiyun #define RCANFD_RFSTS(x) (0x00d8 + (0x04 * (x)))
292*4882a593Smuzhiyun /* RSCFDnCFDRFPCTRx / RSCFDnRFPCTRx */
293*4882a593Smuzhiyun #define RCANFD_RFPCTR(x) (0x00f8 + (0x04 * (x)))
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Common FIFO Control registers */
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* RSCFDnCFDCFCCx / RSCFDnCFCCx */
298*4882a593Smuzhiyun #define RCANFD_CFCC(ch, idx) (0x0118 + (0x0c * (ch)) + \
299*4882a593Smuzhiyun (0x04 * (idx)))
300*4882a593Smuzhiyun /* RSCFDnCFDCFSTSx / RSCFDnCFSTSx */
301*4882a593Smuzhiyun #define RCANFD_CFSTS(ch, idx) (0x0178 + (0x0c * (ch)) + \
302*4882a593Smuzhiyun (0x04 * (idx)))
303*4882a593Smuzhiyun /* RSCFDnCFDCFPCTRx / RSCFDnCFPCTRx */
304*4882a593Smuzhiyun #define RCANFD_CFPCTR(ch, idx) (0x01d8 + (0x0c * (ch)) + \
305*4882a593Smuzhiyun (0x04 * (idx)))
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* RSCFDnCFDFESTS / RSCFDnFESTS */
308*4882a593Smuzhiyun #define RCANFD_FESTS (0x0238)
309*4882a593Smuzhiyun /* RSCFDnCFDFFSTS / RSCFDnFFSTS */
310*4882a593Smuzhiyun #define RCANFD_FFSTS (0x023c)
311*4882a593Smuzhiyun /* RSCFDnCFDFMSTS / RSCFDnFMSTS */
312*4882a593Smuzhiyun #define RCANFD_FMSTS (0x0240)
313*4882a593Smuzhiyun /* RSCFDnCFDRFISTS / RSCFDnRFISTS */
314*4882a593Smuzhiyun #define RCANFD_RFISTS (0x0244)
315*4882a593Smuzhiyun /* RSCFDnCFDCFRISTS / RSCFDnCFRISTS */
316*4882a593Smuzhiyun #define RCANFD_CFRISTS (0x0248)
317*4882a593Smuzhiyun /* RSCFDnCFDCFTISTS / RSCFDnCFTISTS */
318*4882a593Smuzhiyun #define RCANFD_CFTISTS (0x024c)
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* RSCFDnCFDTMCp / RSCFDnTMCp */
321*4882a593Smuzhiyun #define RCANFD_TMC(p) (0x0250 + (0x01 * (p)))
322*4882a593Smuzhiyun /* RSCFDnCFDTMSTSp / RSCFDnTMSTSp */
323*4882a593Smuzhiyun #define RCANFD_TMSTS(p) (0x02d0 + (0x01 * (p)))
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* RSCFDnCFDTMTRSTSp / RSCFDnTMTRSTSp */
326*4882a593Smuzhiyun #define RCANFD_TMTRSTS(y) (0x0350 + (0x04 * (y)))
327*4882a593Smuzhiyun /* RSCFDnCFDTMTARSTSp / RSCFDnTMTARSTSp */
328*4882a593Smuzhiyun #define RCANFD_TMTARSTS(y) (0x0360 + (0x04 * (y)))
329*4882a593Smuzhiyun /* RSCFDnCFDTMTCSTSp / RSCFDnTMTCSTSp */
330*4882a593Smuzhiyun #define RCANFD_TMTCSTS(y) (0x0370 + (0x04 * (y)))
331*4882a593Smuzhiyun /* RSCFDnCFDTMTASTSp / RSCFDnTMTASTSp */
332*4882a593Smuzhiyun #define RCANFD_TMTASTS(y) (0x0380 + (0x04 * (y)))
333*4882a593Smuzhiyun /* RSCFDnCFDTMIECy / RSCFDnTMIECy */
334*4882a593Smuzhiyun #define RCANFD_TMIEC(y) (0x0390 + (0x04 * (y)))
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* RSCFDnCFDTXQCCm / RSCFDnTXQCCm */
337*4882a593Smuzhiyun #define RCANFD_TXQCC(m) (0x03a0 + (0x04 * (m)))
338*4882a593Smuzhiyun /* RSCFDnCFDTXQSTSm / RSCFDnTXQSTSm */
339*4882a593Smuzhiyun #define RCANFD_TXQSTS(m) (0x03c0 + (0x04 * (m)))
340*4882a593Smuzhiyun /* RSCFDnCFDTXQPCTRm / RSCFDnTXQPCTRm */
341*4882a593Smuzhiyun #define RCANFD_TXQPCTR(m) (0x03e0 + (0x04 * (m)))
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* RSCFDnCFDTHLCCm / RSCFDnTHLCCm */
344*4882a593Smuzhiyun #define RCANFD_THLCC(m) (0x0400 + (0x04 * (m)))
345*4882a593Smuzhiyun /* RSCFDnCFDTHLSTSm / RSCFDnTHLSTSm */
346*4882a593Smuzhiyun #define RCANFD_THLSTS(m) (0x0420 + (0x04 * (m)))
347*4882a593Smuzhiyun /* RSCFDnCFDTHLPCTRm / RSCFDnTHLPCTRm */
348*4882a593Smuzhiyun #define RCANFD_THLPCTR(m) (0x0440 + (0x04 * (m)))
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* RSCFDnCFDGTINTSTS0 / RSCFDnGTINTSTS0 */
351*4882a593Smuzhiyun #define RCANFD_GTINTSTS0 (0x0460)
352*4882a593Smuzhiyun /* RSCFDnCFDGTINTSTS1 / RSCFDnGTINTSTS1 */
353*4882a593Smuzhiyun #define RCANFD_GTINTSTS1 (0x0464)
354*4882a593Smuzhiyun /* RSCFDnCFDGTSTCFG / RSCFDnGTSTCFG */
355*4882a593Smuzhiyun #define RCANFD_GTSTCFG (0x0468)
356*4882a593Smuzhiyun /* RSCFDnCFDGTSTCTR / RSCFDnGTSTCTR */
357*4882a593Smuzhiyun #define RCANFD_GTSTCTR (0x046c)
358*4882a593Smuzhiyun /* RSCFDnCFDGLOCKK / RSCFDnGLOCKK */
359*4882a593Smuzhiyun #define RCANFD_GLOCKK (0x047c)
360*4882a593Smuzhiyun /* RSCFDnCFDGRMCFG */
361*4882a593Smuzhiyun #define RCANFD_GRMCFG (0x04fc)
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* RSCFDnCFDGAFLIDj / RSCFDnGAFLIDj */
364*4882a593Smuzhiyun #define RCANFD_GAFLID(offset, j) ((offset) + (0x10 * (j)))
365*4882a593Smuzhiyun /* RSCFDnCFDGAFLMj / RSCFDnGAFLMj */
366*4882a593Smuzhiyun #define RCANFD_GAFLM(offset, j) ((offset) + 0x04 + (0x10 * (j)))
367*4882a593Smuzhiyun /* RSCFDnCFDGAFLP0j / RSCFDnGAFLP0j */
368*4882a593Smuzhiyun #define RCANFD_GAFLP0(offset, j) ((offset) + 0x08 + (0x10 * (j)))
369*4882a593Smuzhiyun /* RSCFDnCFDGAFLP1j / RSCFDnGAFLP1j */
370*4882a593Smuzhiyun #define RCANFD_GAFLP1(offset, j) ((offset) + 0x0c + (0x10 * (j)))
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Classical CAN only mode register map */
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* RSCFDnGAFLXXXj offset */
375*4882a593Smuzhiyun #define RCANFD_C_GAFL_OFFSET (0x0500)
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* RSCFDnRMXXXq -> RCANFD_C_RMXXX(q) */
378*4882a593Smuzhiyun #define RCANFD_C_RMID(q) (0x0600 + (0x10 * (q)))
379*4882a593Smuzhiyun #define RCANFD_C_RMPTR(q) (0x0604 + (0x10 * (q)))
380*4882a593Smuzhiyun #define RCANFD_C_RMDF0(q) (0x0608 + (0x10 * (q)))
381*4882a593Smuzhiyun #define RCANFD_C_RMDF1(q) (0x060c + (0x10 * (q)))
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* RSCFDnRFXXx -> RCANFD_C_RFXX(x) */
384*4882a593Smuzhiyun #define RCANFD_C_RFOFFSET (0x0e00)
385*4882a593Smuzhiyun #define RCANFD_C_RFID(x) (RCANFD_C_RFOFFSET + (0x10 * (x)))
386*4882a593Smuzhiyun #define RCANFD_C_RFPTR(x) (RCANFD_C_RFOFFSET + 0x04 + \
387*4882a593Smuzhiyun (0x10 * (x)))
388*4882a593Smuzhiyun #define RCANFD_C_RFDF(x, df) (RCANFD_C_RFOFFSET + 0x08 + \
389*4882a593Smuzhiyun (0x10 * (x)) + (0x04 * (df)))
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* RSCFDnCFXXk -> RCANFD_C_CFXX(ch, k) */
392*4882a593Smuzhiyun #define RCANFD_C_CFOFFSET (0x0e80)
393*4882a593Smuzhiyun #define RCANFD_C_CFID(ch, idx) (RCANFD_C_CFOFFSET + (0x30 * (ch)) + \
394*4882a593Smuzhiyun (0x10 * (idx)))
395*4882a593Smuzhiyun #define RCANFD_C_CFPTR(ch, idx) (RCANFD_C_CFOFFSET + 0x04 + \
396*4882a593Smuzhiyun (0x30 * (ch)) + (0x10 * (idx)))
397*4882a593Smuzhiyun #define RCANFD_C_CFDF(ch, idx, df) (RCANFD_C_CFOFFSET + 0x08 + \
398*4882a593Smuzhiyun (0x30 * (ch)) + (0x10 * (idx)) + \
399*4882a593Smuzhiyun (0x04 * (df)))
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* RSCFDnTMXXp -> RCANFD_C_TMXX(p) */
402*4882a593Smuzhiyun #define RCANFD_C_TMID(p) (0x1000 + (0x10 * (p)))
403*4882a593Smuzhiyun #define RCANFD_C_TMPTR(p) (0x1004 + (0x10 * (p)))
404*4882a593Smuzhiyun #define RCANFD_C_TMDF0(p) (0x1008 + (0x10 * (p)))
405*4882a593Smuzhiyun #define RCANFD_C_TMDF1(p) (0x100c + (0x10 * (p)))
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* RSCFDnTHLACCm */
408*4882a593Smuzhiyun #define RCANFD_C_THLACC(m) (0x1800 + (0x04 * (m)))
409*4882a593Smuzhiyun /* RSCFDnRPGACCr */
410*4882a593Smuzhiyun #define RCANFD_C_RPGACC(r) (0x1900 + (0x04 * (r)))
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* CAN FD mode specific register map */
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* RSCFDnCFDCmXXX -> RCANFD_F_XXX(m) */
415*4882a593Smuzhiyun #define RCANFD_F_DCFG(m) (0x0500 + (0x20 * (m)))
416*4882a593Smuzhiyun #define RCANFD_F_CFDCFG(m) (0x0504 + (0x20 * (m)))
417*4882a593Smuzhiyun #define RCANFD_F_CFDCTR(m) (0x0508 + (0x20 * (m)))
418*4882a593Smuzhiyun #define RCANFD_F_CFDSTS(m) (0x050c + (0x20 * (m)))
419*4882a593Smuzhiyun #define RCANFD_F_CFDCRC(m) (0x0510 + (0x20 * (m)))
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* RSCFDnCFDGAFLXXXj offset */
422*4882a593Smuzhiyun #define RCANFD_F_GAFL_OFFSET (0x1000)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* RSCFDnCFDRMXXXq -> RCANFD_F_RMXXX(q) */
425*4882a593Smuzhiyun #define RCANFD_F_RMID(q) (0x2000 + (0x20 * (q)))
426*4882a593Smuzhiyun #define RCANFD_F_RMPTR(q) (0x2004 + (0x20 * (q)))
427*4882a593Smuzhiyun #define RCANFD_F_RMFDSTS(q) (0x2008 + (0x20 * (q)))
428*4882a593Smuzhiyun #define RCANFD_F_RMDF(q, b) (0x200c + (0x04 * (b)) + (0x20 * (q)))
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* RSCFDnCFDRFXXx -> RCANFD_F_RFXX(x) */
431*4882a593Smuzhiyun #define RCANFD_F_RFOFFSET (0x3000)
432*4882a593Smuzhiyun #define RCANFD_F_RFID(x) (RCANFD_F_RFOFFSET + (0x80 * (x)))
433*4882a593Smuzhiyun #define RCANFD_F_RFPTR(x) (RCANFD_F_RFOFFSET + 0x04 + \
434*4882a593Smuzhiyun (0x80 * (x)))
435*4882a593Smuzhiyun #define RCANFD_F_RFFDSTS(x) (RCANFD_F_RFOFFSET + 0x08 + \
436*4882a593Smuzhiyun (0x80 * (x)))
437*4882a593Smuzhiyun #define RCANFD_F_RFDF(x, df) (RCANFD_F_RFOFFSET + 0x0c + \
438*4882a593Smuzhiyun (0x80 * (x)) + (0x04 * (df)))
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* RSCFDnCFDCFXXk -> RCANFD_F_CFXX(ch, k) */
441*4882a593Smuzhiyun #define RCANFD_F_CFOFFSET (0x3400)
442*4882a593Smuzhiyun #define RCANFD_F_CFID(ch, idx) (RCANFD_F_CFOFFSET + (0x180 * (ch)) + \
443*4882a593Smuzhiyun (0x80 * (idx)))
444*4882a593Smuzhiyun #define RCANFD_F_CFPTR(ch, idx) (RCANFD_F_CFOFFSET + 0x04 + \
445*4882a593Smuzhiyun (0x180 * (ch)) + (0x80 * (idx)))
446*4882a593Smuzhiyun #define RCANFD_F_CFFDCSTS(ch, idx) (RCANFD_F_CFOFFSET + 0x08 + \
447*4882a593Smuzhiyun (0x180 * (ch)) + (0x80 * (idx)))
448*4882a593Smuzhiyun #define RCANFD_F_CFDF(ch, idx, df) (RCANFD_F_CFOFFSET + 0x0c + \
449*4882a593Smuzhiyun (0x180 * (ch)) + (0x80 * (idx)) + \
450*4882a593Smuzhiyun (0x04 * (df)))
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* RSCFDnCFDTMXXp -> RCANFD_F_TMXX(p) */
453*4882a593Smuzhiyun #define RCANFD_F_TMID(p) (0x4000 + (0x20 * (p)))
454*4882a593Smuzhiyun #define RCANFD_F_TMPTR(p) (0x4004 + (0x20 * (p)))
455*4882a593Smuzhiyun #define RCANFD_F_TMFDCTR(p) (0x4008 + (0x20 * (p)))
456*4882a593Smuzhiyun #define RCANFD_F_TMDF(p, b) (0x400c + (0x20 * (p)) + (0x04 * (b)))
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* RSCFDnCFDTHLACCm */
459*4882a593Smuzhiyun #define RCANFD_F_THLACC(m) (0x6000 + (0x04 * (m)))
460*4882a593Smuzhiyun /* RSCFDnCFDRPGACCr */
461*4882a593Smuzhiyun #define RCANFD_F_RPGACC(r) (0x6400 + (0x04 * (r)))
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Constants */
464*4882a593Smuzhiyun #define RCANFD_FIFO_DEPTH 8 /* Tx FIFO depth */
465*4882a593Smuzhiyun #define RCANFD_NAPI_WEIGHT 8 /* Rx poll quota */
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun #define RCANFD_NUM_CHANNELS 2 /* Two channels max */
468*4882a593Smuzhiyun #define RCANFD_CHANNELS_MASK BIT((RCANFD_NUM_CHANNELS) - 1)
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun #define RCANFD_GAFL_PAGENUM(entry) ((entry) / 16)
471*4882a593Smuzhiyun #define RCANFD_CHANNEL_NUMRULES 1 /* only one rule per channel */
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Rx FIFO is a global resource of the controller. There are 8 such FIFOs
474*4882a593Smuzhiyun * available. Each channel gets a dedicated Rx FIFO (i.e.) the channel
475*4882a593Smuzhiyun * number is added to RFFIFO index.
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun #define RCANFD_RFFIFO_IDX 0
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Tx/Rx or Common FIFO is a per channel resource. Each channel has 3 Common
480*4882a593Smuzhiyun * FIFOs dedicated to them. Use the first (index 0) FIFO out of the 3 for Tx.
481*4882a593Smuzhiyun */
482*4882a593Smuzhiyun #define RCANFD_CFFIFO_IDX 0
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* fCAN clock select register settings */
485*4882a593Smuzhiyun enum rcar_canfd_fcanclk {
486*4882a593Smuzhiyun RCANFD_CANFDCLK = 0, /* CANFD clock */
487*4882a593Smuzhiyun RCANFD_EXTCLK, /* Externally input clock */
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun struct rcar_canfd_global;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Channel priv data */
493*4882a593Smuzhiyun struct rcar_canfd_channel {
494*4882a593Smuzhiyun struct can_priv can; /* Must be the first member */
495*4882a593Smuzhiyun struct net_device *ndev;
496*4882a593Smuzhiyun struct rcar_canfd_global *gpriv; /* Controller reference */
497*4882a593Smuzhiyun void __iomem *base; /* Register base address */
498*4882a593Smuzhiyun struct napi_struct napi;
499*4882a593Smuzhiyun u8 tx_len[RCANFD_FIFO_DEPTH]; /* For net stats */
500*4882a593Smuzhiyun u32 tx_head; /* Incremented on xmit */
501*4882a593Smuzhiyun u32 tx_tail; /* Incremented on xmit done */
502*4882a593Smuzhiyun u32 channel; /* Channel number */
503*4882a593Smuzhiyun spinlock_t tx_lock; /* To protect tx path */
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* Global priv data */
507*4882a593Smuzhiyun struct rcar_canfd_global {
508*4882a593Smuzhiyun struct rcar_canfd_channel *ch[RCANFD_NUM_CHANNELS];
509*4882a593Smuzhiyun void __iomem *base; /* Register base address */
510*4882a593Smuzhiyun struct platform_device *pdev; /* Respective platform device */
511*4882a593Smuzhiyun struct clk *clkp; /* Peripheral clock */
512*4882a593Smuzhiyun struct clk *can_clk; /* fCAN clock */
513*4882a593Smuzhiyun enum rcar_canfd_fcanclk fcan; /* CANFD or Ext clock */
514*4882a593Smuzhiyun unsigned long channels_mask; /* Enabled channels mask */
515*4882a593Smuzhiyun bool fdmode; /* CAN FD or Classical CAN only mode */
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* CAN FD mode nominal rate constants */
519*4882a593Smuzhiyun static const struct can_bittiming_const rcar_canfd_nom_bittiming_const = {
520*4882a593Smuzhiyun .name = RCANFD_DRV_NAME,
521*4882a593Smuzhiyun .tseg1_min = 2,
522*4882a593Smuzhiyun .tseg1_max = 128,
523*4882a593Smuzhiyun .tseg2_min = 2,
524*4882a593Smuzhiyun .tseg2_max = 32,
525*4882a593Smuzhiyun .sjw_max = 32,
526*4882a593Smuzhiyun .brp_min = 1,
527*4882a593Smuzhiyun .brp_max = 1024,
528*4882a593Smuzhiyun .brp_inc = 1,
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* CAN FD mode data rate constants */
532*4882a593Smuzhiyun static const struct can_bittiming_const rcar_canfd_data_bittiming_const = {
533*4882a593Smuzhiyun .name = RCANFD_DRV_NAME,
534*4882a593Smuzhiyun .tseg1_min = 2,
535*4882a593Smuzhiyun .tseg1_max = 16,
536*4882a593Smuzhiyun .tseg2_min = 2,
537*4882a593Smuzhiyun .tseg2_max = 8,
538*4882a593Smuzhiyun .sjw_max = 8,
539*4882a593Smuzhiyun .brp_min = 1,
540*4882a593Smuzhiyun .brp_max = 256,
541*4882a593Smuzhiyun .brp_inc = 1,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Classical CAN mode bitrate constants */
545*4882a593Smuzhiyun static const struct can_bittiming_const rcar_canfd_bittiming_const = {
546*4882a593Smuzhiyun .name = RCANFD_DRV_NAME,
547*4882a593Smuzhiyun .tseg1_min = 4,
548*4882a593Smuzhiyun .tseg1_max = 16,
549*4882a593Smuzhiyun .tseg2_min = 2,
550*4882a593Smuzhiyun .tseg2_max = 8,
551*4882a593Smuzhiyun .sjw_max = 4,
552*4882a593Smuzhiyun .brp_min = 1,
553*4882a593Smuzhiyun .brp_max = 1024,
554*4882a593Smuzhiyun .brp_inc = 1,
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* Helper functions */
rcar_canfd_update(u32 mask,u32 val,u32 __iomem * reg)558*4882a593Smuzhiyun static inline void rcar_canfd_update(u32 mask, u32 val, u32 __iomem *reg)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun u32 data = readl(reg);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun data &= ~mask;
563*4882a593Smuzhiyun data |= (val & mask);
564*4882a593Smuzhiyun writel(data, reg);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
rcar_canfd_read(void __iomem * base,u32 offset)567*4882a593Smuzhiyun static inline u32 rcar_canfd_read(void __iomem *base, u32 offset)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun return readl(base + (offset));
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
rcar_canfd_write(void __iomem * base,u32 offset,u32 val)572*4882a593Smuzhiyun static inline void rcar_canfd_write(void __iomem *base, u32 offset, u32 val)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun writel(val, base + (offset));
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
rcar_canfd_set_bit(void __iomem * base,u32 reg,u32 val)577*4882a593Smuzhiyun static void rcar_canfd_set_bit(void __iomem *base, u32 reg, u32 val)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun rcar_canfd_update(val, val, base + (reg));
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
rcar_canfd_clear_bit(void __iomem * base,u32 reg,u32 val)582*4882a593Smuzhiyun static void rcar_canfd_clear_bit(void __iomem *base, u32 reg, u32 val)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun rcar_canfd_update(val, 0, base + (reg));
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
rcar_canfd_update_bit(void __iomem * base,u32 reg,u32 mask,u32 val)587*4882a593Smuzhiyun static void rcar_canfd_update_bit(void __iomem *base, u32 reg,
588*4882a593Smuzhiyun u32 mask, u32 val)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun rcar_canfd_update(mask, val, base + (reg));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
rcar_canfd_get_data(struct rcar_canfd_channel * priv,struct canfd_frame * cf,u32 off)593*4882a593Smuzhiyun static void rcar_canfd_get_data(struct rcar_canfd_channel *priv,
594*4882a593Smuzhiyun struct canfd_frame *cf, u32 off)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun u32 i, lwords;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun lwords = DIV_ROUND_UP(cf->len, sizeof(u32));
599*4882a593Smuzhiyun for (i = 0; i < lwords; i++)
600*4882a593Smuzhiyun *((u32 *)cf->data + i) =
601*4882a593Smuzhiyun rcar_canfd_read(priv->base, off + (i * sizeof(u32)));
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
rcar_canfd_put_data(struct rcar_canfd_channel * priv,struct canfd_frame * cf,u32 off)604*4882a593Smuzhiyun static void rcar_canfd_put_data(struct rcar_canfd_channel *priv,
605*4882a593Smuzhiyun struct canfd_frame *cf, u32 off)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun u32 i, lwords;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun lwords = DIV_ROUND_UP(cf->len, sizeof(u32));
610*4882a593Smuzhiyun for (i = 0; i < lwords; i++)
611*4882a593Smuzhiyun rcar_canfd_write(priv->base, off + (i * sizeof(u32)),
612*4882a593Smuzhiyun *((u32 *)cf->data + i));
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
rcar_canfd_tx_failure_cleanup(struct net_device * ndev)615*4882a593Smuzhiyun static void rcar_canfd_tx_failure_cleanup(struct net_device *ndev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun u32 i;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun for (i = 0; i < RCANFD_FIFO_DEPTH; i++)
620*4882a593Smuzhiyun can_free_echo_skb(ndev, i);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
rcar_canfd_reset_controller(struct rcar_canfd_global * gpriv)623*4882a593Smuzhiyun static int rcar_canfd_reset_controller(struct rcar_canfd_global *gpriv)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun u32 sts, ch;
626*4882a593Smuzhiyun int err;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Check RAMINIT flag as CAN RAM initialization takes place
629*4882a593Smuzhiyun * after the MCU reset
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun err = readl_poll_timeout((gpriv->base + RCANFD_GSTS), sts,
632*4882a593Smuzhiyun !(sts & RCANFD_GSTS_GRAMINIT), 2, 500000);
633*4882a593Smuzhiyun if (err) {
634*4882a593Smuzhiyun dev_dbg(&gpriv->pdev->dev, "global raminit failed\n");
635*4882a593Smuzhiyun return err;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Transition to Global Reset mode */
639*4882a593Smuzhiyun rcar_canfd_clear_bit(gpriv->base, RCANFD_GCTR, RCANFD_GCTR_GSLPR);
640*4882a593Smuzhiyun rcar_canfd_update_bit(gpriv->base, RCANFD_GCTR,
641*4882a593Smuzhiyun RCANFD_GCTR_GMDC_MASK, RCANFD_GCTR_GMDC_GRESET);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Ensure Global reset mode */
644*4882a593Smuzhiyun err = readl_poll_timeout((gpriv->base + RCANFD_GSTS), sts,
645*4882a593Smuzhiyun (sts & RCANFD_GSTS_GRSTSTS), 2, 500000);
646*4882a593Smuzhiyun if (err) {
647*4882a593Smuzhiyun dev_dbg(&gpriv->pdev->dev, "global reset failed\n");
648*4882a593Smuzhiyun return err;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Reset Global error flags */
652*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GERFL, 0x0);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Set the controller into appropriate mode */
655*4882a593Smuzhiyun if (gpriv->fdmode)
656*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GRMCFG,
657*4882a593Smuzhiyun RCANFD_GRMCFG_RCMC);
658*4882a593Smuzhiyun else
659*4882a593Smuzhiyun rcar_canfd_clear_bit(gpriv->base, RCANFD_GRMCFG,
660*4882a593Smuzhiyun RCANFD_GRMCFG_RCMC);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* Transition all Channels to reset mode */
663*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
664*4882a593Smuzhiyun rcar_canfd_clear_bit(gpriv->base,
665*4882a593Smuzhiyun RCANFD_CCTR(ch), RCANFD_CCTR_CSLPR);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun rcar_canfd_update_bit(gpriv->base, RCANFD_CCTR(ch),
668*4882a593Smuzhiyun RCANFD_CCTR_CHMDC_MASK,
669*4882a593Smuzhiyun RCANFD_CCTR_CHDMC_CRESET);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* Ensure Channel reset mode */
672*4882a593Smuzhiyun err = readl_poll_timeout((gpriv->base + RCANFD_CSTS(ch)), sts,
673*4882a593Smuzhiyun (sts & RCANFD_CSTS_CRSTSTS),
674*4882a593Smuzhiyun 2, 500000);
675*4882a593Smuzhiyun if (err) {
676*4882a593Smuzhiyun dev_dbg(&gpriv->pdev->dev,
677*4882a593Smuzhiyun "channel %u reset failed\n", ch);
678*4882a593Smuzhiyun return err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
rcar_canfd_configure_controller(struct rcar_canfd_global * gpriv)684*4882a593Smuzhiyun static void rcar_canfd_configure_controller(struct rcar_canfd_global *gpriv)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun u32 cfg, ch;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Global configuration settings */
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* ECC Error flag Enable */
691*4882a593Smuzhiyun cfg = RCANFD_GCFG_EEFE;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (gpriv->fdmode)
694*4882a593Smuzhiyun /* Truncate payload to configured message size RFPLS */
695*4882a593Smuzhiyun cfg |= RCANFD_GCFG_CMPOC;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* Set External Clock if selected */
698*4882a593Smuzhiyun if (gpriv->fcan != RCANFD_CANFDCLK)
699*4882a593Smuzhiyun cfg |= RCANFD_GCFG_DCS;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GCFG, cfg);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Channel configuration settings */
704*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
705*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_CCTR(ch),
706*4882a593Smuzhiyun RCANFD_CCTR_ERRD);
707*4882a593Smuzhiyun rcar_canfd_update_bit(gpriv->base, RCANFD_CCTR(ch),
708*4882a593Smuzhiyun RCANFD_CCTR_BOM_MASK,
709*4882a593Smuzhiyun RCANFD_CCTR_BOM_BENTRY);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
rcar_canfd_configure_afl_rules(struct rcar_canfd_global * gpriv,u32 ch)713*4882a593Smuzhiyun static void rcar_canfd_configure_afl_rules(struct rcar_canfd_global *gpriv,
714*4882a593Smuzhiyun u32 ch)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun u32 cfg;
717*4882a593Smuzhiyun int offset, start, page, num_rules = RCANFD_CHANNEL_NUMRULES;
718*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (ch == 0) {
721*4882a593Smuzhiyun start = 0; /* Channel 0 always starts from 0th rule */
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun /* Get number of Channel 0 rules and adjust */
724*4882a593Smuzhiyun cfg = rcar_canfd_read(gpriv->base, RCANFD_GAFLCFG0);
725*4882a593Smuzhiyun start = RCANFD_GAFLCFG_GETRNC(0, cfg);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Enable write access to entry */
729*4882a593Smuzhiyun page = RCANFD_GAFL_PAGENUM(start);
730*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GAFLECTR,
731*4882a593Smuzhiyun (RCANFD_GAFLECTR_AFLPN(page) |
732*4882a593Smuzhiyun RCANFD_GAFLECTR_AFLDAE));
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* Write number of rules for channel */
735*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GAFLCFG0,
736*4882a593Smuzhiyun RCANFD_GAFLCFG_SETRNC(ch, num_rules));
737*4882a593Smuzhiyun if (gpriv->fdmode)
738*4882a593Smuzhiyun offset = RCANFD_F_GAFL_OFFSET;
739*4882a593Smuzhiyun else
740*4882a593Smuzhiyun offset = RCANFD_C_GAFL_OFFSET;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* Accept all IDs */
743*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GAFLID(offset, start), 0);
744*4882a593Smuzhiyun /* IDE or RTR is not considered for matching */
745*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GAFLM(offset, start), 0);
746*4882a593Smuzhiyun /* Any data length accepted */
747*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GAFLP0(offset, start), 0);
748*4882a593Smuzhiyun /* Place the msg in corresponding Rx FIFO entry */
749*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GAFLP1(offset, start),
750*4882a593Smuzhiyun RCANFD_GAFLP1_GAFLFDP(ridx));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Disable write access to page */
753*4882a593Smuzhiyun rcar_canfd_clear_bit(gpriv->base,
754*4882a593Smuzhiyun RCANFD_GAFLECTR, RCANFD_GAFLECTR_AFLDAE);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
rcar_canfd_configure_rx(struct rcar_canfd_global * gpriv,u32 ch)757*4882a593Smuzhiyun static void rcar_canfd_configure_rx(struct rcar_canfd_global *gpriv, u32 ch)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun /* Rx FIFO is used for reception */
760*4882a593Smuzhiyun u32 cfg;
761*4882a593Smuzhiyun u16 rfdc, rfpls;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* Select Rx FIFO based on channel */
764*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun rfdc = 2; /* b010 - 8 messages Rx FIFO depth */
767*4882a593Smuzhiyun if (gpriv->fdmode)
768*4882a593Smuzhiyun rfpls = 7; /* b111 - Max 64 bytes payload */
769*4882a593Smuzhiyun else
770*4882a593Smuzhiyun rfpls = 0; /* b000 - Max 8 bytes payload */
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun cfg = (RCANFD_RFCC_RFIM | RCANFD_RFCC_RFDC(rfdc) |
773*4882a593Smuzhiyun RCANFD_RFCC_RFPLS(rfpls) | RCANFD_RFCC_RFIE);
774*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_RFCC(ridx), cfg);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
rcar_canfd_configure_tx(struct rcar_canfd_global * gpriv,u32 ch)777*4882a593Smuzhiyun static void rcar_canfd_configure_tx(struct rcar_canfd_global *gpriv, u32 ch)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun /* Tx/Rx(Common) FIFO configured in Tx mode is
780*4882a593Smuzhiyun * used for transmission
781*4882a593Smuzhiyun *
782*4882a593Smuzhiyun * Each channel has 3 Common FIFO dedicated to them.
783*4882a593Smuzhiyun * Use the 1st (index 0) out of 3
784*4882a593Smuzhiyun */
785*4882a593Smuzhiyun u32 cfg;
786*4882a593Smuzhiyun u16 cftml, cfm, cfdc, cfpls;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun cftml = 0; /* 0th buffer */
789*4882a593Smuzhiyun cfm = 1; /* b01 - Transmit mode */
790*4882a593Smuzhiyun cfdc = 2; /* b010 - 8 messages Tx FIFO depth */
791*4882a593Smuzhiyun if (gpriv->fdmode)
792*4882a593Smuzhiyun cfpls = 7; /* b111 - Max 64 bytes payload */
793*4882a593Smuzhiyun else
794*4882a593Smuzhiyun cfpls = 0; /* b000 - Max 8 bytes payload */
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun cfg = (RCANFD_CFCC_CFTML(cftml) | RCANFD_CFCC_CFM(cfm) |
797*4882a593Smuzhiyun RCANFD_CFCC_CFIM | RCANFD_CFCC_CFDC(cfdc) |
798*4882a593Smuzhiyun RCANFD_CFCC_CFPLS(cfpls) | RCANFD_CFCC_CFTXIE);
799*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_CFCC(ch, RCANFD_CFFIFO_IDX), cfg);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (gpriv->fdmode)
802*4882a593Smuzhiyun /* Clear FD mode specific control/status register */
803*4882a593Smuzhiyun rcar_canfd_write(gpriv->base,
804*4882a593Smuzhiyun RCANFD_F_CFFDCSTS(ch, RCANFD_CFFIFO_IDX), 0);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
rcar_canfd_enable_global_interrupts(struct rcar_canfd_global * gpriv)807*4882a593Smuzhiyun static void rcar_canfd_enable_global_interrupts(struct rcar_canfd_global *gpriv)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun u32 ctr;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Clear any stray error interrupt flags */
812*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GERFL, 0);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Global interrupts setup */
815*4882a593Smuzhiyun ctr = RCANFD_GCTR_MEIE;
816*4882a593Smuzhiyun if (gpriv->fdmode)
817*4882a593Smuzhiyun ctr |= RCANFD_GCTR_CFMPOFIE;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GCTR, ctr);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
rcar_canfd_disable_global_interrupts(struct rcar_canfd_global * gpriv)822*4882a593Smuzhiyun static void rcar_canfd_disable_global_interrupts(struct rcar_canfd_global
823*4882a593Smuzhiyun *gpriv)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun /* Disable all interrupts */
826*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GCTR, 0);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* Clear any stray error interrupt flags */
829*4882a593Smuzhiyun rcar_canfd_write(gpriv->base, RCANFD_GERFL, 0);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
rcar_canfd_enable_channel_interrupts(struct rcar_canfd_channel * priv)832*4882a593Smuzhiyun static void rcar_canfd_enable_channel_interrupts(struct rcar_canfd_channel
833*4882a593Smuzhiyun *priv)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun u32 ctr, ch = priv->channel;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Clear any stray error flags */
838*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CERFL(ch), 0);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Channel interrupts setup */
841*4882a593Smuzhiyun ctr = (RCANFD_CCTR_TAIE |
842*4882a593Smuzhiyun RCANFD_CCTR_ALIE | RCANFD_CCTR_BLIE |
843*4882a593Smuzhiyun RCANFD_CCTR_OLIE | RCANFD_CCTR_BORIE |
844*4882a593Smuzhiyun RCANFD_CCTR_BOEIE | RCANFD_CCTR_EPIE |
845*4882a593Smuzhiyun RCANFD_CCTR_EWIE | RCANFD_CCTR_BEIE);
846*4882a593Smuzhiyun rcar_canfd_set_bit(priv->base, RCANFD_CCTR(ch), ctr);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
rcar_canfd_disable_channel_interrupts(struct rcar_canfd_channel * priv)849*4882a593Smuzhiyun static void rcar_canfd_disable_channel_interrupts(struct rcar_canfd_channel
850*4882a593Smuzhiyun *priv)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun u32 ctr, ch = priv->channel;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ctr = (RCANFD_CCTR_TAIE |
855*4882a593Smuzhiyun RCANFD_CCTR_ALIE | RCANFD_CCTR_BLIE |
856*4882a593Smuzhiyun RCANFD_CCTR_OLIE | RCANFD_CCTR_BORIE |
857*4882a593Smuzhiyun RCANFD_CCTR_BOEIE | RCANFD_CCTR_EPIE |
858*4882a593Smuzhiyun RCANFD_CCTR_EWIE | RCANFD_CCTR_BEIE);
859*4882a593Smuzhiyun rcar_canfd_clear_bit(priv->base, RCANFD_CCTR(ch), ctr);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Clear any stray error flags */
862*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CERFL(ch), 0);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
rcar_canfd_global_error(struct net_device * ndev)865*4882a593Smuzhiyun static void rcar_canfd_global_error(struct net_device *ndev)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
868*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = priv->gpriv;
869*4882a593Smuzhiyun struct net_device_stats *stats = &ndev->stats;
870*4882a593Smuzhiyun u32 ch = priv->channel;
871*4882a593Smuzhiyun u32 gerfl, sts;
872*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun gerfl = rcar_canfd_read(priv->base, RCANFD_GERFL);
875*4882a593Smuzhiyun if ((gerfl & RCANFD_GERFL_EEF0) && (ch == 0)) {
876*4882a593Smuzhiyun netdev_dbg(ndev, "Ch0: ECC Error flag\n");
877*4882a593Smuzhiyun stats->tx_dropped++;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun if ((gerfl & RCANFD_GERFL_EEF1) && (ch == 1)) {
880*4882a593Smuzhiyun netdev_dbg(ndev, "Ch1: ECC Error flag\n");
881*4882a593Smuzhiyun stats->tx_dropped++;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun if (gerfl & RCANFD_GERFL_MES) {
884*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base,
885*4882a593Smuzhiyun RCANFD_CFSTS(ch, RCANFD_CFFIFO_IDX));
886*4882a593Smuzhiyun if (sts & RCANFD_CFSTS_CFMLT) {
887*4882a593Smuzhiyun netdev_dbg(ndev, "Tx Message Lost flag\n");
888*4882a593Smuzhiyun stats->tx_dropped++;
889*4882a593Smuzhiyun rcar_canfd_write(priv->base,
890*4882a593Smuzhiyun RCANFD_CFSTS(ch, RCANFD_CFFIFO_IDX),
891*4882a593Smuzhiyun sts & ~RCANFD_CFSTS_CFMLT);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base, RCANFD_RFSTS(ridx));
895*4882a593Smuzhiyun if (sts & RCANFD_RFSTS_RFMLT) {
896*4882a593Smuzhiyun netdev_dbg(ndev, "Rx Message Lost flag\n");
897*4882a593Smuzhiyun stats->rx_dropped++;
898*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_RFSTS(ridx),
899*4882a593Smuzhiyun sts & ~RCANFD_RFSTS_RFMLT);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun if (gpriv->fdmode && gerfl & RCANFD_GERFL_CMPOF) {
903*4882a593Smuzhiyun /* Message Lost flag will be set for respective channel
904*4882a593Smuzhiyun * when this condition happens with counters and flags
905*4882a593Smuzhiyun * already updated.
906*4882a593Smuzhiyun */
907*4882a593Smuzhiyun netdev_dbg(ndev, "global payload overflow interrupt\n");
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* Clear all global error interrupts. Only affected channels bits
911*4882a593Smuzhiyun * get cleared
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_GERFL, 0);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
rcar_canfd_error(struct net_device * ndev,u32 cerfl,u16 txerr,u16 rxerr)916*4882a593Smuzhiyun static void rcar_canfd_error(struct net_device *ndev, u32 cerfl,
917*4882a593Smuzhiyun u16 txerr, u16 rxerr)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
920*4882a593Smuzhiyun struct net_device_stats *stats = &ndev->stats;
921*4882a593Smuzhiyun struct can_frame *cf;
922*4882a593Smuzhiyun struct sk_buff *skb;
923*4882a593Smuzhiyun u32 ch = priv->channel;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun netdev_dbg(ndev, "ch erfl %x txerr %u rxerr %u\n", cerfl, txerr, rxerr);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* Propagate the error condition to the CAN stack */
928*4882a593Smuzhiyun skb = alloc_can_err_skb(ndev, &cf);
929*4882a593Smuzhiyun if (!skb) {
930*4882a593Smuzhiyun stats->rx_dropped++;
931*4882a593Smuzhiyun return;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Channel error interrupts */
935*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_BEF) {
936*4882a593Smuzhiyun netdev_dbg(ndev, "Bus error\n");
937*4882a593Smuzhiyun cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
938*4882a593Smuzhiyun cf->data[2] = CAN_ERR_PROT_UNSPEC;
939*4882a593Smuzhiyun priv->can.can_stats.bus_error++;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_ADERR) {
942*4882a593Smuzhiyun netdev_dbg(ndev, "ACK Delimiter Error\n");
943*4882a593Smuzhiyun stats->tx_errors++;
944*4882a593Smuzhiyun cf->data[3] |= CAN_ERR_PROT_LOC_ACK_DEL;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_B0ERR) {
947*4882a593Smuzhiyun netdev_dbg(ndev, "Bit Error (dominant)\n");
948*4882a593Smuzhiyun stats->tx_errors++;
949*4882a593Smuzhiyun cf->data[2] |= CAN_ERR_PROT_BIT0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_B1ERR) {
952*4882a593Smuzhiyun netdev_dbg(ndev, "Bit Error (recessive)\n");
953*4882a593Smuzhiyun stats->tx_errors++;
954*4882a593Smuzhiyun cf->data[2] |= CAN_ERR_PROT_BIT1;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_CERR) {
957*4882a593Smuzhiyun netdev_dbg(ndev, "CRC Error\n");
958*4882a593Smuzhiyun stats->rx_errors++;
959*4882a593Smuzhiyun cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_AERR) {
962*4882a593Smuzhiyun netdev_dbg(ndev, "ACK Error\n");
963*4882a593Smuzhiyun stats->tx_errors++;
964*4882a593Smuzhiyun cf->can_id |= CAN_ERR_ACK;
965*4882a593Smuzhiyun cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_FERR) {
968*4882a593Smuzhiyun netdev_dbg(ndev, "Form Error\n");
969*4882a593Smuzhiyun stats->rx_errors++;
970*4882a593Smuzhiyun cf->data[2] |= CAN_ERR_PROT_FORM;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_SERR) {
973*4882a593Smuzhiyun netdev_dbg(ndev, "Stuff Error\n");
974*4882a593Smuzhiyun stats->rx_errors++;
975*4882a593Smuzhiyun cf->data[2] |= CAN_ERR_PROT_STUFF;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_ALF) {
978*4882a593Smuzhiyun netdev_dbg(ndev, "Arbitration lost Error\n");
979*4882a593Smuzhiyun priv->can.can_stats.arbitration_lost++;
980*4882a593Smuzhiyun cf->can_id |= CAN_ERR_LOSTARB;
981*4882a593Smuzhiyun cf->data[0] |= CAN_ERR_LOSTARB_UNSPEC;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_BLF) {
984*4882a593Smuzhiyun netdev_dbg(ndev, "Bus Lock Error\n");
985*4882a593Smuzhiyun stats->rx_errors++;
986*4882a593Smuzhiyun cf->can_id |= CAN_ERR_BUSERROR;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_EWF) {
989*4882a593Smuzhiyun netdev_dbg(ndev, "Error warning interrupt\n");
990*4882a593Smuzhiyun priv->can.state = CAN_STATE_ERROR_WARNING;
991*4882a593Smuzhiyun priv->can.can_stats.error_warning++;
992*4882a593Smuzhiyun cf->can_id |= CAN_ERR_CRTL;
993*4882a593Smuzhiyun cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_WARNING :
994*4882a593Smuzhiyun CAN_ERR_CRTL_RX_WARNING;
995*4882a593Smuzhiyun cf->data[6] = txerr;
996*4882a593Smuzhiyun cf->data[7] = rxerr;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_EPF) {
999*4882a593Smuzhiyun netdev_dbg(ndev, "Error passive interrupt\n");
1000*4882a593Smuzhiyun priv->can.state = CAN_STATE_ERROR_PASSIVE;
1001*4882a593Smuzhiyun priv->can.can_stats.error_passive++;
1002*4882a593Smuzhiyun cf->can_id |= CAN_ERR_CRTL;
1003*4882a593Smuzhiyun cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_PASSIVE :
1004*4882a593Smuzhiyun CAN_ERR_CRTL_RX_PASSIVE;
1005*4882a593Smuzhiyun cf->data[6] = txerr;
1006*4882a593Smuzhiyun cf->data[7] = rxerr;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_BOEF) {
1009*4882a593Smuzhiyun netdev_dbg(ndev, "Bus-off entry interrupt\n");
1010*4882a593Smuzhiyun rcar_canfd_tx_failure_cleanup(ndev);
1011*4882a593Smuzhiyun priv->can.state = CAN_STATE_BUS_OFF;
1012*4882a593Smuzhiyun priv->can.can_stats.bus_off++;
1013*4882a593Smuzhiyun can_bus_off(ndev);
1014*4882a593Smuzhiyun cf->can_id |= CAN_ERR_BUSOFF;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun if (cerfl & RCANFD_CERFL_OVLF) {
1017*4882a593Smuzhiyun netdev_dbg(ndev,
1018*4882a593Smuzhiyun "Overload Frame Transmission error interrupt\n");
1019*4882a593Smuzhiyun stats->tx_errors++;
1020*4882a593Smuzhiyun cf->can_id |= CAN_ERR_PROT;
1021*4882a593Smuzhiyun cf->data[2] |= CAN_ERR_PROT_OVERLOAD;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* Clear channel error interrupts that are handled */
1025*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CERFL(ch),
1026*4882a593Smuzhiyun RCANFD_CERFL_ERR(~cerfl));
1027*4882a593Smuzhiyun stats->rx_packets++;
1028*4882a593Smuzhiyun stats->rx_bytes += cf->can_dlc;
1029*4882a593Smuzhiyun netif_rx(skb);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
rcar_canfd_tx_done(struct net_device * ndev)1032*4882a593Smuzhiyun static void rcar_canfd_tx_done(struct net_device *ndev)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1035*4882a593Smuzhiyun struct net_device_stats *stats = &ndev->stats;
1036*4882a593Smuzhiyun u32 sts;
1037*4882a593Smuzhiyun unsigned long flags;
1038*4882a593Smuzhiyun u32 ch = priv->channel;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun do {
1041*4882a593Smuzhiyun u8 unsent, sent;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun sent = priv->tx_tail % RCANFD_FIFO_DEPTH;
1044*4882a593Smuzhiyun stats->tx_packets++;
1045*4882a593Smuzhiyun stats->tx_bytes += priv->tx_len[sent];
1046*4882a593Smuzhiyun priv->tx_len[sent] = 0;
1047*4882a593Smuzhiyun can_get_echo_skb(ndev, sent);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
1050*4882a593Smuzhiyun priv->tx_tail++;
1051*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base,
1052*4882a593Smuzhiyun RCANFD_CFSTS(ch, RCANFD_CFFIFO_IDX));
1053*4882a593Smuzhiyun unsent = RCANFD_CFSTS_CFMC(sts);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Wake producer only when there is room */
1056*4882a593Smuzhiyun if (unsent != RCANFD_FIFO_DEPTH)
1057*4882a593Smuzhiyun netif_wake_queue(ndev);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (priv->tx_head - priv->tx_tail <= unsent) {
1060*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun } while (1);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Clear interrupt */
1068*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CFSTS(ch, RCANFD_CFFIFO_IDX),
1069*4882a593Smuzhiyun sts & ~RCANFD_CFSTS_CFTXIF);
1070*4882a593Smuzhiyun can_led_event(ndev, CAN_LED_EVENT_TX);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
rcar_canfd_global_interrupt(int irq,void * dev_id)1073*4882a593Smuzhiyun static irqreturn_t rcar_canfd_global_interrupt(int irq, void *dev_id)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = dev_id;
1076*4882a593Smuzhiyun struct net_device *ndev;
1077*4882a593Smuzhiyun struct rcar_canfd_channel *priv;
1078*4882a593Smuzhiyun u32 sts, cc, gerfl;
1079*4882a593Smuzhiyun u32 ch, ridx;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Global error interrupts still indicate a condition specific
1082*4882a593Smuzhiyun * to a channel. RxFIFO interrupt is a global interrupt.
1083*4882a593Smuzhiyun */
1084*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
1085*4882a593Smuzhiyun priv = gpriv->ch[ch];
1086*4882a593Smuzhiyun ndev = priv->ndev;
1087*4882a593Smuzhiyun ridx = ch + RCANFD_RFFIFO_IDX;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* Global error interrupts */
1090*4882a593Smuzhiyun gerfl = rcar_canfd_read(priv->base, RCANFD_GERFL);
1091*4882a593Smuzhiyun if (unlikely(RCANFD_GERFL_ERR(gpriv, gerfl)))
1092*4882a593Smuzhiyun rcar_canfd_global_error(ndev);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Handle Rx interrupts */
1095*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base, RCANFD_RFSTS(ridx));
1096*4882a593Smuzhiyun cc = rcar_canfd_read(priv->base, RCANFD_RFCC(ridx));
1097*4882a593Smuzhiyun if (likely(sts & RCANFD_RFSTS_RFIF &&
1098*4882a593Smuzhiyun cc & RCANFD_RFCC_RFIE)) {
1099*4882a593Smuzhiyun if (napi_schedule_prep(&priv->napi)) {
1100*4882a593Smuzhiyun /* Disable Rx FIFO interrupts */
1101*4882a593Smuzhiyun rcar_canfd_clear_bit(priv->base,
1102*4882a593Smuzhiyun RCANFD_RFCC(ridx),
1103*4882a593Smuzhiyun RCANFD_RFCC_RFIE);
1104*4882a593Smuzhiyun __napi_schedule(&priv->napi);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun return IRQ_HANDLED;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
rcar_canfd_state_change(struct net_device * ndev,u16 txerr,u16 rxerr)1111*4882a593Smuzhiyun static void rcar_canfd_state_change(struct net_device *ndev,
1112*4882a593Smuzhiyun u16 txerr, u16 rxerr)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1115*4882a593Smuzhiyun struct net_device_stats *stats = &ndev->stats;
1116*4882a593Smuzhiyun enum can_state rx_state, tx_state, state = priv->can.state;
1117*4882a593Smuzhiyun struct can_frame *cf;
1118*4882a593Smuzhiyun struct sk_buff *skb;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Handle transition from error to normal states */
1121*4882a593Smuzhiyun if (txerr < 96 && rxerr < 96)
1122*4882a593Smuzhiyun state = CAN_STATE_ERROR_ACTIVE;
1123*4882a593Smuzhiyun else if (txerr < 128 && rxerr < 128)
1124*4882a593Smuzhiyun state = CAN_STATE_ERROR_WARNING;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (state != priv->can.state) {
1127*4882a593Smuzhiyun netdev_dbg(ndev, "state: new %d, old %d: txerr %u, rxerr %u\n",
1128*4882a593Smuzhiyun state, priv->can.state, txerr, rxerr);
1129*4882a593Smuzhiyun skb = alloc_can_err_skb(ndev, &cf);
1130*4882a593Smuzhiyun if (!skb) {
1131*4882a593Smuzhiyun stats->rx_dropped++;
1132*4882a593Smuzhiyun return;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun tx_state = txerr >= rxerr ? state : 0;
1135*4882a593Smuzhiyun rx_state = txerr <= rxerr ? state : 0;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun can_change_state(ndev, cf, tx_state, rx_state);
1138*4882a593Smuzhiyun stats->rx_packets++;
1139*4882a593Smuzhiyun stats->rx_bytes += cf->can_dlc;
1140*4882a593Smuzhiyun netif_rx(skb);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
rcar_canfd_channel_interrupt(int irq,void * dev_id)1144*4882a593Smuzhiyun static irqreturn_t rcar_canfd_channel_interrupt(int irq, void *dev_id)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = dev_id;
1147*4882a593Smuzhiyun struct net_device *ndev;
1148*4882a593Smuzhiyun struct rcar_canfd_channel *priv;
1149*4882a593Smuzhiyun u32 sts, ch, cerfl;
1150*4882a593Smuzhiyun u16 txerr, rxerr;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* Common FIFO is a per channel resource */
1153*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
1154*4882a593Smuzhiyun priv = gpriv->ch[ch];
1155*4882a593Smuzhiyun ndev = priv->ndev;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Channel error interrupts */
1158*4882a593Smuzhiyun cerfl = rcar_canfd_read(priv->base, RCANFD_CERFL(ch));
1159*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base, RCANFD_CSTS(ch));
1160*4882a593Smuzhiyun txerr = RCANFD_CSTS_TECCNT(sts);
1161*4882a593Smuzhiyun rxerr = RCANFD_CSTS_RECCNT(sts);
1162*4882a593Smuzhiyun if (unlikely(RCANFD_CERFL_ERR(cerfl)))
1163*4882a593Smuzhiyun rcar_canfd_error(ndev, cerfl, txerr, rxerr);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* Handle state change to lower states */
1166*4882a593Smuzhiyun if (unlikely((priv->can.state != CAN_STATE_ERROR_ACTIVE) &&
1167*4882a593Smuzhiyun (priv->can.state != CAN_STATE_BUS_OFF)))
1168*4882a593Smuzhiyun rcar_canfd_state_change(ndev, txerr, rxerr);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* Handle Tx interrupts */
1171*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base,
1172*4882a593Smuzhiyun RCANFD_CFSTS(ch, RCANFD_CFFIFO_IDX));
1173*4882a593Smuzhiyun if (likely(sts & RCANFD_CFSTS_CFTXIF))
1174*4882a593Smuzhiyun rcar_canfd_tx_done(ndev);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun return IRQ_HANDLED;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
rcar_canfd_set_bittiming(struct net_device * dev)1179*4882a593Smuzhiyun static void rcar_canfd_set_bittiming(struct net_device *dev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(dev);
1182*4882a593Smuzhiyun const struct can_bittiming *bt = &priv->can.bittiming;
1183*4882a593Smuzhiyun const struct can_bittiming *dbt = &priv->can.data_bittiming;
1184*4882a593Smuzhiyun u16 brp, sjw, tseg1, tseg2;
1185*4882a593Smuzhiyun u32 cfg;
1186*4882a593Smuzhiyun u32 ch = priv->channel;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* Nominal bit timing settings */
1189*4882a593Smuzhiyun brp = bt->brp - 1;
1190*4882a593Smuzhiyun sjw = bt->sjw - 1;
1191*4882a593Smuzhiyun tseg1 = bt->prop_seg + bt->phase_seg1 - 1;
1192*4882a593Smuzhiyun tseg2 = bt->phase_seg2 - 1;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1195*4882a593Smuzhiyun /* CAN FD only mode */
1196*4882a593Smuzhiyun cfg = (RCANFD_NCFG_NTSEG1(tseg1) | RCANFD_NCFG_NBRP(brp) |
1197*4882a593Smuzhiyun RCANFD_NCFG_NSJW(sjw) | RCANFD_NCFG_NTSEG2(tseg2));
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CCFG(ch), cfg);
1200*4882a593Smuzhiyun netdev_dbg(priv->ndev, "nrate: brp %u, sjw %u, tseg1 %u, tseg2 %u\n",
1201*4882a593Smuzhiyun brp, sjw, tseg1, tseg2);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* Data bit timing settings */
1204*4882a593Smuzhiyun brp = dbt->brp - 1;
1205*4882a593Smuzhiyun sjw = dbt->sjw - 1;
1206*4882a593Smuzhiyun tseg1 = dbt->prop_seg + dbt->phase_seg1 - 1;
1207*4882a593Smuzhiyun tseg2 = dbt->phase_seg2 - 1;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun cfg = (RCANFD_DCFG_DTSEG1(tseg1) | RCANFD_DCFG_DBRP(brp) |
1210*4882a593Smuzhiyun RCANFD_DCFG_DSJW(sjw) | RCANFD_DCFG_DTSEG2(tseg2));
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_F_DCFG(ch), cfg);
1213*4882a593Smuzhiyun netdev_dbg(priv->ndev, "drate: brp %u, sjw %u, tseg1 %u, tseg2 %u\n",
1214*4882a593Smuzhiyun brp, sjw, tseg1, tseg2);
1215*4882a593Smuzhiyun } else {
1216*4882a593Smuzhiyun /* Classical CAN only mode */
1217*4882a593Smuzhiyun cfg = (RCANFD_CFG_TSEG1(tseg1) | RCANFD_CFG_BRP(brp) |
1218*4882a593Smuzhiyun RCANFD_CFG_SJW(sjw) | RCANFD_CFG_TSEG2(tseg2));
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_CCFG(ch), cfg);
1221*4882a593Smuzhiyun netdev_dbg(priv->ndev,
1222*4882a593Smuzhiyun "rate: brp %u, sjw %u, tseg1 %u, tseg2 %u\n",
1223*4882a593Smuzhiyun brp, sjw, tseg1, tseg2);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
rcar_canfd_start(struct net_device * ndev)1227*4882a593Smuzhiyun static int rcar_canfd_start(struct net_device *ndev)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1230*4882a593Smuzhiyun int err = -EOPNOTSUPP;
1231*4882a593Smuzhiyun u32 sts, ch = priv->channel;
1232*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun rcar_canfd_set_bittiming(ndev);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun rcar_canfd_enable_channel_interrupts(priv);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* Set channel to Operational mode */
1239*4882a593Smuzhiyun rcar_canfd_update_bit(priv->base, RCANFD_CCTR(ch),
1240*4882a593Smuzhiyun RCANFD_CCTR_CHMDC_MASK, RCANFD_CCTR_CHDMC_COPM);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Verify channel mode change */
1243*4882a593Smuzhiyun err = readl_poll_timeout((priv->base + RCANFD_CSTS(ch)), sts,
1244*4882a593Smuzhiyun (sts & RCANFD_CSTS_COMSTS), 2, 500000);
1245*4882a593Smuzhiyun if (err) {
1246*4882a593Smuzhiyun netdev_err(ndev, "channel %u communication state failed\n", ch);
1247*4882a593Smuzhiyun goto fail_mode_change;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* Enable Common & Rx FIFO */
1251*4882a593Smuzhiyun rcar_canfd_set_bit(priv->base, RCANFD_CFCC(ch, RCANFD_CFFIFO_IDX),
1252*4882a593Smuzhiyun RCANFD_CFCC_CFE);
1253*4882a593Smuzhiyun rcar_canfd_set_bit(priv->base, RCANFD_RFCC(ridx), RCANFD_RFCC_RFE);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun priv->can.state = CAN_STATE_ERROR_ACTIVE;
1256*4882a593Smuzhiyun return 0;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun fail_mode_change:
1259*4882a593Smuzhiyun rcar_canfd_disable_channel_interrupts(priv);
1260*4882a593Smuzhiyun return err;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
rcar_canfd_open(struct net_device * ndev)1263*4882a593Smuzhiyun static int rcar_canfd_open(struct net_device *ndev)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1266*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = priv->gpriv;
1267*4882a593Smuzhiyun int err;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* Peripheral clock is already enabled in probe */
1270*4882a593Smuzhiyun err = clk_prepare_enable(gpriv->can_clk);
1271*4882a593Smuzhiyun if (err) {
1272*4882a593Smuzhiyun netdev_err(ndev, "failed to enable CAN clock, error %d\n", err);
1273*4882a593Smuzhiyun goto out_clock;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun err = open_candev(ndev);
1277*4882a593Smuzhiyun if (err) {
1278*4882a593Smuzhiyun netdev_err(ndev, "open_candev() failed, error %d\n", err);
1279*4882a593Smuzhiyun goto out_can_clock;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun napi_enable(&priv->napi);
1283*4882a593Smuzhiyun err = rcar_canfd_start(ndev);
1284*4882a593Smuzhiyun if (err)
1285*4882a593Smuzhiyun goto out_close;
1286*4882a593Smuzhiyun netif_start_queue(ndev);
1287*4882a593Smuzhiyun can_led_event(ndev, CAN_LED_EVENT_OPEN);
1288*4882a593Smuzhiyun return 0;
1289*4882a593Smuzhiyun out_close:
1290*4882a593Smuzhiyun napi_disable(&priv->napi);
1291*4882a593Smuzhiyun close_candev(ndev);
1292*4882a593Smuzhiyun out_can_clock:
1293*4882a593Smuzhiyun clk_disable_unprepare(gpriv->can_clk);
1294*4882a593Smuzhiyun out_clock:
1295*4882a593Smuzhiyun return err;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
rcar_canfd_stop(struct net_device * ndev)1298*4882a593Smuzhiyun static void rcar_canfd_stop(struct net_device *ndev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1301*4882a593Smuzhiyun int err;
1302*4882a593Smuzhiyun u32 sts, ch = priv->channel;
1303*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* Transition to channel reset mode */
1306*4882a593Smuzhiyun rcar_canfd_update_bit(priv->base, RCANFD_CCTR(ch),
1307*4882a593Smuzhiyun RCANFD_CCTR_CHMDC_MASK, RCANFD_CCTR_CHDMC_CRESET);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* Check Channel reset mode */
1310*4882a593Smuzhiyun err = readl_poll_timeout((priv->base + RCANFD_CSTS(ch)), sts,
1311*4882a593Smuzhiyun (sts & RCANFD_CSTS_CRSTSTS), 2, 500000);
1312*4882a593Smuzhiyun if (err)
1313*4882a593Smuzhiyun netdev_err(ndev, "channel %u reset failed\n", ch);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun rcar_canfd_disable_channel_interrupts(priv);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* Disable Common & Rx FIFO */
1318*4882a593Smuzhiyun rcar_canfd_clear_bit(priv->base, RCANFD_CFCC(ch, RCANFD_CFFIFO_IDX),
1319*4882a593Smuzhiyun RCANFD_CFCC_CFE);
1320*4882a593Smuzhiyun rcar_canfd_clear_bit(priv->base, RCANFD_RFCC(ridx), RCANFD_RFCC_RFE);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /* Set the state as STOPPED */
1323*4882a593Smuzhiyun priv->can.state = CAN_STATE_STOPPED;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
rcar_canfd_close(struct net_device * ndev)1326*4882a593Smuzhiyun static int rcar_canfd_close(struct net_device *ndev)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1329*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = priv->gpriv;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun netif_stop_queue(ndev);
1332*4882a593Smuzhiyun rcar_canfd_stop(ndev);
1333*4882a593Smuzhiyun napi_disable(&priv->napi);
1334*4882a593Smuzhiyun clk_disable_unprepare(gpriv->can_clk);
1335*4882a593Smuzhiyun close_candev(ndev);
1336*4882a593Smuzhiyun can_led_event(ndev, CAN_LED_EVENT_STOP);
1337*4882a593Smuzhiyun return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
rcar_canfd_start_xmit(struct sk_buff * skb,struct net_device * ndev)1340*4882a593Smuzhiyun static netdev_tx_t rcar_canfd_start_xmit(struct sk_buff *skb,
1341*4882a593Smuzhiyun struct net_device *ndev)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(ndev);
1344*4882a593Smuzhiyun struct canfd_frame *cf = (struct canfd_frame *)skb->data;
1345*4882a593Smuzhiyun u32 sts = 0, id, dlc;
1346*4882a593Smuzhiyun unsigned long flags;
1347*4882a593Smuzhiyun u32 ch = priv->channel;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun if (can_dropped_invalid_skb(ndev, skb))
1350*4882a593Smuzhiyun return NETDEV_TX_OK;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (cf->can_id & CAN_EFF_FLAG) {
1353*4882a593Smuzhiyun id = cf->can_id & CAN_EFF_MASK;
1354*4882a593Smuzhiyun id |= RCANFD_CFID_CFIDE;
1355*4882a593Smuzhiyun } else {
1356*4882a593Smuzhiyun id = cf->can_id & CAN_SFF_MASK;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (cf->can_id & CAN_RTR_FLAG)
1360*4882a593Smuzhiyun id |= RCANFD_CFID_CFRTR;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun dlc = RCANFD_CFPTR_CFDLC(can_len2dlc(cf->len));
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1365*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1366*4882a593Smuzhiyun RCANFD_F_CFID(ch, RCANFD_CFFIFO_IDX), id);
1367*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1368*4882a593Smuzhiyun RCANFD_F_CFPTR(ch, RCANFD_CFFIFO_IDX), dlc);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (can_is_canfd_skb(skb)) {
1371*4882a593Smuzhiyun /* CAN FD frame format */
1372*4882a593Smuzhiyun sts |= RCANFD_CFFDCSTS_CFFDF;
1373*4882a593Smuzhiyun if (cf->flags & CANFD_BRS)
1374*4882a593Smuzhiyun sts |= RCANFD_CFFDCSTS_CFBRS;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun if (priv->can.state == CAN_STATE_ERROR_PASSIVE)
1377*4882a593Smuzhiyun sts |= RCANFD_CFFDCSTS_CFESI;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1381*4882a593Smuzhiyun RCANFD_F_CFFDCSTS(ch, RCANFD_CFFIFO_IDX), sts);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun rcar_canfd_put_data(priv, cf,
1384*4882a593Smuzhiyun RCANFD_F_CFDF(ch, RCANFD_CFFIFO_IDX, 0));
1385*4882a593Smuzhiyun } else {
1386*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1387*4882a593Smuzhiyun RCANFD_C_CFID(ch, RCANFD_CFFIFO_IDX), id);
1388*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1389*4882a593Smuzhiyun RCANFD_C_CFPTR(ch, RCANFD_CFFIFO_IDX), dlc);
1390*4882a593Smuzhiyun rcar_canfd_put_data(priv, cf,
1391*4882a593Smuzhiyun RCANFD_C_CFDF(ch, RCANFD_CFFIFO_IDX, 0));
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun priv->tx_len[priv->tx_head % RCANFD_FIFO_DEPTH] = cf->len;
1395*4882a593Smuzhiyun can_put_echo_skb(skb, ndev, priv->tx_head % RCANFD_FIFO_DEPTH);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun spin_lock_irqsave(&priv->tx_lock, flags);
1398*4882a593Smuzhiyun priv->tx_head++;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /* Stop the queue if we've filled all FIFO entries */
1401*4882a593Smuzhiyun if (priv->tx_head - priv->tx_tail >= RCANFD_FIFO_DEPTH)
1402*4882a593Smuzhiyun netif_stop_queue(ndev);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* Start Tx: Write 0xff to CFPC to increment the CPU-side
1405*4882a593Smuzhiyun * pointer for the Common FIFO
1406*4882a593Smuzhiyun */
1407*4882a593Smuzhiyun rcar_canfd_write(priv->base,
1408*4882a593Smuzhiyun RCANFD_CFPCTR(ch, RCANFD_CFFIFO_IDX), 0xff);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->tx_lock, flags);
1411*4882a593Smuzhiyun return NETDEV_TX_OK;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
rcar_canfd_rx_pkt(struct rcar_canfd_channel * priv)1414*4882a593Smuzhiyun static void rcar_canfd_rx_pkt(struct rcar_canfd_channel *priv)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun struct net_device_stats *stats = &priv->ndev->stats;
1417*4882a593Smuzhiyun struct canfd_frame *cf;
1418*4882a593Smuzhiyun struct sk_buff *skb;
1419*4882a593Smuzhiyun u32 sts = 0, id, dlc;
1420*4882a593Smuzhiyun u32 ch = priv->channel;
1421*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1424*4882a593Smuzhiyun id = rcar_canfd_read(priv->base, RCANFD_F_RFID(ridx));
1425*4882a593Smuzhiyun dlc = rcar_canfd_read(priv->base, RCANFD_F_RFPTR(ridx));
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base, RCANFD_F_RFFDSTS(ridx));
1428*4882a593Smuzhiyun if (sts & RCANFD_RFFDSTS_RFFDF)
1429*4882a593Smuzhiyun skb = alloc_canfd_skb(priv->ndev, &cf);
1430*4882a593Smuzhiyun else
1431*4882a593Smuzhiyun skb = alloc_can_skb(priv->ndev,
1432*4882a593Smuzhiyun (struct can_frame **)&cf);
1433*4882a593Smuzhiyun } else {
1434*4882a593Smuzhiyun id = rcar_canfd_read(priv->base, RCANFD_C_RFID(ridx));
1435*4882a593Smuzhiyun dlc = rcar_canfd_read(priv->base, RCANFD_C_RFPTR(ridx));
1436*4882a593Smuzhiyun skb = alloc_can_skb(priv->ndev, (struct can_frame **)&cf);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun if (!skb) {
1440*4882a593Smuzhiyun stats->rx_dropped++;
1441*4882a593Smuzhiyun return;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (id & RCANFD_RFID_RFIDE)
1445*4882a593Smuzhiyun cf->can_id = (id & CAN_EFF_MASK) | CAN_EFF_FLAG;
1446*4882a593Smuzhiyun else
1447*4882a593Smuzhiyun cf->can_id = id & CAN_SFF_MASK;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (priv->can.ctrlmode & CAN_CTRLMODE_FD) {
1450*4882a593Smuzhiyun if (sts & RCANFD_RFFDSTS_RFFDF)
1451*4882a593Smuzhiyun cf->len = can_dlc2len(RCANFD_RFPTR_RFDLC(dlc));
1452*4882a593Smuzhiyun else
1453*4882a593Smuzhiyun cf->len = get_can_dlc(RCANFD_RFPTR_RFDLC(dlc));
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun if (sts & RCANFD_RFFDSTS_RFESI) {
1456*4882a593Smuzhiyun cf->flags |= CANFD_ESI;
1457*4882a593Smuzhiyun netdev_dbg(priv->ndev, "ESI Error\n");
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun if (!(sts & RCANFD_RFFDSTS_RFFDF) && (id & RCANFD_RFID_RFRTR)) {
1461*4882a593Smuzhiyun cf->can_id |= CAN_RTR_FLAG;
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun if (sts & RCANFD_RFFDSTS_RFBRS)
1464*4882a593Smuzhiyun cf->flags |= CANFD_BRS;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun rcar_canfd_get_data(priv, cf, RCANFD_F_RFDF(ridx, 0));
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun } else {
1469*4882a593Smuzhiyun cf->len = get_can_dlc(RCANFD_RFPTR_RFDLC(dlc));
1470*4882a593Smuzhiyun if (id & RCANFD_RFID_RFRTR)
1471*4882a593Smuzhiyun cf->can_id |= CAN_RTR_FLAG;
1472*4882a593Smuzhiyun else
1473*4882a593Smuzhiyun rcar_canfd_get_data(priv, cf, RCANFD_C_RFDF(ridx, 0));
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* Write 0xff to RFPC to increment the CPU-side
1477*4882a593Smuzhiyun * pointer of the Rx FIFO
1478*4882a593Smuzhiyun */
1479*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_RFPCTR(ridx), 0xff);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun can_led_event(priv->ndev, CAN_LED_EVENT_RX);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun stats->rx_bytes += cf->len;
1484*4882a593Smuzhiyun stats->rx_packets++;
1485*4882a593Smuzhiyun netif_receive_skb(skb);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
rcar_canfd_rx_poll(struct napi_struct * napi,int quota)1488*4882a593Smuzhiyun static int rcar_canfd_rx_poll(struct napi_struct *napi, int quota)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun struct rcar_canfd_channel *priv =
1491*4882a593Smuzhiyun container_of(napi, struct rcar_canfd_channel, napi);
1492*4882a593Smuzhiyun int num_pkts;
1493*4882a593Smuzhiyun u32 sts;
1494*4882a593Smuzhiyun u32 ch = priv->channel;
1495*4882a593Smuzhiyun u32 ridx = ch + RCANFD_RFFIFO_IDX;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun for (num_pkts = 0; num_pkts < quota; num_pkts++) {
1498*4882a593Smuzhiyun sts = rcar_canfd_read(priv->base, RCANFD_RFSTS(ridx));
1499*4882a593Smuzhiyun /* Check FIFO empty condition */
1500*4882a593Smuzhiyun if (sts & RCANFD_RFSTS_RFEMP)
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun rcar_canfd_rx_pkt(priv);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* Clear interrupt bit */
1506*4882a593Smuzhiyun if (sts & RCANFD_RFSTS_RFIF)
1507*4882a593Smuzhiyun rcar_canfd_write(priv->base, RCANFD_RFSTS(ridx),
1508*4882a593Smuzhiyun sts & ~RCANFD_RFSTS_RFIF);
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* All packets processed */
1512*4882a593Smuzhiyun if (num_pkts < quota) {
1513*4882a593Smuzhiyun if (napi_complete_done(napi, num_pkts)) {
1514*4882a593Smuzhiyun /* Enable Rx FIFO interrupts */
1515*4882a593Smuzhiyun rcar_canfd_set_bit(priv->base, RCANFD_RFCC(ridx),
1516*4882a593Smuzhiyun RCANFD_RFCC_RFIE);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun return num_pkts;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
rcar_canfd_do_set_mode(struct net_device * ndev,enum can_mode mode)1522*4882a593Smuzhiyun static int rcar_canfd_do_set_mode(struct net_device *ndev, enum can_mode mode)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun int err;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun switch (mode) {
1527*4882a593Smuzhiyun case CAN_MODE_START:
1528*4882a593Smuzhiyun err = rcar_canfd_start(ndev);
1529*4882a593Smuzhiyun if (err)
1530*4882a593Smuzhiyun return err;
1531*4882a593Smuzhiyun netif_wake_queue(ndev);
1532*4882a593Smuzhiyun return 0;
1533*4882a593Smuzhiyun default:
1534*4882a593Smuzhiyun return -EOPNOTSUPP;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
rcar_canfd_get_berr_counter(const struct net_device * dev,struct can_berr_counter * bec)1538*4882a593Smuzhiyun static int rcar_canfd_get_berr_counter(const struct net_device *dev,
1539*4882a593Smuzhiyun struct can_berr_counter *bec)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun struct rcar_canfd_channel *priv = netdev_priv(dev);
1542*4882a593Smuzhiyun u32 val, ch = priv->channel;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* Peripheral clock is already enabled in probe */
1545*4882a593Smuzhiyun val = rcar_canfd_read(priv->base, RCANFD_CSTS(ch));
1546*4882a593Smuzhiyun bec->txerr = RCANFD_CSTS_TECCNT(val);
1547*4882a593Smuzhiyun bec->rxerr = RCANFD_CSTS_RECCNT(val);
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun static const struct net_device_ops rcar_canfd_netdev_ops = {
1552*4882a593Smuzhiyun .ndo_open = rcar_canfd_open,
1553*4882a593Smuzhiyun .ndo_stop = rcar_canfd_close,
1554*4882a593Smuzhiyun .ndo_start_xmit = rcar_canfd_start_xmit,
1555*4882a593Smuzhiyun .ndo_change_mtu = can_change_mtu,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
rcar_canfd_channel_probe(struct rcar_canfd_global * gpriv,u32 ch,u32 fcan_freq)1558*4882a593Smuzhiyun static int rcar_canfd_channel_probe(struct rcar_canfd_global *gpriv, u32 ch,
1559*4882a593Smuzhiyun u32 fcan_freq)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun struct platform_device *pdev = gpriv->pdev;
1562*4882a593Smuzhiyun struct rcar_canfd_channel *priv;
1563*4882a593Smuzhiyun struct net_device *ndev;
1564*4882a593Smuzhiyun int err = -ENODEV;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun ndev = alloc_candev(sizeof(*priv), RCANFD_FIFO_DEPTH);
1567*4882a593Smuzhiyun if (!ndev) {
1568*4882a593Smuzhiyun dev_err(&pdev->dev, "alloc_candev() failed\n");
1569*4882a593Smuzhiyun err = -ENOMEM;
1570*4882a593Smuzhiyun goto fail;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun priv = netdev_priv(ndev);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun ndev->netdev_ops = &rcar_canfd_netdev_ops;
1575*4882a593Smuzhiyun ndev->flags |= IFF_ECHO;
1576*4882a593Smuzhiyun priv->ndev = ndev;
1577*4882a593Smuzhiyun priv->base = gpriv->base;
1578*4882a593Smuzhiyun priv->channel = ch;
1579*4882a593Smuzhiyun priv->can.clock.freq = fcan_freq;
1580*4882a593Smuzhiyun dev_info(&pdev->dev, "can_clk rate is %u\n", priv->can.clock.freq);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun if (gpriv->fdmode) {
1583*4882a593Smuzhiyun priv->can.bittiming_const = &rcar_canfd_nom_bittiming_const;
1584*4882a593Smuzhiyun priv->can.data_bittiming_const =
1585*4882a593Smuzhiyun &rcar_canfd_data_bittiming_const;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* Controller starts in CAN FD only mode */
1588*4882a593Smuzhiyun can_set_static_ctrlmode(ndev, CAN_CTRLMODE_FD);
1589*4882a593Smuzhiyun priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
1590*4882a593Smuzhiyun } else {
1591*4882a593Smuzhiyun /* Controller starts in Classical CAN only mode */
1592*4882a593Smuzhiyun priv->can.bittiming_const = &rcar_canfd_bittiming_const;
1593*4882a593Smuzhiyun priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun priv->can.do_set_mode = rcar_canfd_do_set_mode;
1597*4882a593Smuzhiyun priv->can.do_get_berr_counter = rcar_canfd_get_berr_counter;
1598*4882a593Smuzhiyun priv->gpriv = gpriv;
1599*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &pdev->dev);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun netif_napi_add(ndev, &priv->napi, rcar_canfd_rx_poll,
1602*4882a593Smuzhiyun RCANFD_NAPI_WEIGHT);
1603*4882a593Smuzhiyun spin_lock_init(&priv->tx_lock);
1604*4882a593Smuzhiyun devm_can_led_init(ndev);
1605*4882a593Smuzhiyun gpriv->ch[priv->channel] = priv;
1606*4882a593Smuzhiyun err = register_candev(ndev);
1607*4882a593Smuzhiyun if (err) {
1608*4882a593Smuzhiyun dev_err(&pdev->dev,
1609*4882a593Smuzhiyun "register_candev() failed, error %d\n", err);
1610*4882a593Smuzhiyun goto fail_candev;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun dev_info(&pdev->dev, "device registered (channel %u)\n", priv->channel);
1613*4882a593Smuzhiyun return 0;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun fail_candev:
1616*4882a593Smuzhiyun netif_napi_del(&priv->napi);
1617*4882a593Smuzhiyun free_candev(ndev);
1618*4882a593Smuzhiyun fail:
1619*4882a593Smuzhiyun return err;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
rcar_canfd_channel_remove(struct rcar_canfd_global * gpriv,u32 ch)1622*4882a593Smuzhiyun static void rcar_canfd_channel_remove(struct rcar_canfd_global *gpriv, u32 ch)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct rcar_canfd_channel *priv = gpriv->ch[ch];
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (priv) {
1627*4882a593Smuzhiyun unregister_candev(priv->ndev);
1628*4882a593Smuzhiyun netif_napi_del(&priv->napi);
1629*4882a593Smuzhiyun free_candev(priv->ndev);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
rcar_canfd_probe(struct platform_device * pdev)1633*4882a593Smuzhiyun static int rcar_canfd_probe(struct platform_device *pdev)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun void __iomem *addr;
1636*4882a593Smuzhiyun u32 sts, ch, fcan_freq;
1637*4882a593Smuzhiyun struct rcar_canfd_global *gpriv;
1638*4882a593Smuzhiyun struct device_node *of_child;
1639*4882a593Smuzhiyun unsigned long channels_mask = 0;
1640*4882a593Smuzhiyun int err, ch_irq, g_irq;
1641*4882a593Smuzhiyun bool fdmode = true; /* CAN FD only mode - default */
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if (of_property_read_bool(pdev->dev.of_node, "renesas,no-can-fd"))
1644*4882a593Smuzhiyun fdmode = false; /* Classical CAN only mode */
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun of_child = of_get_child_by_name(pdev->dev.of_node, "channel0");
1647*4882a593Smuzhiyun if (of_child && of_device_is_available(of_child))
1648*4882a593Smuzhiyun channels_mask |= BIT(0); /* Channel 0 */
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun of_child = of_get_child_by_name(pdev->dev.of_node, "channel1");
1651*4882a593Smuzhiyun if (of_child && of_device_is_available(of_child))
1652*4882a593Smuzhiyun channels_mask |= BIT(1); /* Channel 1 */
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun ch_irq = platform_get_irq(pdev, 0);
1655*4882a593Smuzhiyun if (ch_irq < 0) {
1656*4882a593Smuzhiyun err = ch_irq;
1657*4882a593Smuzhiyun goto fail_dev;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun g_irq = platform_get_irq(pdev, 1);
1661*4882a593Smuzhiyun if (g_irq < 0) {
1662*4882a593Smuzhiyun err = g_irq;
1663*4882a593Smuzhiyun goto fail_dev;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* Global controller context */
1667*4882a593Smuzhiyun gpriv = devm_kzalloc(&pdev->dev, sizeof(*gpriv), GFP_KERNEL);
1668*4882a593Smuzhiyun if (!gpriv) {
1669*4882a593Smuzhiyun err = -ENOMEM;
1670*4882a593Smuzhiyun goto fail_dev;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun gpriv->pdev = pdev;
1673*4882a593Smuzhiyun gpriv->channels_mask = channels_mask;
1674*4882a593Smuzhiyun gpriv->fdmode = fdmode;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /* Peripheral clock */
1677*4882a593Smuzhiyun gpriv->clkp = devm_clk_get(&pdev->dev, "fck");
1678*4882a593Smuzhiyun if (IS_ERR(gpriv->clkp)) {
1679*4882a593Smuzhiyun err = PTR_ERR(gpriv->clkp);
1680*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get peripheral clock, error %d\n",
1681*4882a593Smuzhiyun err);
1682*4882a593Smuzhiyun goto fail_dev;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* fCAN clock: Pick External clock. If not available fallback to
1686*4882a593Smuzhiyun * CANFD clock
1687*4882a593Smuzhiyun */
1688*4882a593Smuzhiyun gpriv->can_clk = devm_clk_get(&pdev->dev, "can_clk");
1689*4882a593Smuzhiyun if (IS_ERR(gpriv->can_clk) || (clk_get_rate(gpriv->can_clk) == 0)) {
1690*4882a593Smuzhiyun gpriv->can_clk = devm_clk_get(&pdev->dev, "canfd");
1691*4882a593Smuzhiyun if (IS_ERR(gpriv->can_clk)) {
1692*4882a593Smuzhiyun err = PTR_ERR(gpriv->can_clk);
1693*4882a593Smuzhiyun dev_err(&pdev->dev,
1694*4882a593Smuzhiyun "cannot get canfd clock, error %d\n", err);
1695*4882a593Smuzhiyun goto fail_dev;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun gpriv->fcan = RCANFD_CANFDCLK;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun } else {
1700*4882a593Smuzhiyun gpriv->fcan = RCANFD_EXTCLK;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun fcan_freq = clk_get_rate(gpriv->can_clk);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun if (gpriv->fcan == RCANFD_CANFDCLK)
1705*4882a593Smuzhiyun /* CANFD clock is further divided by (1/2) within the IP */
1706*4882a593Smuzhiyun fcan_freq /= 2;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun addr = devm_platform_ioremap_resource(pdev, 0);
1709*4882a593Smuzhiyun if (IS_ERR(addr)) {
1710*4882a593Smuzhiyun err = PTR_ERR(addr);
1711*4882a593Smuzhiyun goto fail_dev;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun gpriv->base = addr;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* Request IRQ that's common for both channels */
1716*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, ch_irq,
1717*4882a593Smuzhiyun rcar_canfd_channel_interrupt, 0,
1718*4882a593Smuzhiyun "canfd.chn", gpriv);
1719*4882a593Smuzhiyun if (err) {
1720*4882a593Smuzhiyun dev_err(&pdev->dev, "devm_request_irq(%d) failed, error %d\n",
1721*4882a593Smuzhiyun ch_irq, err);
1722*4882a593Smuzhiyun goto fail_dev;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, g_irq,
1725*4882a593Smuzhiyun rcar_canfd_global_interrupt, 0,
1726*4882a593Smuzhiyun "canfd.gbl", gpriv);
1727*4882a593Smuzhiyun if (err) {
1728*4882a593Smuzhiyun dev_err(&pdev->dev, "devm_request_irq(%d) failed, error %d\n",
1729*4882a593Smuzhiyun g_irq, err);
1730*4882a593Smuzhiyun goto fail_dev;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* Enable peripheral clock for register access */
1734*4882a593Smuzhiyun err = clk_prepare_enable(gpriv->clkp);
1735*4882a593Smuzhiyun if (err) {
1736*4882a593Smuzhiyun dev_err(&pdev->dev,
1737*4882a593Smuzhiyun "failed to enable peripheral clock, error %d\n", err);
1738*4882a593Smuzhiyun goto fail_dev;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun err = rcar_canfd_reset_controller(gpriv);
1742*4882a593Smuzhiyun if (err) {
1743*4882a593Smuzhiyun dev_err(&pdev->dev, "reset controller failed\n");
1744*4882a593Smuzhiyun goto fail_clk;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* Controller in Global reset & Channel reset mode */
1748*4882a593Smuzhiyun rcar_canfd_configure_controller(gpriv);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /* Configure per channel attributes */
1751*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
1752*4882a593Smuzhiyun /* Configure Channel's Rx fifo */
1753*4882a593Smuzhiyun rcar_canfd_configure_rx(gpriv, ch);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* Configure Channel's Tx (Common) fifo */
1756*4882a593Smuzhiyun rcar_canfd_configure_tx(gpriv, ch);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun /* Configure receive rules */
1759*4882a593Smuzhiyun rcar_canfd_configure_afl_rules(gpriv, ch);
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* Configure common interrupts */
1763*4882a593Smuzhiyun rcar_canfd_enable_global_interrupts(gpriv);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /* Start Global operation mode */
1766*4882a593Smuzhiyun rcar_canfd_update_bit(gpriv->base, RCANFD_GCTR, RCANFD_GCTR_GMDC_MASK,
1767*4882a593Smuzhiyun RCANFD_GCTR_GMDC_GOPM);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun /* Verify mode change */
1770*4882a593Smuzhiyun err = readl_poll_timeout((gpriv->base + RCANFD_GSTS), sts,
1771*4882a593Smuzhiyun !(sts & RCANFD_GSTS_GNOPM), 2, 500000);
1772*4882a593Smuzhiyun if (err) {
1773*4882a593Smuzhiyun dev_err(&pdev->dev, "global operational mode failed\n");
1774*4882a593Smuzhiyun goto fail_mode;
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
1778*4882a593Smuzhiyun err = rcar_canfd_channel_probe(gpriv, ch, fcan_freq);
1779*4882a593Smuzhiyun if (err)
1780*4882a593Smuzhiyun goto fail_channel;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun platform_set_drvdata(pdev, gpriv);
1784*4882a593Smuzhiyun dev_info(&pdev->dev, "global operational state (clk %d, fdmode %d)\n",
1785*4882a593Smuzhiyun gpriv->fcan, gpriv->fdmode);
1786*4882a593Smuzhiyun return 0;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun fail_channel:
1789*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS)
1790*4882a593Smuzhiyun rcar_canfd_channel_remove(gpriv, ch);
1791*4882a593Smuzhiyun fail_mode:
1792*4882a593Smuzhiyun rcar_canfd_disable_global_interrupts(gpriv);
1793*4882a593Smuzhiyun fail_clk:
1794*4882a593Smuzhiyun clk_disable_unprepare(gpriv->clkp);
1795*4882a593Smuzhiyun fail_dev:
1796*4882a593Smuzhiyun return err;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
rcar_canfd_remove(struct platform_device * pdev)1799*4882a593Smuzhiyun static int rcar_canfd_remove(struct platform_device *pdev)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun struct rcar_canfd_global *gpriv = platform_get_drvdata(pdev);
1802*4882a593Smuzhiyun u32 ch;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun rcar_canfd_reset_controller(gpriv);
1805*4882a593Smuzhiyun rcar_canfd_disable_global_interrupts(gpriv);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun for_each_set_bit(ch, &gpriv->channels_mask, RCANFD_NUM_CHANNELS) {
1808*4882a593Smuzhiyun rcar_canfd_disable_channel_interrupts(gpriv->ch[ch]);
1809*4882a593Smuzhiyun rcar_canfd_channel_remove(gpriv, ch);
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun /* Enter global sleep mode */
1813*4882a593Smuzhiyun rcar_canfd_set_bit(gpriv->base, RCANFD_GCTR, RCANFD_GCTR_GSLPR);
1814*4882a593Smuzhiyun clk_disable_unprepare(gpriv->clkp);
1815*4882a593Smuzhiyun return 0;
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
rcar_canfd_suspend(struct device * dev)1818*4882a593Smuzhiyun static int __maybe_unused rcar_canfd_suspend(struct device *dev)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun return 0;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
rcar_canfd_resume(struct device * dev)1823*4882a593Smuzhiyun static int __maybe_unused rcar_canfd_resume(struct device *dev)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun return 0;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rcar_canfd_pm_ops, rcar_canfd_suspend,
1829*4882a593Smuzhiyun rcar_canfd_resume);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun static const struct of_device_id rcar_canfd_of_table[] = {
1832*4882a593Smuzhiyun { .compatible = "renesas,rcar-gen3-canfd" },
1833*4882a593Smuzhiyun { }
1834*4882a593Smuzhiyun };
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rcar_canfd_of_table);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun static struct platform_driver rcar_canfd_driver = {
1839*4882a593Smuzhiyun .driver = {
1840*4882a593Smuzhiyun .name = RCANFD_DRV_NAME,
1841*4882a593Smuzhiyun .of_match_table = of_match_ptr(rcar_canfd_of_table),
1842*4882a593Smuzhiyun .pm = &rcar_canfd_pm_ops,
1843*4882a593Smuzhiyun },
1844*4882a593Smuzhiyun .probe = rcar_canfd_probe,
1845*4882a593Smuzhiyun .remove = rcar_canfd_remove,
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun module_platform_driver(rcar_canfd_driver);
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun MODULE_AUTHOR("Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>");
1851*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1852*4882a593Smuzhiyun MODULE_DESCRIPTION("CAN FD driver for Renesas R-Car SoC");
1853*4882a593Smuzhiyun MODULE_ALIAS("platform:" RCANFD_DRV_NAME);
1854