xref: /OK3568_Linux_fs/kernel/drivers/net/can/pch_can.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 1999 - 2010 Intel Corporation.
4*4882a593Smuzhiyun  * Copyright (C) 2010 LAPIS SEMICONDUCTOR CO., LTD.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/sched.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/netdevice.h>
17*4882a593Smuzhiyun #include <linux/skbuff.h>
18*4882a593Smuzhiyun #include <linux/can.h>
19*4882a593Smuzhiyun #include <linux/can/dev.h>
20*4882a593Smuzhiyun #include <linux/can/error.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PCH_CTRL_INIT		BIT(0) /* The INIT bit of CANCONT register. */
23*4882a593Smuzhiyun #define PCH_CTRL_IE		BIT(1) /* The IE bit of CAN control register */
24*4882a593Smuzhiyun #define PCH_CTRL_IE_SIE_EIE	(BIT(3) | BIT(2) | BIT(1))
25*4882a593Smuzhiyun #define PCH_CTRL_CCE		BIT(6)
26*4882a593Smuzhiyun #define PCH_CTRL_OPT		BIT(7) /* The OPT bit of CANCONT register. */
27*4882a593Smuzhiyun #define PCH_OPT_SILENT		BIT(3) /* The Silent bit of CANOPT reg. */
28*4882a593Smuzhiyun #define PCH_OPT_LBACK		BIT(4) /* The LoopBack bit of CANOPT reg. */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define PCH_CMASK_RX_TX_SET	0x00f3
31*4882a593Smuzhiyun #define PCH_CMASK_RX_TX_GET	0x0073
32*4882a593Smuzhiyun #define PCH_CMASK_ALL		0xff
33*4882a593Smuzhiyun #define PCH_CMASK_NEWDAT	BIT(2)
34*4882a593Smuzhiyun #define PCH_CMASK_CLRINTPND	BIT(3)
35*4882a593Smuzhiyun #define PCH_CMASK_CTRL		BIT(4)
36*4882a593Smuzhiyun #define PCH_CMASK_ARB		BIT(5)
37*4882a593Smuzhiyun #define PCH_CMASK_MASK		BIT(6)
38*4882a593Smuzhiyun #define PCH_CMASK_RDWR		BIT(7)
39*4882a593Smuzhiyun #define PCH_IF_MCONT_NEWDAT	BIT(15)
40*4882a593Smuzhiyun #define PCH_IF_MCONT_MSGLOST	BIT(14)
41*4882a593Smuzhiyun #define PCH_IF_MCONT_INTPND	BIT(13)
42*4882a593Smuzhiyun #define PCH_IF_MCONT_UMASK	BIT(12)
43*4882a593Smuzhiyun #define PCH_IF_MCONT_TXIE	BIT(11)
44*4882a593Smuzhiyun #define PCH_IF_MCONT_RXIE	BIT(10)
45*4882a593Smuzhiyun #define PCH_IF_MCONT_RMTEN	BIT(9)
46*4882a593Smuzhiyun #define PCH_IF_MCONT_TXRQXT	BIT(8)
47*4882a593Smuzhiyun #define PCH_IF_MCONT_EOB	BIT(7)
48*4882a593Smuzhiyun #define PCH_IF_MCONT_DLC	(BIT(0) | BIT(1) | BIT(2) | BIT(3))
49*4882a593Smuzhiyun #define PCH_MASK2_MDIR_MXTD	(BIT(14) | BIT(15))
50*4882a593Smuzhiyun #define PCH_ID2_DIR		BIT(13)
51*4882a593Smuzhiyun #define PCH_ID2_XTD		BIT(14)
52*4882a593Smuzhiyun #define PCH_ID_MSGVAL		BIT(15)
53*4882a593Smuzhiyun #define PCH_IF_CREQ_BUSY	BIT(15)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PCH_STATUS_INT		0x8000
56*4882a593Smuzhiyun #define PCH_RP			0x00008000
57*4882a593Smuzhiyun #define PCH_REC			0x00007f00
58*4882a593Smuzhiyun #define PCH_TEC			0x000000ff
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define PCH_TX_OK		BIT(3)
61*4882a593Smuzhiyun #define PCH_RX_OK		BIT(4)
62*4882a593Smuzhiyun #define PCH_EPASSIV		BIT(5)
63*4882a593Smuzhiyun #define PCH_EWARN		BIT(6)
64*4882a593Smuzhiyun #define PCH_BUS_OFF		BIT(7)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* bit position of certain controller bits. */
67*4882a593Smuzhiyun #define PCH_BIT_BRP_SHIFT	0
68*4882a593Smuzhiyun #define PCH_BIT_SJW_SHIFT	6
69*4882a593Smuzhiyun #define PCH_BIT_TSEG1_SHIFT	8
70*4882a593Smuzhiyun #define PCH_BIT_TSEG2_SHIFT	12
71*4882a593Smuzhiyun #define PCH_BIT_BRPE_BRPE_SHIFT	6
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define PCH_MSK_BITT_BRP	0x3f
74*4882a593Smuzhiyun #define PCH_MSK_BRPE_BRPE	0x3c0
75*4882a593Smuzhiyun #define PCH_MSK_CTRL_IE_SIE_EIE	0x07
76*4882a593Smuzhiyun #define PCH_COUNTER_LIMIT	10
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define PCH_CAN_CLK		50000000	/* 50MHz */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * Define the number of message object.
82*4882a593Smuzhiyun  * PCH CAN communications are done via Message RAM.
83*4882a593Smuzhiyun  * The Message RAM consists of 32 message objects.
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define PCH_RX_OBJ_NUM		26
86*4882a593Smuzhiyun #define PCH_TX_OBJ_NUM		6
87*4882a593Smuzhiyun #define PCH_RX_OBJ_START	1
88*4882a593Smuzhiyun #define PCH_RX_OBJ_END		PCH_RX_OBJ_NUM
89*4882a593Smuzhiyun #define PCH_TX_OBJ_START	(PCH_RX_OBJ_END + 1)
90*4882a593Smuzhiyun #define PCH_TX_OBJ_END		(PCH_RX_OBJ_NUM + PCH_TX_OBJ_NUM)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define PCH_FIFO_THRESH		16
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* TxRqst2 show status of MsgObjNo.17~32 */
95*4882a593Smuzhiyun #define PCH_TREQ2_TX_MASK	(((1 << PCH_TX_OBJ_NUM) - 1) <<\
96*4882a593Smuzhiyun 							(PCH_RX_OBJ_END - 16))
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun enum pch_ifreg {
99*4882a593Smuzhiyun 	PCH_RX_IFREG,
100*4882a593Smuzhiyun 	PCH_TX_IFREG,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun enum pch_can_err {
104*4882a593Smuzhiyun 	PCH_STUF_ERR = 1,
105*4882a593Smuzhiyun 	PCH_FORM_ERR,
106*4882a593Smuzhiyun 	PCH_ACK_ERR,
107*4882a593Smuzhiyun 	PCH_BIT1_ERR,
108*4882a593Smuzhiyun 	PCH_BIT0_ERR,
109*4882a593Smuzhiyun 	PCH_CRC_ERR,
110*4882a593Smuzhiyun 	PCH_LEC_ALL,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun enum pch_can_mode {
114*4882a593Smuzhiyun 	PCH_CAN_ENABLE,
115*4882a593Smuzhiyun 	PCH_CAN_DISABLE,
116*4882a593Smuzhiyun 	PCH_CAN_ALL,
117*4882a593Smuzhiyun 	PCH_CAN_NONE,
118*4882a593Smuzhiyun 	PCH_CAN_STOP,
119*4882a593Smuzhiyun 	PCH_CAN_RUN,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct pch_can_if_regs {
123*4882a593Smuzhiyun 	u32 creq;
124*4882a593Smuzhiyun 	u32 cmask;
125*4882a593Smuzhiyun 	u32 mask1;
126*4882a593Smuzhiyun 	u32 mask2;
127*4882a593Smuzhiyun 	u32 id1;
128*4882a593Smuzhiyun 	u32 id2;
129*4882a593Smuzhiyun 	u32 mcont;
130*4882a593Smuzhiyun 	u32 data[4];
131*4882a593Smuzhiyun 	u32 rsv[13];
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct pch_can_regs {
135*4882a593Smuzhiyun 	u32 cont;
136*4882a593Smuzhiyun 	u32 stat;
137*4882a593Smuzhiyun 	u32 errc;
138*4882a593Smuzhiyun 	u32 bitt;
139*4882a593Smuzhiyun 	u32 intr;
140*4882a593Smuzhiyun 	u32 opt;
141*4882a593Smuzhiyun 	u32 brpe;
142*4882a593Smuzhiyun 	u32 reserve;
143*4882a593Smuzhiyun 	struct pch_can_if_regs ifregs[2]; /* [0]=if1  [1]=if2 */
144*4882a593Smuzhiyun 	u32 reserve1[8];
145*4882a593Smuzhiyun 	u32 treq1;
146*4882a593Smuzhiyun 	u32 treq2;
147*4882a593Smuzhiyun 	u32 reserve2[6];
148*4882a593Smuzhiyun 	u32 data1;
149*4882a593Smuzhiyun 	u32 data2;
150*4882a593Smuzhiyun 	u32 reserve3[6];
151*4882a593Smuzhiyun 	u32 canipend1;
152*4882a593Smuzhiyun 	u32 canipend2;
153*4882a593Smuzhiyun 	u32 reserve4[6];
154*4882a593Smuzhiyun 	u32 canmval1;
155*4882a593Smuzhiyun 	u32 canmval2;
156*4882a593Smuzhiyun 	u32 reserve5[37];
157*4882a593Smuzhiyun 	u32 srst;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun struct pch_can_priv {
161*4882a593Smuzhiyun 	struct can_priv can;
162*4882a593Smuzhiyun 	struct pci_dev *dev;
163*4882a593Smuzhiyun 	u32 tx_enable[PCH_TX_OBJ_END];
164*4882a593Smuzhiyun 	u32 rx_enable[PCH_TX_OBJ_END];
165*4882a593Smuzhiyun 	u32 rx_link[PCH_TX_OBJ_END];
166*4882a593Smuzhiyun 	u32 int_enables;
167*4882a593Smuzhiyun 	struct net_device *ndev;
168*4882a593Smuzhiyun 	struct pch_can_regs __iomem *regs;
169*4882a593Smuzhiyun 	struct napi_struct napi;
170*4882a593Smuzhiyun 	int tx_obj;	/* Point next Tx Obj index */
171*4882a593Smuzhiyun 	int use_msi;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct can_bittiming_const pch_can_bittiming_const = {
175*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
176*4882a593Smuzhiyun 	.tseg1_min = 2,
177*4882a593Smuzhiyun 	.tseg1_max = 16,
178*4882a593Smuzhiyun 	.tseg2_min = 1,
179*4882a593Smuzhiyun 	.tseg2_max = 8,
180*4882a593Smuzhiyun 	.sjw_max = 4,
181*4882a593Smuzhiyun 	.brp_min = 1,
182*4882a593Smuzhiyun 	.brp_max = 1024, /* 6bit + extended 4bit */
183*4882a593Smuzhiyun 	.brp_inc = 1,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const struct pci_device_id pch_pci_tbl[] = {
187*4882a593Smuzhiyun 	{PCI_VENDOR_ID_INTEL, 0x8818, PCI_ANY_ID, PCI_ANY_ID,},
188*4882a593Smuzhiyun 	{0,}
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pch_pci_tbl);
191*4882a593Smuzhiyun 
pch_can_bit_set(void __iomem * addr,u32 mask)192*4882a593Smuzhiyun static inline void pch_can_bit_set(void __iomem *addr, u32 mask)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	iowrite32(ioread32(addr) | mask, addr);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
pch_can_bit_clear(void __iomem * addr,u32 mask)197*4882a593Smuzhiyun static inline void pch_can_bit_clear(void __iomem *addr, u32 mask)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	iowrite32(ioread32(addr) & ~mask, addr);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
pch_can_set_run_mode(struct pch_can_priv * priv,enum pch_can_mode mode)202*4882a593Smuzhiyun static void pch_can_set_run_mode(struct pch_can_priv *priv,
203*4882a593Smuzhiyun 				 enum pch_can_mode mode)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	switch (mode) {
206*4882a593Smuzhiyun 	case PCH_CAN_RUN:
207*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_INIT);
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	case PCH_CAN_STOP:
211*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->cont, PCH_CTRL_INIT);
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	default:
215*4882a593Smuzhiyun 		netdev_err(priv->ndev, "%s -> Invalid Mode.\n", __func__);
216*4882a593Smuzhiyun 		break;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
pch_can_set_optmode(struct pch_can_priv * priv)220*4882a593Smuzhiyun static void pch_can_set_optmode(struct pch_can_priv *priv)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	u32 reg_val = ioread32(&priv->regs->opt);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
225*4882a593Smuzhiyun 		reg_val |= PCH_OPT_SILENT;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
228*4882a593Smuzhiyun 		reg_val |= PCH_OPT_LBACK;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pch_can_bit_set(&priv->regs->cont, PCH_CTRL_OPT);
231*4882a593Smuzhiyun 	iowrite32(reg_val, &priv->regs->opt);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
pch_can_rw_msg_obj(void __iomem * creq_addr,u32 num)234*4882a593Smuzhiyun static void pch_can_rw_msg_obj(void __iomem *creq_addr, u32 num)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	int counter = PCH_COUNTER_LIMIT;
237*4882a593Smuzhiyun 	u32 ifx_creq;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	iowrite32(num, creq_addr);
240*4882a593Smuzhiyun 	while (counter) {
241*4882a593Smuzhiyun 		ifx_creq = ioread32(creq_addr) & PCH_IF_CREQ_BUSY;
242*4882a593Smuzhiyun 		if (!ifx_creq)
243*4882a593Smuzhiyun 			break;
244*4882a593Smuzhiyun 		counter--;
245*4882a593Smuzhiyun 		udelay(1);
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 	if (!counter)
248*4882a593Smuzhiyun 		pr_err("%s:IF1 BUSY Flag is set forever.\n", __func__);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
pch_can_set_int_enables(struct pch_can_priv * priv,enum pch_can_mode interrupt_no)251*4882a593Smuzhiyun static void pch_can_set_int_enables(struct pch_can_priv *priv,
252*4882a593Smuzhiyun 				    enum pch_can_mode interrupt_no)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	switch (interrupt_no) {
255*4882a593Smuzhiyun 	case PCH_CAN_DISABLE:
256*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE);
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	case PCH_CAN_ALL:
260*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	case PCH_CAN_NONE:
264*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);
265*4882a593Smuzhiyun 		break;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	default:
268*4882a593Smuzhiyun 		netdev_err(priv->ndev, "Invalid interrupt number.\n");
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
pch_can_set_rxtx(struct pch_can_priv * priv,u32 buff_num,int set,enum pch_ifreg dir)273*4882a593Smuzhiyun static void pch_can_set_rxtx(struct pch_can_priv *priv, u32 buff_num,
274*4882a593Smuzhiyun 			     int set, enum pch_ifreg dir)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 ie;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (dir)
279*4882a593Smuzhiyun 		ie = PCH_IF_MCONT_TXIE;
280*4882a593Smuzhiyun 	else
281*4882a593Smuzhiyun 		ie = PCH_IF_MCONT_RXIE;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Reading the Msg buffer from Message RAM to IF1/2 registers. */
284*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[dir].cmask);
285*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Setting the IF1/2MASK1 register to access MsgVal and RxIE bits */
288*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_ARB | PCH_CMASK_CTRL,
289*4882a593Smuzhiyun 		  &priv->regs->ifregs[dir].cmask);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (set) {
292*4882a593Smuzhiyun 		/* Setting the MsgVal and RxIE/TxIE bits */
293*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->ifregs[dir].mcont, ie);
294*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->ifregs[dir].id2, PCH_ID_MSGVAL);
295*4882a593Smuzhiyun 	} else {
296*4882a593Smuzhiyun 		/* Clearing the MsgVal and RxIE/TxIE bits */
297*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[dir].mcont, ie);
298*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[dir].id2, PCH_ID_MSGVAL);
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
pch_can_set_rx_all(struct pch_can_priv * priv,int set)304*4882a593Smuzhiyun static void pch_can_set_rx_all(struct pch_can_priv *priv, int set)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	int i;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Traversing to obtain the object configured as receivers. */
309*4882a593Smuzhiyun 	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++)
310*4882a593Smuzhiyun 		pch_can_set_rxtx(priv, i, set, PCH_RX_IFREG);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
pch_can_set_tx_all(struct pch_can_priv * priv,int set)313*4882a593Smuzhiyun static void pch_can_set_tx_all(struct pch_can_priv *priv, int set)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	int i;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Traversing to obtain the object configured as transmit object. */
318*4882a593Smuzhiyun 	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
319*4882a593Smuzhiyun 		pch_can_set_rxtx(priv, i, set, PCH_TX_IFREG);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
pch_can_int_pending(struct pch_can_priv * priv)322*4882a593Smuzhiyun static u32 pch_can_int_pending(struct pch_can_priv *priv)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	return ioread32(&priv->regs->intr) & 0xffff;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
pch_can_clear_if_buffers(struct pch_can_priv * priv)327*4882a593Smuzhiyun static void pch_can_clear_if_buffers(struct pch_can_priv *priv)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	int i; /* Msg Obj ID (1~32) */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	for (i = PCH_RX_OBJ_START; i <= PCH_TX_OBJ_END; i++) {
332*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RX_TX_SET, &priv->regs->ifregs[0].cmask);
333*4882a593Smuzhiyun 		iowrite32(0xffff, &priv->regs->ifregs[0].mask1);
334*4882a593Smuzhiyun 		iowrite32(0xffff, &priv->regs->ifregs[0].mask2);
335*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].id1);
336*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].id2);
337*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].mcont);
338*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].data[0]);
339*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].data[1]);
340*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].data[2]);
341*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].data[3]);
342*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK |
343*4882a593Smuzhiyun 			  PCH_CMASK_ARB | PCH_CMASK_CTRL,
344*4882a593Smuzhiyun 			  &priv->regs->ifregs[0].cmask);
345*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
pch_can_config_rx_tx_buffers(struct pch_can_priv * priv)349*4882a593Smuzhiyun static void pch_can_config_rx_tx_buffers(struct pch_can_priv *priv)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	int i;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
354*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
355*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].id1);
358*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[0].id2);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->ifregs[0].mcont,
361*4882a593Smuzhiyun 				PCH_IF_MCONT_UMASK);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		/* In case FIFO mode, Last EoB of Rx Obj must be 1 */
364*4882a593Smuzhiyun 		if (i == PCH_RX_OBJ_END)
365*4882a593Smuzhiyun 			pch_can_bit_set(&priv->regs->ifregs[0].mcont,
366*4882a593Smuzhiyun 					PCH_IF_MCONT_EOB);
367*4882a593Smuzhiyun 		else
368*4882a593Smuzhiyun 			pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
369*4882a593Smuzhiyun 					  PCH_IF_MCONT_EOB);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		iowrite32(0, &priv->regs->ifregs[0].mask1);
372*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].mask2,
373*4882a593Smuzhiyun 				  0x1fff | PCH_MASK2_MDIR_MXTD);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		/* Setting CMASK for writing */
376*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK | PCH_CMASK_ARB |
377*4882a593Smuzhiyun 			  PCH_CMASK_CTRL, &priv->regs->ifregs[0].cmask);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++) {
383*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[1].cmask);
384*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, i);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		/* Resetting DIR bit for reception */
387*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[1].id1);
388*4882a593Smuzhiyun 		iowrite32(PCH_ID2_DIR, &priv->regs->ifregs[1].id2);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		/* Setting EOB bit for transmitter */
391*4882a593Smuzhiyun 		iowrite32(PCH_IF_MCONT_EOB | PCH_IF_MCONT_UMASK,
392*4882a593Smuzhiyun 			  &priv->regs->ifregs[1].mcont);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		iowrite32(0, &priv->regs->ifregs[1].mask1);
395*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[1].mask2, 0x1fff);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		/* Setting CMASK for writing */
398*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK | PCH_CMASK_ARB |
399*4882a593Smuzhiyun 			  PCH_CMASK_CTRL, &priv->regs->ifregs[1].cmask);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, i);
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
pch_can_init(struct pch_can_priv * priv)405*4882a593Smuzhiyun static void pch_can_init(struct pch_can_priv *priv)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	/* Stopping the Can device. */
408*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_STOP);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* Clearing all the message object buffers. */
411*4882a593Smuzhiyun 	pch_can_clear_if_buffers(priv);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Configuring the respective message object as either rx/tx object. */
414*4882a593Smuzhiyun 	pch_can_config_rx_tx_buffers(priv);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Enabling the interrupts. */
417*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_ALL);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
pch_can_release(struct pch_can_priv * priv)420*4882a593Smuzhiyun static void pch_can_release(struct pch_can_priv *priv)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	/* Stooping the CAN device. */
423*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_STOP);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* Disabling the interrupts. */
426*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_NONE);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Disabling all the receive object. */
429*4882a593Smuzhiyun 	pch_can_set_rx_all(priv, 0);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Disabling all the transmit object. */
432*4882a593Smuzhiyun 	pch_can_set_tx_all(priv, 0);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* This function clears interrupt(s) from the CAN device. */
pch_can_int_clr(struct pch_can_priv * priv,u32 mask)436*4882a593Smuzhiyun static void pch_can_int_clr(struct pch_can_priv *priv, u32 mask)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	/* Clear interrupt for transmit object */
439*4882a593Smuzhiyun 	if ((mask >= PCH_RX_OBJ_START) && (mask <= PCH_RX_OBJ_END)) {
440*4882a593Smuzhiyun 		/* Setting CMASK for clearing the reception interrupts. */
441*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL | PCH_CMASK_ARB,
442*4882a593Smuzhiyun 			  &priv->regs->ifregs[0].cmask);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		/* Clearing the Dir bit. */
445*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].id2, PCH_ID2_DIR);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		/* Clearing NewDat & IntPnd */
448*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
449*4882a593Smuzhiyun 				  PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_INTPND);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, mask);
452*4882a593Smuzhiyun 	} else if ((mask >= PCH_TX_OBJ_START) && (mask <= PCH_TX_OBJ_END)) {
453*4882a593Smuzhiyun 		/*
454*4882a593Smuzhiyun 		 * Setting CMASK for clearing interrupts for frame transmission.
455*4882a593Smuzhiyun 		 */
456*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL | PCH_CMASK_ARB,
457*4882a593Smuzhiyun 			  &priv->regs->ifregs[1].cmask);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		/* Resetting the ID registers. */
460*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->ifregs[1].id2,
461*4882a593Smuzhiyun 			       PCH_ID2_DIR | (0x7ff << 2));
462*4882a593Smuzhiyun 		iowrite32(0x0, &priv->regs->ifregs[1].id1);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		/* Clearing NewDat, TxRqst & IntPnd */
465*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[1].mcont,
466*4882a593Smuzhiyun 				  PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_INTPND |
467*4882a593Smuzhiyun 				  PCH_IF_MCONT_TXRQXT);
468*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, mask);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
pch_can_reset(struct pch_can_priv * priv)472*4882a593Smuzhiyun static void pch_can_reset(struct pch_can_priv *priv)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	/* write to sw reset register */
475*4882a593Smuzhiyun 	iowrite32(1, &priv->regs->srst);
476*4882a593Smuzhiyun 	iowrite32(0, &priv->regs->srst);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
pch_can_error(struct net_device * ndev,u32 status)479*4882a593Smuzhiyun static void pch_can_error(struct net_device *ndev, u32 status)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	struct sk_buff *skb;
482*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
483*4882a593Smuzhiyun 	struct can_frame *cf;
484*4882a593Smuzhiyun 	u32 errc, lec;
485*4882a593Smuzhiyun 	struct net_device_stats *stats = &(priv->ndev->stats);
486*4882a593Smuzhiyun 	enum can_state state = priv->can.state;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	skb = alloc_can_err_skb(ndev, &cf);
489*4882a593Smuzhiyun 	if (!skb)
490*4882a593Smuzhiyun 		return;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	errc = ioread32(&priv->regs->errc);
493*4882a593Smuzhiyun 	if (status & PCH_BUS_OFF) {
494*4882a593Smuzhiyun 		pch_can_set_tx_all(priv, 0);
495*4882a593Smuzhiyun 		pch_can_set_rx_all(priv, 0);
496*4882a593Smuzhiyun 		state = CAN_STATE_BUS_OFF;
497*4882a593Smuzhiyun 		cf->can_id |= CAN_ERR_BUSOFF;
498*4882a593Smuzhiyun 		priv->can.can_stats.bus_off++;
499*4882a593Smuzhiyun 		can_bus_off(ndev);
500*4882a593Smuzhiyun 	} else {
501*4882a593Smuzhiyun 		cf->data[6] = errc & PCH_TEC;
502*4882a593Smuzhiyun 		cf->data[7] = (errc & PCH_REC) >> 8;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* Warning interrupt. */
506*4882a593Smuzhiyun 	if (status & PCH_EWARN) {
507*4882a593Smuzhiyun 		state = CAN_STATE_ERROR_WARNING;
508*4882a593Smuzhiyun 		priv->can.can_stats.error_warning++;
509*4882a593Smuzhiyun 		cf->can_id |= CAN_ERR_CRTL;
510*4882a593Smuzhiyun 		if (((errc & PCH_REC) >> 8) > 96)
511*4882a593Smuzhiyun 			cf->data[1] |= CAN_ERR_CRTL_RX_WARNING;
512*4882a593Smuzhiyun 		if ((errc & PCH_TEC) > 96)
513*4882a593Smuzhiyun 			cf->data[1] |= CAN_ERR_CRTL_TX_WARNING;
514*4882a593Smuzhiyun 		netdev_dbg(ndev,
515*4882a593Smuzhiyun 			"%s -> Error Counter is more than 96.\n", __func__);
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 	/* Error passive interrupt. */
518*4882a593Smuzhiyun 	if (status & PCH_EPASSIV) {
519*4882a593Smuzhiyun 		priv->can.can_stats.error_passive++;
520*4882a593Smuzhiyun 		state = CAN_STATE_ERROR_PASSIVE;
521*4882a593Smuzhiyun 		cf->can_id |= CAN_ERR_CRTL;
522*4882a593Smuzhiyun 		if (errc & PCH_RP)
523*4882a593Smuzhiyun 			cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
524*4882a593Smuzhiyun 		if ((errc & PCH_TEC) > 127)
525*4882a593Smuzhiyun 			cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
526*4882a593Smuzhiyun 		netdev_dbg(ndev,
527*4882a593Smuzhiyun 			"%s -> CAN controller is ERROR PASSIVE .\n", __func__);
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	lec = status & PCH_LEC_ALL;
531*4882a593Smuzhiyun 	switch (lec) {
532*4882a593Smuzhiyun 	case PCH_STUF_ERR:
533*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_STUFF;
534*4882a593Smuzhiyun 		priv->can.can_stats.bus_error++;
535*4882a593Smuzhiyun 		stats->rx_errors++;
536*4882a593Smuzhiyun 		break;
537*4882a593Smuzhiyun 	case PCH_FORM_ERR:
538*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_FORM;
539*4882a593Smuzhiyun 		priv->can.can_stats.bus_error++;
540*4882a593Smuzhiyun 		stats->rx_errors++;
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun 	case PCH_ACK_ERR:
543*4882a593Smuzhiyun 		cf->can_id |= CAN_ERR_ACK;
544*4882a593Smuzhiyun 		priv->can.can_stats.bus_error++;
545*4882a593Smuzhiyun 		stats->rx_errors++;
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun 	case PCH_BIT1_ERR:
548*4882a593Smuzhiyun 	case PCH_BIT0_ERR:
549*4882a593Smuzhiyun 		cf->data[2] |= CAN_ERR_PROT_BIT;
550*4882a593Smuzhiyun 		priv->can.can_stats.bus_error++;
551*4882a593Smuzhiyun 		stats->rx_errors++;
552*4882a593Smuzhiyun 		break;
553*4882a593Smuzhiyun 	case PCH_CRC_ERR:
554*4882a593Smuzhiyun 		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
555*4882a593Smuzhiyun 		priv->can.can_stats.bus_error++;
556*4882a593Smuzhiyun 		stats->rx_errors++;
557*4882a593Smuzhiyun 		break;
558*4882a593Smuzhiyun 	case PCH_LEC_ALL: /* Written by CPU. No error status */
559*4882a593Smuzhiyun 		break;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	priv->can.state = state;
563*4882a593Smuzhiyun 	netif_receive_skb(skb);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	stats->rx_packets++;
566*4882a593Smuzhiyun 	stats->rx_bytes += cf->can_dlc;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
pch_can_interrupt(int irq,void * dev_id)569*4882a593Smuzhiyun static irqreturn_t pch_can_interrupt(int irq, void *dev_id)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct net_device *ndev = (struct net_device *)dev_id;
572*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (!pch_can_int_pending(priv))
575*4882a593Smuzhiyun 		return IRQ_NONE;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_NONE);
578*4882a593Smuzhiyun 	napi_schedule(&priv->napi);
579*4882a593Smuzhiyun 	return IRQ_HANDLED;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
pch_fifo_thresh(struct pch_can_priv * priv,int obj_id)582*4882a593Smuzhiyun static void pch_fifo_thresh(struct pch_can_priv *priv, int obj_id)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	if (obj_id < PCH_FIFO_THRESH) {
585*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL |
586*4882a593Smuzhiyun 			  PCH_CMASK_ARB, &priv->regs->ifregs[0].cmask);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		/* Clearing the Dir bit. */
589*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].id2, PCH_ID2_DIR);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		/* Clearing NewDat & IntPnd */
592*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
593*4882a593Smuzhiyun 				  PCH_IF_MCONT_INTPND);
594*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_id);
595*4882a593Smuzhiyun 	} else if (obj_id > PCH_FIFO_THRESH) {
596*4882a593Smuzhiyun 		pch_can_int_clr(priv, obj_id);
597*4882a593Smuzhiyun 	} else if (obj_id == PCH_FIFO_THRESH) {
598*4882a593Smuzhiyun 		int cnt;
599*4882a593Smuzhiyun 		for (cnt = 0; cnt < PCH_FIFO_THRESH; cnt++)
600*4882a593Smuzhiyun 			pch_can_int_clr(priv, cnt + 1);
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
pch_can_rx_msg_lost(struct net_device * ndev,int obj_id)604*4882a593Smuzhiyun static void pch_can_rx_msg_lost(struct net_device *ndev, int obj_id)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
607*4882a593Smuzhiyun 	struct net_device_stats *stats = &(priv->ndev->stats);
608*4882a593Smuzhiyun 	struct sk_buff *skb;
609*4882a593Smuzhiyun 	struct can_frame *cf;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	netdev_dbg(priv->ndev, "Msg Obj is overwritten.\n");
612*4882a593Smuzhiyun 	pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
613*4882a593Smuzhiyun 			  PCH_IF_MCONT_MSGLOST);
614*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL,
615*4882a593Smuzhiyun 		  &priv->regs->ifregs[0].cmask);
616*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_id);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	skb = alloc_can_err_skb(ndev, &cf);
619*4882a593Smuzhiyun 	if (!skb)
620*4882a593Smuzhiyun 		return;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	cf->can_id |= CAN_ERR_CRTL;
623*4882a593Smuzhiyun 	cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
624*4882a593Smuzhiyun 	stats->rx_over_errors++;
625*4882a593Smuzhiyun 	stats->rx_errors++;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	netif_receive_skb(skb);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
pch_can_rx_normal(struct net_device * ndev,u32 obj_num,int quota)630*4882a593Smuzhiyun static int pch_can_rx_normal(struct net_device *ndev, u32 obj_num, int quota)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	u32 reg;
633*4882a593Smuzhiyun 	canid_t id;
634*4882a593Smuzhiyun 	int rcv_pkts = 0;
635*4882a593Smuzhiyun 	struct sk_buff *skb;
636*4882a593Smuzhiyun 	struct can_frame *cf;
637*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
638*4882a593Smuzhiyun 	struct net_device_stats *stats = &(priv->ndev->stats);
639*4882a593Smuzhiyun 	int i;
640*4882a593Smuzhiyun 	u32 id2;
641*4882a593Smuzhiyun 	u16 data_reg;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	do {
644*4882a593Smuzhiyun 		/* Reading the message object from the Message RAM */
645*4882a593Smuzhiyun 		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
646*4882a593Smuzhiyun 		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_num);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		/* Reading the MCONT register. */
649*4882a593Smuzhiyun 		reg = ioread32(&priv->regs->ifregs[0].mcont);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		if (reg & PCH_IF_MCONT_EOB)
652*4882a593Smuzhiyun 			break;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 		/* If MsgLost bit set. */
655*4882a593Smuzhiyun 		if (reg & PCH_IF_MCONT_MSGLOST) {
656*4882a593Smuzhiyun 			pch_can_rx_msg_lost(ndev, obj_num);
657*4882a593Smuzhiyun 			rcv_pkts++;
658*4882a593Smuzhiyun 			quota--;
659*4882a593Smuzhiyun 			obj_num++;
660*4882a593Smuzhiyun 			continue;
661*4882a593Smuzhiyun 		} else if (!(reg & PCH_IF_MCONT_NEWDAT)) {
662*4882a593Smuzhiyun 			obj_num++;
663*4882a593Smuzhiyun 			continue;
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		skb = alloc_can_skb(priv->ndev, &cf);
667*4882a593Smuzhiyun 		if (!skb) {
668*4882a593Smuzhiyun 			netdev_err(ndev, "alloc_can_skb Failed\n");
669*4882a593Smuzhiyun 			return rcv_pkts;
670*4882a593Smuzhiyun 		}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		/* Get Received data */
673*4882a593Smuzhiyun 		id2 = ioread32(&priv->regs->ifregs[0].id2);
674*4882a593Smuzhiyun 		if (id2 & PCH_ID2_XTD) {
675*4882a593Smuzhiyun 			id = (ioread32(&priv->regs->ifregs[0].id1) & 0xffff);
676*4882a593Smuzhiyun 			id |= (((id2) & 0x1fff) << 16);
677*4882a593Smuzhiyun 			cf->can_id = id | CAN_EFF_FLAG;
678*4882a593Smuzhiyun 		} else {
679*4882a593Smuzhiyun 			id = (id2 >> 2) & CAN_SFF_MASK;
680*4882a593Smuzhiyun 			cf->can_id = id;
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		if (id2 & PCH_ID2_DIR)
684*4882a593Smuzhiyun 			cf->can_id |= CAN_RTR_FLAG;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		cf->can_dlc = get_can_dlc((ioread32(&priv->regs->
687*4882a593Smuzhiyun 						    ifregs[0].mcont)) & 0xF);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		for (i = 0; i < cf->can_dlc; i += 2) {
690*4882a593Smuzhiyun 			data_reg = ioread16(&priv->regs->ifregs[0].data[i / 2]);
691*4882a593Smuzhiyun 			cf->data[i] = data_reg;
692*4882a593Smuzhiyun 			cf->data[i + 1] = data_reg >> 8;
693*4882a593Smuzhiyun 		}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		rcv_pkts++;
696*4882a593Smuzhiyun 		stats->rx_packets++;
697*4882a593Smuzhiyun 		quota--;
698*4882a593Smuzhiyun 		stats->rx_bytes += cf->can_dlc;
699*4882a593Smuzhiyun 		netif_receive_skb(skb);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		pch_fifo_thresh(priv, obj_num);
702*4882a593Smuzhiyun 		obj_num++;
703*4882a593Smuzhiyun 	} while (quota > 0);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	return rcv_pkts;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
pch_can_tx_complete(struct net_device * ndev,u32 int_stat)708*4882a593Smuzhiyun static void pch_can_tx_complete(struct net_device *ndev, u32 int_stat)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
711*4882a593Smuzhiyun 	struct net_device_stats *stats = &(priv->ndev->stats);
712*4882a593Smuzhiyun 	u32 dlc;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	can_get_echo_skb(ndev, int_stat - PCH_RX_OBJ_END - 1);
715*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RX_TX_GET | PCH_CMASK_CLRINTPND,
716*4882a593Smuzhiyun 		  &priv->regs->ifregs[1].cmask);
717*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, int_stat);
718*4882a593Smuzhiyun 	dlc = get_can_dlc(ioread32(&priv->regs->ifregs[1].mcont) &
719*4882a593Smuzhiyun 			  PCH_IF_MCONT_DLC);
720*4882a593Smuzhiyun 	stats->tx_bytes += dlc;
721*4882a593Smuzhiyun 	stats->tx_packets++;
722*4882a593Smuzhiyun 	if (int_stat == PCH_TX_OBJ_END)
723*4882a593Smuzhiyun 		netif_wake_queue(ndev);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
pch_can_poll(struct napi_struct * napi,int quota)726*4882a593Smuzhiyun static int pch_can_poll(struct napi_struct *napi, int quota)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct net_device *ndev = napi->dev;
729*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
730*4882a593Smuzhiyun 	u32 int_stat;
731*4882a593Smuzhiyun 	u32 reg_stat;
732*4882a593Smuzhiyun 	int quota_save = quota;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	int_stat = pch_can_int_pending(priv);
735*4882a593Smuzhiyun 	if (!int_stat)
736*4882a593Smuzhiyun 		goto end;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (int_stat == PCH_STATUS_INT) {
739*4882a593Smuzhiyun 		reg_stat = ioread32(&priv->regs->stat);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if ((reg_stat & (PCH_BUS_OFF | PCH_LEC_ALL)) &&
742*4882a593Smuzhiyun 		   ((reg_stat & PCH_LEC_ALL) != PCH_LEC_ALL)) {
743*4882a593Smuzhiyun 			pch_can_error(ndev, reg_stat);
744*4882a593Smuzhiyun 			quota--;
745*4882a593Smuzhiyun 		}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		if (reg_stat & (PCH_TX_OK | PCH_RX_OK))
748*4882a593Smuzhiyun 			pch_can_bit_clear(&priv->regs->stat,
749*4882a593Smuzhiyun 					  reg_stat & (PCH_TX_OK | PCH_RX_OK));
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 		int_stat = pch_can_int_pending(priv);
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (quota == 0)
755*4882a593Smuzhiyun 		goto end;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if ((int_stat >= PCH_RX_OBJ_START) && (int_stat <= PCH_RX_OBJ_END)) {
758*4882a593Smuzhiyun 		quota -= pch_can_rx_normal(ndev, int_stat, quota);
759*4882a593Smuzhiyun 	} else if ((int_stat >= PCH_TX_OBJ_START) &&
760*4882a593Smuzhiyun 		   (int_stat <= PCH_TX_OBJ_END)) {
761*4882a593Smuzhiyun 		/* Handle transmission interrupt */
762*4882a593Smuzhiyun 		pch_can_tx_complete(ndev, int_stat);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun end:
766*4882a593Smuzhiyun 	napi_complete(napi);
767*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_ALL);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return quota_save - quota;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
pch_set_bittiming(struct net_device * ndev)772*4882a593Smuzhiyun static int pch_set_bittiming(struct net_device *ndev)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
775*4882a593Smuzhiyun 	const struct can_bittiming *bt = &priv->can.bittiming;
776*4882a593Smuzhiyun 	u32 canbit;
777*4882a593Smuzhiyun 	u32 bepe;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/* Setting the CCE bit for accessing the Can Timing register. */
780*4882a593Smuzhiyun 	pch_can_bit_set(&priv->regs->cont, PCH_CTRL_CCE);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	canbit = (bt->brp - 1) & PCH_MSK_BITT_BRP;
783*4882a593Smuzhiyun 	canbit |= (bt->sjw - 1) << PCH_BIT_SJW_SHIFT;
784*4882a593Smuzhiyun 	canbit |= (bt->phase_seg1 + bt->prop_seg - 1) << PCH_BIT_TSEG1_SHIFT;
785*4882a593Smuzhiyun 	canbit |= (bt->phase_seg2 - 1) << PCH_BIT_TSEG2_SHIFT;
786*4882a593Smuzhiyun 	bepe = ((bt->brp - 1) & PCH_MSK_BRPE_BRPE) >> PCH_BIT_BRPE_BRPE_SHIFT;
787*4882a593Smuzhiyun 	iowrite32(canbit, &priv->regs->bitt);
788*4882a593Smuzhiyun 	iowrite32(bepe, &priv->regs->brpe);
789*4882a593Smuzhiyun 	pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_CCE);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
pch_can_start(struct net_device * ndev)794*4882a593Smuzhiyun static void pch_can_start(struct net_device *ndev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (priv->can.state != CAN_STATE_STOPPED)
799*4882a593Smuzhiyun 		pch_can_reset(priv);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	pch_set_bittiming(ndev);
802*4882a593Smuzhiyun 	pch_can_set_optmode(priv);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	pch_can_set_tx_all(priv, 1);
805*4882a593Smuzhiyun 	pch_can_set_rx_all(priv, 1);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Setting the CAN to run mode. */
808*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_RUN);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
pch_can_do_set_mode(struct net_device * ndev,enum can_mode mode)815*4882a593Smuzhiyun static int pch_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	int ret = 0;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	switch (mode) {
820*4882a593Smuzhiyun 	case CAN_MODE_START:
821*4882a593Smuzhiyun 		pch_can_start(ndev);
822*4882a593Smuzhiyun 		netif_wake_queue(ndev);
823*4882a593Smuzhiyun 		break;
824*4882a593Smuzhiyun 	default:
825*4882a593Smuzhiyun 		ret = -EOPNOTSUPP;
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
pch_can_open(struct net_device * ndev)832*4882a593Smuzhiyun static int pch_can_open(struct net_device *ndev)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
835*4882a593Smuzhiyun 	int retval;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Registering the interrupt. */
838*4882a593Smuzhiyun 	retval = request_irq(priv->dev->irq, pch_can_interrupt, IRQF_SHARED,
839*4882a593Smuzhiyun 			     ndev->name, ndev);
840*4882a593Smuzhiyun 	if (retval) {
841*4882a593Smuzhiyun 		netdev_err(ndev, "request_irq failed.\n");
842*4882a593Smuzhiyun 		goto req_irq_err;
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	/* Open common can device */
846*4882a593Smuzhiyun 	retval = open_candev(ndev);
847*4882a593Smuzhiyun 	if (retval) {
848*4882a593Smuzhiyun 		netdev_err(ndev, "open_candev() failed %d\n", retval);
849*4882a593Smuzhiyun 		goto err_open_candev;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	pch_can_init(priv);
853*4882a593Smuzhiyun 	pch_can_start(ndev);
854*4882a593Smuzhiyun 	napi_enable(&priv->napi);
855*4882a593Smuzhiyun 	netif_start_queue(ndev);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return 0;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun err_open_candev:
860*4882a593Smuzhiyun 	free_irq(priv->dev->irq, ndev);
861*4882a593Smuzhiyun req_irq_err:
862*4882a593Smuzhiyun 	pch_can_release(priv);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return retval;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
pch_close(struct net_device * ndev)867*4882a593Smuzhiyun static int pch_close(struct net_device *ndev)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	netif_stop_queue(ndev);
872*4882a593Smuzhiyun 	napi_disable(&priv->napi);
873*4882a593Smuzhiyun 	pch_can_release(priv);
874*4882a593Smuzhiyun 	free_irq(priv->dev->irq, ndev);
875*4882a593Smuzhiyun 	close_candev(ndev);
876*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_STOPPED;
877*4882a593Smuzhiyun 	return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
pch_xmit(struct sk_buff * skb,struct net_device * ndev)880*4882a593Smuzhiyun static netdev_tx_t pch_xmit(struct sk_buff *skb, struct net_device *ndev)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
883*4882a593Smuzhiyun 	struct can_frame *cf = (struct can_frame *)skb->data;
884*4882a593Smuzhiyun 	int tx_obj_no;
885*4882a593Smuzhiyun 	int i;
886*4882a593Smuzhiyun 	u32 id2;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (can_dropped_invalid_skb(ndev, skb))
889*4882a593Smuzhiyun 		return NETDEV_TX_OK;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	tx_obj_no = priv->tx_obj;
892*4882a593Smuzhiyun 	if (priv->tx_obj == PCH_TX_OBJ_END) {
893*4882a593Smuzhiyun 		if (ioread32(&priv->regs->treq2) & PCH_TREQ2_TX_MASK)
894*4882a593Smuzhiyun 			netif_stop_queue(ndev);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		priv->tx_obj = PCH_TX_OBJ_START;
897*4882a593Smuzhiyun 	} else {
898*4882a593Smuzhiyun 		priv->tx_obj++;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* Setting the CMASK register. */
902*4882a593Smuzhiyun 	pch_can_bit_set(&priv->regs->ifregs[1].cmask, PCH_CMASK_ALL);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* If ID extended is set. */
905*4882a593Smuzhiyun 	if (cf->can_id & CAN_EFF_FLAG) {
906*4882a593Smuzhiyun 		iowrite32(cf->can_id & 0xffff, &priv->regs->ifregs[1].id1);
907*4882a593Smuzhiyun 		id2 = ((cf->can_id >> 16) & 0x1fff) | PCH_ID2_XTD;
908*4882a593Smuzhiyun 	} else {
909*4882a593Smuzhiyun 		iowrite32(0, &priv->regs->ifregs[1].id1);
910*4882a593Smuzhiyun 		id2 = (cf->can_id & CAN_SFF_MASK) << 2;
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	id2 |= PCH_ID_MSGVAL;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/* If remote frame has to be transmitted.. */
916*4882a593Smuzhiyun 	if (!(cf->can_id & CAN_RTR_FLAG))
917*4882a593Smuzhiyun 		id2 |= PCH_ID2_DIR;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	iowrite32(id2, &priv->regs->ifregs[1].id2);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* Copy data to register */
922*4882a593Smuzhiyun 	for (i = 0; i < cf->can_dlc; i += 2) {
923*4882a593Smuzhiyun 		iowrite16(cf->data[i] | (cf->data[i + 1] << 8),
924*4882a593Smuzhiyun 			  &priv->regs->ifregs[1].data[i / 2]);
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	can_put_echo_skb(skb, ndev, tx_obj_no - PCH_RX_OBJ_END - 1);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* Set the size of the data. Update if2_mcont */
930*4882a593Smuzhiyun 	iowrite32(cf->can_dlc | PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_TXRQXT |
931*4882a593Smuzhiyun 		  PCH_IF_MCONT_TXIE, &priv->regs->ifregs[1].mcont);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, tx_obj_no);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	return NETDEV_TX_OK;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const struct net_device_ops pch_can_netdev_ops = {
939*4882a593Smuzhiyun 	.ndo_open		= pch_can_open,
940*4882a593Smuzhiyun 	.ndo_stop		= pch_close,
941*4882a593Smuzhiyun 	.ndo_start_xmit		= pch_xmit,
942*4882a593Smuzhiyun 	.ndo_change_mtu		= can_change_mtu,
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun 
pch_can_remove(struct pci_dev * pdev)945*4882a593Smuzhiyun static void pch_can_remove(struct pci_dev *pdev)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct net_device *ndev = pci_get_drvdata(pdev);
948*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(ndev);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	unregister_candev(priv->ndev);
951*4882a593Smuzhiyun 	if (priv->use_msi)
952*4882a593Smuzhiyun 		pci_disable_msi(priv->dev);
953*4882a593Smuzhiyun 	pci_release_regions(pdev);
954*4882a593Smuzhiyun 	pci_disable_device(pdev);
955*4882a593Smuzhiyun 	pch_can_reset(priv);
956*4882a593Smuzhiyun 	pci_iounmap(pdev, priv->regs);
957*4882a593Smuzhiyun 	free_candev(priv->ndev);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
pch_can_set_int_custom(struct pch_can_priv * priv)960*4882a593Smuzhiyun static void __maybe_unused pch_can_set_int_custom(struct pch_can_priv *priv)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	/* Clearing the IE, SIE and EIE bits of Can control register. */
963*4882a593Smuzhiyun 	pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	/* Appropriately setting them. */
966*4882a593Smuzhiyun 	pch_can_bit_set(&priv->regs->cont,
967*4882a593Smuzhiyun 			((priv->int_enables & PCH_MSK_CTRL_IE_SIE_EIE) << 1));
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun /* This function retrieves interrupt enabled for the CAN device. */
pch_can_get_int_enables(struct pch_can_priv * priv)971*4882a593Smuzhiyun static u32 __maybe_unused pch_can_get_int_enables(struct pch_can_priv *priv)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	/* Obtaining the status of IE, SIE and EIE interrupt bits. */
974*4882a593Smuzhiyun 	return (ioread32(&priv->regs->cont) & PCH_CTRL_IE_SIE_EIE) >> 1;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
pch_can_get_rxtx_ir(struct pch_can_priv * priv,u32 buff_num,enum pch_ifreg dir)977*4882a593Smuzhiyun static u32 __maybe_unused pch_can_get_rxtx_ir(struct pch_can_priv *priv,
978*4882a593Smuzhiyun 					      u32 buff_num, enum pch_ifreg dir)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	u32 ie, enable;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	if (dir)
983*4882a593Smuzhiyun 		ie = PCH_IF_MCONT_RXIE;
984*4882a593Smuzhiyun 	else
985*4882a593Smuzhiyun 		ie = PCH_IF_MCONT_TXIE;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[dir].cmask);
988*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	if (((ioread32(&priv->regs->ifregs[dir].id2)) & PCH_ID_MSGVAL) &&
991*4882a593Smuzhiyun 			((ioread32(&priv->regs->ifregs[dir].mcont)) & ie))
992*4882a593Smuzhiyun 		enable = 1;
993*4882a593Smuzhiyun 	else
994*4882a593Smuzhiyun 		enable = 0;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	return enable;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
pch_can_set_rx_buffer_link(struct pch_can_priv * priv,u32 buffer_num,int set)999*4882a593Smuzhiyun static void __maybe_unused pch_can_set_rx_buffer_link(struct pch_can_priv *priv,
1000*4882a593Smuzhiyun 						      u32 buffer_num, int set)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
1003*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
1004*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL,
1005*4882a593Smuzhiyun 		  &priv->regs->ifregs[0].cmask);
1006*4882a593Smuzhiyun 	if (set)
1007*4882a593Smuzhiyun 		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
1008*4882a593Smuzhiyun 				  PCH_IF_MCONT_EOB);
1009*4882a593Smuzhiyun 	else
1010*4882a593Smuzhiyun 		pch_can_bit_set(&priv->regs->ifregs[0].mcont, PCH_IF_MCONT_EOB);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
pch_can_get_rx_buffer_link(struct pch_can_priv * priv,u32 buffer_num)1015*4882a593Smuzhiyun static u32 __maybe_unused pch_can_get_rx_buffer_link(struct pch_can_priv *priv,
1016*4882a593Smuzhiyun 						     u32 buffer_num)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	u32 link;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
1021*4882a593Smuzhiyun 	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (ioread32(&priv->regs->ifregs[0].mcont) & PCH_IF_MCONT_EOB)
1024*4882a593Smuzhiyun 		link = 0;
1025*4882a593Smuzhiyun 	else
1026*4882a593Smuzhiyun 		link = 1;
1027*4882a593Smuzhiyun 	return link;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
pch_can_get_buffer_status(struct pch_can_priv * priv)1030*4882a593Smuzhiyun static int __maybe_unused pch_can_get_buffer_status(struct pch_can_priv *priv)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	return (ioread32(&priv->regs->treq1) & 0xffff) |
1033*4882a593Smuzhiyun 	       (ioread32(&priv->regs->treq2) << 16);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
pch_can_suspend(struct device * dev_d)1036*4882a593Smuzhiyun static int __maybe_unused pch_can_suspend(struct device *dev_d)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	int i;
1039*4882a593Smuzhiyun 	u32 buf_stat;	/* Variable for reading the transmit buffer status. */
1040*4882a593Smuzhiyun 	int counter = PCH_COUNTER_LIMIT;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(dev_d);
1043*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(dev);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/* Stop the CAN controller */
1046*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_STOP);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	/* Indicate that we are aboutto/in suspend */
1049*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_STOPPED;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Waiting for all transmission to complete. */
1052*4882a593Smuzhiyun 	while (counter) {
1053*4882a593Smuzhiyun 		buf_stat = pch_can_get_buffer_status(priv);
1054*4882a593Smuzhiyun 		if (!buf_stat)
1055*4882a593Smuzhiyun 			break;
1056*4882a593Smuzhiyun 		counter--;
1057*4882a593Smuzhiyun 		udelay(1);
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 	if (!counter)
1060*4882a593Smuzhiyun 		dev_err(dev_d, "%s -> Transmission time out.\n", __func__);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* Save interrupt configuration and then disable them */
1063*4882a593Smuzhiyun 	priv->int_enables = pch_can_get_int_enables(priv);
1064*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_DISABLE);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* Save Tx buffer enable state */
1067*4882a593Smuzhiyun 	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
1068*4882a593Smuzhiyun 		priv->tx_enable[i - 1] = pch_can_get_rxtx_ir(priv, i,
1069*4882a593Smuzhiyun 							     PCH_TX_IFREG);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	/* Disable all Transmit buffers */
1072*4882a593Smuzhiyun 	pch_can_set_tx_all(priv, 0);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* Save Rx buffer enable state */
1075*4882a593Smuzhiyun 	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
1076*4882a593Smuzhiyun 		priv->rx_enable[i - 1] = pch_can_get_rxtx_ir(priv, i,
1077*4882a593Smuzhiyun 							     PCH_RX_IFREG);
1078*4882a593Smuzhiyun 		priv->rx_link[i - 1] = pch_can_get_rx_buffer_link(priv, i);
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* Disable all Receive buffers */
1082*4882a593Smuzhiyun 	pch_can_set_rx_all(priv, 0);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
pch_can_resume(struct device * dev_d)1087*4882a593Smuzhiyun static int __maybe_unused pch_can_resume(struct device *dev_d)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	int i;
1090*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(dev_d);
1091*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(dev);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	priv->can.state = CAN_STATE_ERROR_ACTIVE;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* Disabling all interrupts. */
1096*4882a593Smuzhiyun 	pch_can_set_int_enables(priv, PCH_CAN_DISABLE);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	/* Setting the CAN device in Stop Mode. */
1099*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_STOP);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Configuring the transmit and receive buffers. */
1102*4882a593Smuzhiyun 	pch_can_config_rx_tx_buffers(priv);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* Restore the CAN state */
1105*4882a593Smuzhiyun 	pch_set_bittiming(dev);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* Listen/Active */
1108*4882a593Smuzhiyun 	pch_can_set_optmode(priv);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* Enabling the transmit buffer. */
1111*4882a593Smuzhiyun 	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
1112*4882a593Smuzhiyun 		pch_can_set_rxtx(priv, i, priv->tx_enable[i - 1], PCH_TX_IFREG);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/* Configuring the receive buffer and enabling them. */
1115*4882a593Smuzhiyun 	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
1116*4882a593Smuzhiyun 		/* Restore buffer link */
1117*4882a593Smuzhiyun 		pch_can_set_rx_buffer_link(priv, i, priv->rx_link[i - 1]);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		/* Restore buffer enables */
1120*4882a593Smuzhiyun 		pch_can_set_rxtx(priv, i, priv->rx_enable[i - 1], PCH_RX_IFREG);
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* Enable CAN Interrupts */
1124*4882a593Smuzhiyun 	pch_can_set_int_custom(priv);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* Restore Run Mode */
1127*4882a593Smuzhiyun 	pch_can_set_run_mode(priv, PCH_CAN_RUN);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	return 0;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
pch_can_get_berr_counter(const struct net_device * dev,struct can_berr_counter * bec)1132*4882a593Smuzhiyun static int pch_can_get_berr_counter(const struct net_device *dev,
1133*4882a593Smuzhiyun 				    struct can_berr_counter *bec)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	struct pch_can_priv *priv = netdev_priv(dev);
1136*4882a593Smuzhiyun 	u32 errc = ioread32(&priv->regs->errc);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	bec->txerr = errc & PCH_TEC;
1139*4882a593Smuzhiyun 	bec->rxerr = (errc & PCH_REC) >> 8;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
pch_can_probe(struct pci_dev * pdev,const struct pci_device_id * id)1144*4882a593Smuzhiyun static int pch_can_probe(struct pci_dev *pdev,
1145*4882a593Smuzhiyun 				   const struct pci_device_id *id)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	struct net_device *ndev;
1148*4882a593Smuzhiyun 	struct pch_can_priv *priv;
1149*4882a593Smuzhiyun 	int rc;
1150*4882a593Smuzhiyun 	void __iomem *addr;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	rc = pci_enable_device(pdev);
1153*4882a593Smuzhiyun 	if (rc) {
1154*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed pci_enable_device %d\n", rc);
1155*4882a593Smuzhiyun 		goto probe_exit_endev;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	rc = pci_request_regions(pdev, KBUILD_MODNAME);
1159*4882a593Smuzhiyun 	if (rc) {
1160*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed pci_request_regions %d\n", rc);
1161*4882a593Smuzhiyun 		goto probe_exit_pcireq;
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	addr = pci_iomap(pdev, 1, 0);
1165*4882a593Smuzhiyun 	if (!addr) {
1166*4882a593Smuzhiyun 		rc = -EIO;
1167*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed pci_iomap\n");
1168*4882a593Smuzhiyun 		goto probe_exit_ipmap;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	ndev = alloc_candev(sizeof(struct pch_can_priv), PCH_TX_OBJ_END);
1172*4882a593Smuzhiyun 	if (!ndev) {
1173*4882a593Smuzhiyun 		rc = -ENOMEM;
1174*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed alloc_candev\n");
1175*4882a593Smuzhiyun 		goto probe_exit_alloc_candev;
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
1179*4882a593Smuzhiyun 	priv->ndev = ndev;
1180*4882a593Smuzhiyun 	priv->regs = addr;
1181*4882a593Smuzhiyun 	priv->dev = pdev;
1182*4882a593Smuzhiyun 	priv->can.bittiming_const = &pch_can_bittiming_const;
1183*4882a593Smuzhiyun 	priv->can.do_set_mode = pch_can_do_set_mode;
1184*4882a593Smuzhiyun 	priv->can.do_get_berr_counter = pch_can_get_berr_counter;
1185*4882a593Smuzhiyun 	priv->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
1186*4882a593Smuzhiyun 				       CAN_CTRLMODE_LOOPBACK;
1187*4882a593Smuzhiyun 	priv->tx_obj = PCH_TX_OBJ_START; /* Point head of Tx Obj */
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	ndev->irq = pdev->irq;
1190*4882a593Smuzhiyun 	ndev->flags |= IFF_ECHO;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	pci_set_drvdata(pdev, ndev);
1193*4882a593Smuzhiyun 	SET_NETDEV_DEV(ndev, &pdev->dev);
1194*4882a593Smuzhiyun 	ndev->netdev_ops = &pch_can_netdev_ops;
1195*4882a593Smuzhiyun 	priv->can.clock.freq = PCH_CAN_CLK; /* Hz */
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	netif_napi_add(ndev, &priv->napi, pch_can_poll, PCH_RX_OBJ_END);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	rc = pci_enable_msi(priv->dev);
1200*4882a593Smuzhiyun 	if (rc) {
1201*4882a593Smuzhiyun 		netdev_err(ndev, "PCH CAN opened without MSI\n");
1202*4882a593Smuzhiyun 		priv->use_msi = 0;
1203*4882a593Smuzhiyun 	} else {
1204*4882a593Smuzhiyun 		netdev_err(ndev, "PCH CAN opened with MSI\n");
1205*4882a593Smuzhiyun 		pci_set_master(pdev);
1206*4882a593Smuzhiyun 		priv->use_msi = 1;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	rc = register_candev(ndev);
1210*4882a593Smuzhiyun 	if (rc) {
1211*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed register_candev %d\n", rc);
1212*4882a593Smuzhiyun 		goto probe_exit_reg_candev;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	return 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun probe_exit_reg_candev:
1218*4882a593Smuzhiyun 	if (priv->use_msi)
1219*4882a593Smuzhiyun 		pci_disable_msi(priv->dev);
1220*4882a593Smuzhiyun 	free_candev(ndev);
1221*4882a593Smuzhiyun probe_exit_alloc_candev:
1222*4882a593Smuzhiyun 	pci_iounmap(pdev, addr);
1223*4882a593Smuzhiyun probe_exit_ipmap:
1224*4882a593Smuzhiyun 	pci_release_regions(pdev);
1225*4882a593Smuzhiyun probe_exit_pcireq:
1226*4882a593Smuzhiyun 	pci_disable_device(pdev);
1227*4882a593Smuzhiyun probe_exit_endev:
1228*4882a593Smuzhiyun 	return rc;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pch_can_pm_ops,
1232*4882a593Smuzhiyun 			 pch_can_suspend,
1233*4882a593Smuzhiyun 			 pch_can_resume);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun static struct pci_driver pch_can_pci_driver = {
1236*4882a593Smuzhiyun 	.name = "pch_can",
1237*4882a593Smuzhiyun 	.id_table = pch_pci_tbl,
1238*4882a593Smuzhiyun 	.probe = pch_can_probe,
1239*4882a593Smuzhiyun 	.remove = pch_can_remove,
1240*4882a593Smuzhiyun 	.driver.pm = &pch_can_pm_ops,
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun module_pci_driver(pch_can_pci_driver);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel EG20T PCH CAN(Controller Area Network) Driver");
1246*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1247*4882a593Smuzhiyun MODULE_VERSION("0.94");
1248